i915_drv.h 56.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53

#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
54
#include <drm/drm_auth.h>
55
#include <drm/drm_cache.h>
56
#include <drm/drm_util.h>
57
#include <drm/drm_dsc.h>
58
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
59
#include <drm/drm_connector.h>
60
#include <drm/i915_mei_hdcp_interface.h>
61
#include <drm/ttm/ttm_device.h>
62 63 64

#include "i915_params.h"
#include "i915_reg.h"
65
#include "i915_utils.h"
66

67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
70
#include "display/intel_dmc.h"
71
#include "display/intel_dpll_mgr.h"
72
#include "display/intel_dsb.h"
73
#include "display/intel_frontbuffer.h"
74
#include "display/intel_global_state.h"
75
#include "display/intel_gmbus.h"
76 77
#include "display/intel_opregion.h"

78
#include "gem/i915_gem_context_types.h"
79
#include "gem/i915_gem_shrinker.h"
80
#include "gem/i915_gem_stolen.h"
81
#include "gem/i915_gem_lmem.h"
82

83
#include "gt/intel_engine.h"
84
#include "gt/intel_gt_types.h"
85
#include "gt/intel_region_lmem.h"
86
#include "gt/intel_workarounds.h"
87
#include "gt/uc/intel_uc.h"
88

89
#include "intel_device_info.h"
90
#include "intel_memory_region.h"
91
#include "intel_pch.h"
J
Jani Nikula 已提交
92
#include "intel_pm_types.h"
93
#include "intel_runtime_pm.h"
94
#include "intel_step.h"
95
#include "intel_uncore.h"
96
#include "intel_wakeref.h"
97
#include "intel_wopcm.h"
98

99
#include "i915_gem.h"
100
#include "i915_gem_gtt.h"
101
#include "i915_gpu_error.h"
102
#include "i915_perf_types.h"
103
#include "i915_request.h"
104
#include "i915_scheduler.h"
105
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
106
#include "i915_vma.h"
107
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
108

109

L
Linus Torvalds 已提交
110 111 112 113 114
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
115 116
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
117

118 119
struct drm_i915_gem_object;

120 121
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
122

123
struct i915_hotplug {
124
	struct delayed_work hotplug_work;
125

126 127
	const u32 *hpd, *pch_hpd;

128 129 130 131 132 133 134 135 136 137
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
138
	u32 retry_bits;
139 140 141 142 143 144
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

145 146 147
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
148
	unsigned int hpd_storm_threshold;
149 150
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
151

152 153 154 155 156 157 158 159 160 161
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

162 163 164 165 166 167
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
168

169 170
struct drm_i915_private;

171 172
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
173 174 175 176 177

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
178

179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
	/** @proto_context_lock: Guards all struct i915_gem_proto_context
	 * operations
	 *
	 * This not only guards @proto_context_xa, but is always held
	 * whenever we manipulate any struct i915_gem_proto_context,
	 * including finalizing it on first actual use of the GEM context.
	 *
	 * See i915_gem_proto_context.
	 */
	struct mutex proto_context_lock;

	/** @proto_context_xa: xarray of struct i915_gem_proto_context
	 *
	 * Historically, the context uAPI allowed for two methods of
	 * setting context parameters: SET_CONTEXT_PARAM and
	 * CONTEXT_CREATE_EXT_SETPARAM.  The former is allowed to be called
	 * at any time while the later happens as part of
	 * GEM_CONTEXT_CREATE.  Everything settable via one was settable
	 * via the other.  While some params are fairly simple and setting
	 * them on a live context is harmless such as the context priority,
	 * others are far trickier such as the VM or the set of engines.
	 * In order to swap out the VM, for instance, we have to delay
	 * until all current in-flight work is complete, swap in the new
	 * VM, and then continue.  This leads to a plethora of potential
	 * race conditions we'd really rather avoid.
	 *
	 * We have since disallowed setting these more complex parameters
	 * on active contexts.  This works by delaying the creation of the
	 * actual context until after the client is done configuring it
	 * with SET_CONTEXT_PARAM.  From the perspective of the client, it
	 * has the same u32 context ID the whole time.  From the
	 * perspective of i915, however, it's a struct i915_gem_proto_context
	 * right up until the point where we attempt to do something which
	 * the proto-context can't handle.  Then the struct i915_gem_context
	 * gets created.
	 *
	 * This is accomplished via a little xarray dance.  When
	 * GEM_CONTEXT_CREATE is called, we create a struct
	 * i915_gem_proto_context, reserve a slot in @context_xa but leave
	 * it NULL, and place the proto-context in the corresponding slot
	 * in @proto_context_xa.  Then, in i915_gem_context_lookup(), we
	 * first check @context_xa.  If it's there, we return the struct
	 * i915_gem_context and we're done.  If it's not, we look in
	 * @proto_context_xa and, if we find it there, we create the actual
	 * context and kill the proto-context.
	 *
	 * In order for this dance to work properly, everything which ever
	 * touches a struct i915_gem_proto_context is guarded by
	 * @proto_context_lock, including context creation.  Yes, this
	 * means context creation now takes a giant global lock but it
	 * can't really be helped and that should never be on any driver's
	 * fast-path anyway.
	 */
	struct xarray proto_context_xa;

	/** @context_xa: xarray of fully created i915_gem_context
	 *
	 * Write access to this xarray is guarded by @proto_context_lock.
	 * Otherwise, writers may race with finalize_create_context_locked().
	 *
	 * See @proto_context_xa.
	 */
241
	struct xarray context_xa;
242
	struct xarray vm_xa;
243

244
	unsigned int bsd_engine;
245

246 247 248 249 250 251 252
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
253
 */
254 255 256 257 258 259 260
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
261 262
};

L
Linus Torvalds 已提交
263 264 265
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
266 267
 * 1.2: Add Power Management
 * 1.3: Add vblank support
268
 * 1.4: Fix cmdbuffer path, add heap destroy
269
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
270 271
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
272 273
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
274
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
275 276
#define DRIVER_PATCHLEVEL	0

277 278 279
struct intel_overlay;
struct intel_overlay_error_state;

280
struct sdvo_device_mapping {
C
Chris Wilson 已提交
281
	u8 initialized;
282 283 284
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
285
	u8 i2c_pin;
286
	u8 ddc_pin;
287 288
};

289
struct intel_connector;
290
struct intel_encoder;
291
struct intel_atomic_state;
292
struct intel_cdclk_config;
293 294
struct intel_cdclk_state;
struct intel_cdclk_vals;
295
struct intel_initial_plane_config;
296
struct intel_crtc;
297 298
struct intel_limit;
struct dpll;
299

300 301 302 303 304
/* functions used internal in intel_pm.c */
struct drm_i915_clock_gating_funcs {
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
};

305 306 307 308
/* functions used for watermark calcs for display. */
struct drm_i915_wm_disp_funcs {
	/* update_wm is for legacy wm management */
	void (*update_wm)(struct drm_i915_private *dev_priv);
309 310 311 312
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
313
	void (*initial_watermarks)(struct intel_atomic_state *state,
314
				   struct intel_crtc *crtc);
315
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
316
					 struct intel_crtc *crtc);
317
	void (*optimize_watermarks)(struct intel_atomic_state *state,
318
				    struct intel_crtc *crtc);
319
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
320 321
};

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
struct intel_color_funcs {
	int (*color_check)(struct intel_crtc_state *crtc_state);
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
	void (*read_luts)(struct intel_crtc_state *crtc_state);
};

341
struct intel_cdclk_funcs {
342 343 344 345 346 347
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_config *cdclk_config);
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
			  const struct intel_cdclk_config *cdclk_config,
			  enum pipe pipe);
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
348
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
349
	u8 (*calc_voltage_level)(int cdclk);
350 351
};

352 353 354 355
struct intel_hotplug_funcs {
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
};

356 357 358 359 360
struct intel_fdi_funcs {
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
};

361 362 363 364
struct intel_dpll_funcs {
	int (*crtc_compute_clock)(struct intel_crtc_state *crtc_state);
};

365
struct drm_i915_display_funcs {
366 367 368
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
369
				struct intel_crtc_state *);
370 371
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
372 373 374 375
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
376
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
377 378
};

379 380
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

381
/*
382 383 384 385 386 387 388 389 390 391 392 393 394 395
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
396 397
};

398
struct intel_dp;
399 400 401 402 403 404 405 406 407
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

408
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
409
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
410
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
411
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
412
#define QUIRK_INCREASE_T12_DELAY (1<<6)
413
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
414
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
415

416
struct intel_fbdev;
417

418 419
struct intel_gmbus {
	struct i2c_adapter adapter;
420
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
421
	u32 force_bit;
422
	u32 reg0;
423
	i915_reg_t gpio_reg;
424
	struct i2c_algo_bit_data bit_algo;
425 426 427
	struct drm_i915_private *dev_priv;
};

428
struct i915_suspend_saved_registers {
429
	u32 saveDSPARB;
J
Jesse Barnes 已提交
430 431
	u32 saveSWF0[16];
	u32 saveSWF1[16];
432
	u32 saveSWF3[3];
433
	u16 saveGCDGMBUS;
434
};
435

436
struct vlv_s0ix_state;
437

438
#define MAX_L3_SLICES 2
439
struct intel_l3_parity {
440
	u32 *remap_info[MAX_L3_SLICES];
441
	struct work_struct error_work;
442
	int which_slice;
443 444
};

445
struct i915_gem_mm {
446 447 448 449 450 451 452
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
453 454
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
455 456 457 458
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

459 460 461
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

462
	/**
463
	 * List of objects which are purgeable.
464
	 */
465 466
	struct list_head purge_list;

467
	/**
468
	 * List of objects which have allocated pages and are shrinkable.
469
	 */
470
	struct list_head shrink_list;
471

472 473 474 475
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
476
	struct delayed_work free_work;
477 478 479 480 481
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
482

M
Matthew Auld 已提交
483 484 485 486 487
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

488 489
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

490
	struct notifier_block oom_notifier;
491
	struct notifier_block vmap_notifier;
492
	struct shrinker shrinker;
493

494
#ifdef CONFIG_MMU_NOTIFIER
495
	/**
496 497
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
498
	 */
499
	rwlock_t notifier_lock;
500
#endif
501

502 503 504
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
505 506
};

507 508
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

509 510 511 512 513 514 515 516 517
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

518 519 520
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

521 522
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

523 524 525
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

R
Rodrigo Vivi 已提交
526 527 528 529 530
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
531 532
};

533
struct intel_vbt_data {
534 535 536
	/* bdb version */
	u16 version;

537 538 539 540 541 542 543 544
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
545
	unsigned int int_lvds_support:1;
546 547
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
548
	unsigned int panel_type:4;
549 550
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
551
	enum drm_panel_orientation orientation;
552

553 554
	enum drrs_support_type drrs_type;

555 556 557 558 559
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
560
		bool low_vswing;
561 562 563
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
564
		bool hobl;
565
	} edp;
566

R
Rodrigo Vivi 已提交
567
	struct {
568
		bool enable;
R
Rodrigo Vivi 已提交
569 570 571 572
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
573 574
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
575
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
576 577
	} psr;

578 579
	struct {
		u16 pwm_freq_hz;
580
		u16 brightness_precision_bits;
581
		bool present;
582
		bool active_low_pwm;
583
		u8 min_brightness;	/* min_brightness/255 of max */
584
		u8 controller;		/* brightness controller number */
585
		enum intel_backlight_type type;
586 587
	} backlight;

588 589 590
	/* MIPI DSI */
	struct {
		u16 panel_id;
591 592
		struct mipi_config *config;
		struct mipi_pps_data *pps;
593 594
		u16 bl_ports;
		u16 cabc_ports;
595 596 597
		u8 seq_version;
		u32 size;
		u8 *data;
598
		const u8 *sequence[MIPI_SEQ_MAX];
599
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
600
		enum drm_panel_orientation orientation;
601 602
	} dsi;

603 604
	int crt_ddc_pin;

605
	struct list_head display_devices;
606

607
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
608
	struct sdvo_device_mapping sdvo_mappings[2];
609 610
};

611
struct i915_frontbuffer_tracking {
612
	spinlock_t lock;
613 614 615 616 617 618 619 620 621

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

622
struct i915_virtual_gpu {
623
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
624
	bool active;
625
	u32 caps;
626 627
};

628
struct intel_cdclk_config {
629
	unsigned int cdclk, vco, ref, bypass;
630
	u8 voltage_level;
631 632
};

633 634
struct i915_selftest_stash {
	atomic_t counter;
635
	struct ida mock_region_instances;
636 637
};

638
/* intel_audio.c private */
639
struct intel_audio_funcs;
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
struct intel_audio_private {
	/* Display internal audio functions */
	const struct intel_audio_funcs *funcs;

	/* hda/i915 audio component */
	struct i915_audio_component *component;
	bool component_registered;
	/* mutex for audio/video sync */
	struct mutex mutex;
	int power_refcount;
	u32 freq_cntrl;

	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *encoder_map[I915_MAX_PIPES];

	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int irq;
	} lpe;
};

662
struct drm_i915_private {
663 664
	struct drm_device drm;

665 666 667
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

668 669 670
	/* i915 device parameters */
	struct i915_params params;

671
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
672
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
673
	struct intel_driver_caps caps;
674

675 676 677
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
678
	 * backed by stolen memory. Note that stolen_usable_size tells us
679 680 681 682
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
683 684 685 686
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
687

688 689 690 691 692 693 694 695 696
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
697
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
698

699
	struct intel_uncore uncore;
700
	struct intel_uncore_mmio_debug mmio_debug;
701

702 703
	struct i915_virtual_gpu vgpu;

704
	struct intel_gvt *gvt;
705

706 707
	struct intel_wopcm wopcm;

708
	struct intel_dmc dmc;
709

710
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
711

712 713 714 715 716
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
717 718
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
719
	 */
720
	u32 gpio_mmio_base;
721

722
	/* MMIO base address for MIPI regs */
723
	u32 mipi_mmio_base;
724

725
	u32 pps_mmio_base;
726

727 728
	wait_queue_head_t gmbus_wait_queue;

729
	struct pci_dev *bridge_dev;
730 731

	struct rb_root uabi_engines;
732 733 734 735 736 737

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

738 739
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
740 741
	/* Sideband mailbox protection */
	struct mutex sb_lock;
742
	struct pm_qos_request sb_qos;
743 744

	/** Cached value of IMR to avoid reads in updating the bitfield */
745 746 747 748
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
749
	u32 pipestat_irq_mask[I915_MAX_PIPES];
750

751
	struct i915_hotplug hotplug;
752
	struct intel_fbc *fbc;
753
	struct i915_drrs drrs;
754
	struct intel_opregion opregion;
755
	struct intel_vbt_data vbt;
756

757 758
	bool preserve_bios_swizzle;

759 760 761
	/* overlay */
	struct intel_overlay *overlay;

762
	/* backlight registers and fields in struct intel_panel */
763
	struct mutex backlight_lock;
764

V
Ville Syrjälä 已提交
765 766 767
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

768
	unsigned int fsb_freq, mem_freq, is_ddr3;
769
	unsigned int skl_preferred_vco_freq;
770
	unsigned int max_cdclk_freq;
771

M
Mika Kahola 已提交
772
	unsigned int max_dotclk_freq;
773
	unsigned int hpll_freq;
774
	unsigned int fdi_pll_freq;
775
	unsigned int czclk_freq;
776

777
	struct {
778 779
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
780

781 782
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
783 784

		struct intel_global_obj obj;
785
	} cdclk;
786

787 788 789 790 791 792 793
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

794 795 796 797 798 799 800
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
801 802
	struct workqueue_struct *wq;

803 804
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
805 806
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
807

808
	/* pm private clock gating functions */
809
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
810

811
	/* pm display functions */
812
	const struct drm_i915_wm_disp_funcs *wm_disp;
813

814
	/* irq display functions */
815
	const struct intel_hotplug_funcs *hotplug_funcs;
816

817
	/* fdi display functions */
818
	const struct intel_fdi_funcs *fdi_funcs;
819

820
	/* display pll funcs */
821
	const struct intel_dpll_funcs *dpll_funcs;
822

823
	/* Display functions */
824
	const struct drm_i915_display_funcs *display;
825

826
	/* Display internal color functions */
827
	const struct intel_color_funcs *color_funcs;
828

829
	/* Display CDCLK functions */
830
	const struct intel_cdclk_funcs *cdclk_funcs;
831

832 833
	/* PCH chipset type */
	enum intel_pch pch_type;
834
	unsigned short pch_id;
835 836 837

	unsigned long quirks;

838
	struct drm_atomic_state *modeset_restore_state;
839
	struct drm_modeset_acquire_ctx reset_ctx;
840

841
	struct i915_gem_mm mm;
842 843 844

	/* Kernel Modesetting */

845 846 847 848 849
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
850
	 */
851 852 853 854 855 856
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
857 858 859 860 861

		struct {
			int nssc;
			int ssc;
		} ref_clks;
862
	} dpll;
863

864 865
	struct list_head global_obj_list;

866
	/*
867 868
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
869
	 */
870
	u8 active_pipes;
871

872 873
	struct i915_frontbuffer_tracking fb_tracking;

874 875 876 877 878
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

879
	bool mchbar_need_disable;
880

881 882
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
883 884 885 886 887 888 889 890
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

891 892 893 894 895
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
896

897
	struct i915_power_domains power_domains;
898

899
	struct i915_gpu_error gpu_error;
900

901 902
	struct drm_i915_gem_object *vlv_pctx;

903 904
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
905
	struct work_struct fbdev_suspend_work;
906 907

	struct drm_property *broadcast_rgb_property;
908
	struct drm_property *force_audio_property;
909

910
	u32 fdi_rx_config;
911

912
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
913
	u32 chv_phy_control;
914 915 916 917 918 919
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
920
	u32 bxt_phy_grc;
921

922
	u32 suspend_count;
923
	bool power_domains_suspended;
924
	struct i915_suspend_saved_registers regfile;
925
	struct vlv_s0ix_state *vlv_s0ix_state;
926

927
	enum {
928 929 930 931 932
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
933

934 935
	u32 sagv_block_time_us;

936 937 938 939 940 941 942
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
943
		u16 pri_latency[5];
944
		/* sprite */
945
		u16 spr_latency[5];
946
		/* cursor */
947
		u16 cur_latency[5];
948 949 950 951 952
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
953
		u16 skl_latency[8];
954 955

		/* current hardware state */
956 957
		union {
			struct ilk_wm_values hw;
958
			struct vlv_wm_values vlv;
959
			struct g4x_wm_values g4x;
960
		};
961

962
		u8 max_level;
963 964 965 966

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
967
		 * crtc_state->wm.need_postvbl_update.
968 969
		 */
		struct mutex wm_mutex;
970 971
	} wm;

972
	struct dram_info {
973
		bool wm_lv_0_adjust_needed;
974
		u8 num_channels;
975
		bool symmetric_memory;
V
Ville Syrjälä 已提交
976 977 978 979 980
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
981 982 983
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
984
		} type;
985
		u8 num_qgv_points;
986
		u8 num_psf_gv_points;
987 988
	} dram_info;

989
	struct intel_bw_info {
990 991
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
992 993
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
994
		u8 num_qgv_points;
995
		u8 num_psf_gv_points;
996
		u8 num_planes;
997 998
	} max_bw[6];

999
	struct intel_global_obj bw_obj;
1000

1001
	struct intel_runtime_pm runtime_pm;
1002

1003
	struct i915_perf perf;
1004

1005
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1006
	struct intel_gt gt0;
1007 1008

	struct {
1009 1010 1011 1012
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1023
	} gem;
1024

1025 1026
	u8 framestart_delay;

1027 1028 1029
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

1030 1031
	u8 pch_ssc_use;

1032 1033
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1034

1035 1036
	bool irq_enabled;

1037 1038 1039
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1040 1041
	bool ipc_enabled;

1042
	struct intel_audio_private audio;
1043

1044 1045
	struct i915_pmu pmu;

1046 1047 1048 1049 1050 1051
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1052 1053 1054
	/* The TTM device structure. */
	struct ttm_device bdev;

1055 1056
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1057 1058 1059 1060
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1061
};
L
Linus Torvalds 已提交
1062

1063 1064
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1065
	return container_of(dev, struct drm_i915_private, drm);
1066 1067
}

1068
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1069
{
1070 1071 1072 1073 1074 1075
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1076 1077
}

1078 1079
static inline struct intel_gt *to_gt(struct drm_i915_private *i915)
{
1080
	return &i915->gt0;
1081 1082
}

1083
/* Simple iterator over all initialised engines */
1084 1085 1086 1087 1088
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1089 1090

/* Iterator over subset of engines selected by mask */
1091
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1092
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1093
	     (tmp__) ? \
1094
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1095
	     0;)
1096

1097 1098 1099 1100 1101 1102 1103 1104
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1105 1106 1107 1108 1109
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1110
#define I915_GTT_OFFSET_NONE ((u32)-1)
1111

1112 1113
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1114
 * considered to be the frontbuffer for the given plane interface-wise. This
1115 1116 1117 1118 1119
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1120
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1121 1122 1123 1124 1125
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1126
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1127
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1128
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1129 1130
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1131

1132
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1133
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1134
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1135

1136
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1137

1138
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
1139

1140 1141 1142
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics.ver)
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics.ver, \
					       INTEL_INFO(i915)->graphics.rel)
1143 1144 1145
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

1146 1147 1148
#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media.ver)
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media.arch, \
					       INTEL_INFO(i915)->media.rel)
1149 1150 1151
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

1152
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
1153
#define IS_DISPLAY_VER(i915, from, until) \
1154 1155
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

1156
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1157

1158 1159
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1160
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
1161
#define INTEL_GRAPHICS_STEP(__i915) (RUNTIME_INFO(__i915)->step.graphics_step)
1162
#define INTEL_MEDIA_STEP(__i915) (RUNTIME_INFO(__i915)->step.media_step)
1163 1164 1165

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
1166
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
1167

1168 1169 1170
#define IS_GRAPHICS_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GRAPHICS_STEP(__i915) == STEP_NONE), \
	 INTEL_GRAPHICS_STEP(__i915) >= (since) && INTEL_GRAPHICS_STEP(__i915) < (until))
1171

1172 1173 1174 1175
#define IS_MEDIA_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_MEDIA_STEP(__i915) == STEP_NONE), \
	 INTEL_MEDIA_STEP(__i915) >= (since) && INTEL_MEDIA_STEP(__i915) < (until))

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1205
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1237

1238
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1239
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1240

T
Tvrtko Ursulin 已提交
1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1253
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1254 1255
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1256 1257 1258
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1259
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1260
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1261
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1262
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1263 1264 1265 1266 1267 1268 1269 1270 1271
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1272
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1273
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1274 1275
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1276
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1277
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1278
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1279
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1280
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1281
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
1282 1283 1284 1285 1286
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
1287 1288
#define IS_DG2_G12(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G12)
1289 1290
#define IS_ADLS_RPLS(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL_S)
1291 1292
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1293 1294 1295 1296
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1297
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1298
				 INTEL_INFO(dev_priv)->gt == 3)
1299 1300
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1301
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1302
				 INTEL_INFO(dev_priv)->gt == 3)
1303
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1304
				 INTEL_INFO(dev_priv)->gt == 1)
1305
/* ULX machines are also considered ULT. */
1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1316
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1317
				 INTEL_INFO(dev_priv)->gt == 2)
1318
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1319
				 INTEL_INFO(dev_priv)->gt == 3)
1320
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1321
				 INTEL_INFO(dev_priv)->gt == 4)
1322
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1323
				 INTEL_INFO(dev_priv)->gt == 2)
1324
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1325
				 INTEL_INFO(dev_priv)->gt == 3)
1326 1327
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1328 1329
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1330
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1331
				 INTEL_INFO(dev_priv)->gt == 2)
1332
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1333
				 INTEL_INFO(dev_priv)->gt == 3)
1334 1335 1336 1337 1338 1339 1340 1341

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1342 1343
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1344

1345 1346 1347 1348 1349 1350
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1351
#define IS_SKL_GRAPHICS_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GRAPHICS_STEP(p, since, until))
1352

1353 1354
#define IS_KBL_GRAPHICS_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GRAPHICS_STEP(dev_priv, since, until))
1355 1356
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1357

1358 1359
#define IS_JSL_EHL_GRAPHICS_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GRAPHICS_STEP(p, since, until))
1360 1361
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1362

1363
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1364 1365
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1366

1367
#define IS_TGL_UY_GRAPHICS_STEP(__i915, since, until) \
1368
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
1369
	 IS_GRAPHICS_STEP(__i915, since, until))
1370

1371
#define IS_TGL_GRAPHICS_STEP(__i915, since, until) \
1372
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
1373
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1374

1375 1376
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1377

1378 1379
#define IS_DG1_GRAPHICS_STEP(p, since, until) \
	(IS_DG1(p) && IS_GRAPHICS_STEP(p, since, until))
1380 1381
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1382

1383
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1384 1385
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1386

1387
#define IS_ADLS_GRAPHICS_STEP(__i915, since, until) \
1388
	(IS_ALDERLAKE_S(__i915) && \
1389
	 IS_GRAPHICS_STEP(__i915, since, until))
1390

1391 1392 1393 1394
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1395
#define IS_ADLP_GRAPHICS_STEP(__i915, since, until) \
1396
	(IS_ALDERLAKE_P(__i915) && \
1397
	 IS_GRAPHICS_STEP(__i915, since, until))
1398

1399 1400
#define IS_XEHPSDV_GRAPHICS_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GRAPHICS_STEP(__i915, since, until))
1401

M
Matt Roper 已提交
1402
/*
1403 1404 1405 1406 1407 1408 1409 1410
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked to
 * create three variants (G10, G11, and G12) which each have distinct
 * workaround sets.  The G11 and G12 forks of the DG2 design reset the GT
 * stepping back to "A0" for their first iterations, even though they're more
 * similar to a G10 B0 stepping and G10 C0 stepping respectively in terms of
 * functionality and workarounds.  However the display stepping does not reset
 * in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10, G11, or G12 DG2.
M
Matt Roper 已提交
1411 1412
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
1413
 * relation to a specific subplatform (G10/G11/G12), whereas display workarounds
M
Matt Roper 已提交
1414 1415 1416
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
1417
#define IS_DG2_GRAPHICS_STEP(__i915, variant, since, until) \
M
Matt Roper 已提交
1418
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
1419
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Matt Roper 已提交
1420

1421
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
1422 1423 1424
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1425 1426 1427
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1428

1429
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1430
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1431

1432
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1433 1434
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1435
	((gt)->info.engine_mask &						\
1436
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1437
})
1438 1439 1440 1441
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1442

1443 1444 1445 1446
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1447
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1448

1449 1450
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1451
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1452
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1453
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1454

1455
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1456

1457
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1458
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1459
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1460
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1461 1462 1463

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1464
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1465 1466 1467 1468 1469
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1470 1471
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1472
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1473
})
1474

1475
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1476
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1477
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1478

1479
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1480
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1481

1482
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1483
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1484

1485
/* WaRsDisableCoarsePowerGating:skl,cnl */
1486
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1487
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1488

1489
#define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
1490
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1491 1492
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1493

1494 1495 1496
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1497 1498
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1499 1500
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1501

1502
#define HAS_FW_BLC(dev_priv)	(GRAPHICS_VER(dev_priv) > 2)
1503
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
1504
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
1505

1506
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1507

1508
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
J
Jani Nikula 已提交
1509
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv))
1510

1511
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1512
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1513
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1514
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1515 1516
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1517
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (GRAPHICS_VER(dev_priv) >= 12)
1518
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->display.cpu_transcoder_mask & BIT(trans)) != 0)
1519

1520 1521
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1522
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1523

1524 1525
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1526
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1527

1528
#define HAS_MSO(i915)		(GRAPHICS_VER(i915) >= 12)
1529

1530 1531
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1532

1533 1534 1535
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

S
Stuart Summers 已提交
1536 1537 1538 1539 1540 1541 1542 1543
/*
 * Set this flag, when platform requires 64K GTT page sizes or larger for
 * device local memory access. Also this flag implies that we require or
 * at least support the compact PT layout for the ppGTT when using the 64K
 * GTT pages.
 */
#define HAS_64K_PAGES(dev_priv) (INTEL_INFO(dev_priv)->has_64k_pages)

1544
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1545

1546
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1547
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1548

1549
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1550

1551
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1552

1553 1554
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1555 1556
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
M
Michał Winiarski 已提交
1557
			    VDBOX_MASK(to_gt(dev_priv)))
1558

R
Rodrigo Vivi 已提交
1559
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1560

1561
#define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
1562

1563
/* DPF == dynamic parity feature */
1564
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1565 1566
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1567

1568
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1569
#define GEN9_FREQ_SCALER 3
1570

1571
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->display.pipe_mask))
1572

1573
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.pipe_mask != 0)
1574

1575
#define HAS_VRR(i915)	(GRAPHICS_VER(i915) >= 11)
1576

1577 1578
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1579
/* Only valid when HAS_DISPLAY() is true */
1580
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1581
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1582

1583 1584 1585
#define HAS_GUC_DEPRIVILEGE(dev_priv) \
	(INTEL_INFO(dev_priv)->has_guc_deprivilege)

1586 1587 1588 1589 1590
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1591 1592 1593
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1594
static inline bool intel_vtd_active(struct drm_i915_private *i915)
1595
{
1596
	if (device_iommu_mapped(i915->drm.dev))
1597
		return true;
1598 1599

	/* Running as a guest, we assume the host is enforcing VT'd */
1600
	return run_as_guest();
1601 1602
}

1603 1604 1605
void
i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p);

1606 1607
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1608
	return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active(dev_priv);
1609 1610
}

1611
static inline bool
1612
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1613
{
1614
	return IS_BROXTON(i915) && intel_vtd_active(i915);
1615 1616 1617 1618
}

static inline bool
intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
1619
{
1620
	return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1621 1622
}

1623
/* i915_getparam.c */
1624 1625 1626
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1627
/* i915_gem.c */
1628 1629
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1630
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1631
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1632

1633 1634
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1635 1636
	/*
	 * A single pass should suffice to release all the freed objects (along
1637 1638 1639 1640 1641
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1642
	while (atomic_read(&i915->mm.free_count)) {
1643
		flush_delayed_work(&i915->mm.free_work);
1644
		flush_delayed_work(&i915->bdev.wq);
1645
		rcu_barrier();
1646
	}
1647 1648
}

1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1659
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1660 1661
	 *
	 */
1662
	int pass = 3;
1663
	do {
1664
		flush_workqueue(i915->wq);
1665
		rcu_barrier();
1666
		i915_gem_drain_freed_objects(i915);
1667
	} while (--pass);
1668
	drain_workqueue(i915->wq);
1669 1670
}

C
Chris Wilson 已提交
1671
struct i915_vma * __must_check
1672 1673 1674 1675 1676
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

1677
struct i915_vma * __must_check
1678 1679
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1680
			 u64 size, u64 alignment, u64 flags);
1681

1682 1683 1684
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1685
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1686
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1687
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1688
#define I915_GEM_OBJECT_UNBIND_ASYNC BIT(4)
1689

1690 1691
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1692 1693 1694
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1695

1696
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1697

M
Mika Kuoppala 已提交
1698 1699
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1700
	return atomic_read(&error->reset_count);
1701
}
1702

1703
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1704
					  const struct intel_engine_cs *engine)
1705
{
1706
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1707 1708
}

1709
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1710 1711
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1712
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1713
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1714
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1715
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1716
void i915_gem_resume(struct drm_i915_private *dev_priv);
1717

1718
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1719

1720 1721 1722
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1723 1724 1725
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1726
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1727

1728 1729
static inline struct i915_address_space *
i915_gem_vm_lookup(struct drm_i915_file_private *file_priv, u32 id)
1730
{
1731
	struct i915_address_space *vm;
1732

1733
	xa_lock(&file_priv->vm_xa);
1734
	vm = xa_load(&file_priv->vm_xa, id);
1735 1736 1737
	if (vm)
		kref_get(&vm->ref);
	xa_unlock(&file_priv->vm_xa);
1738

1739
	return vm;
1740 1741
}

1742
/* i915_gem_evict.c */
1743
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1744
					  struct i915_gem_ww_ctx *ww,
1745
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1746
					  unsigned long color,
1747
					  u64 start, u64 end,
1748
					  unsigned flags);
1749
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
1750
					 struct i915_gem_ww_ctx *ww,
1751 1752
					 struct drm_mm_node *node,
					 unsigned int flags);
1753 1754
int i915_gem_evict_vm(struct i915_address_space *vm,
		      struct i915_gem_ww_ctx *ww);
1755

1756 1757 1758
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1759
				phys_addr_t size);
1760 1761 1762 1763
struct drm_i915_gem_object *
__i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
				  const struct drm_i915_gem_object_ops *ops,
				  phys_addr_t size);
1764

1765
/* i915_gem_tiling.c */
1766
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1767
{
1768
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1769

1770
	return to_gt(i915)->ggtt->bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1771
		i915_gem_object_is_tiled(obj);
1772 1773
}

1774 1775 1776 1777 1778
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1779
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1780

1781
/* i915_cmd_parser.c */
1782
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1783
int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1784
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1785
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1786
			    struct i915_vma *batch,
1787 1788
			    unsigned long batch_offset,
			    unsigned long batch_length,
1789
			    struct i915_vma *shadow,
1790
			    bool trampoline);
1791
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1792

1793 1794 1795 1796
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1797
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1798 1799
}

B
Ben Widawsky 已提交
1800 1801
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1802

1803 1804
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
1805 1806
	if (GRAPHICS_VER(i915) >= 11)
		return ICL_HWS_CSB_WRITE_INDEX;
1807 1808 1809 1810
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1811
static inline enum i915_map_type
1812 1813
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1814
{
1815 1816 1817 1818 1819 1820
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1821 1822
}

L
Linus Torvalds 已提交
1823
#endif