i915_drv.h 70.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69 70 71 72
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
#include "display/intel_frontbuffer.h"
#include "display/intel_opregion.h"

73 74 75
#include "gem/i915_gem_context_types.h"
#include "gem/i915_gem_stolen.h"

76 77
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
78
#include "gt/intel_gt_types.h"
79
#include "gt/intel_workarounds.h"
80
#include "gt/uc/intel_uc.h"
81

82
#include "intel_device_info.h"
83
#include "intel_pch.h"
84
#include "intel_runtime_pm.h"
85
#include "intel_uncore.h"
86
#include "intel_wakeref.h"
87
#include "intel_wopcm.h"
88

89
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
90
#include "i915_gem_fence_reg.h"
91
#include "i915_gem_gtt.h"
92
#include "i915_gpu_error.h"
93
#include "i915_request.h"
94
#include "i915_scheduler.h"
95
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
96
#include "i915_vma.h"
97
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
98

99 100
#include "intel_gvt.h"

L
Linus Torvalds 已提交
101 102 103 104 105
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
106 107
#define DRIVER_DATE		"20190730"
#define DRIVER_TIMESTAMP	1564512624
L
Linus Torvalds 已提交
108

109 110
struct drm_i915_gem_object;

111 112 113 114 115 116
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
117
	HPD_PORT_A,
118 119 120
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
121
	HPD_PORT_E,
122
	HPD_PORT_F,
123 124 125 126
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

127 128 129
	HPD_NUM_PINS
};

130 131 132
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

133 134
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
135

136
struct i915_hotplug {
137
	struct delayed_work hotplug_work;
138 139 140 141 142 143 144 145 146 147 148

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
149
	u32 retry_bits;
150 151 152 153 154 155
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

156 157 158
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
159
	unsigned int hpd_storm_threshold;
160 161
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
162

163 164 165 166 167 168 169 170 171 172
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

173 174 175 176 177 178
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
179

180
struct drm_i915_private;
181
struct i915_mm_struct;
182
struct i915_mmu_object;
183

184 185 186 187 188 189 190 191
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
192

193
	struct idr context_idr;
194
	struct mutex context_idr_lock; /* guards context_idr */
195

196 197 198
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

199
	unsigned int bsd_engine;
200

201 202 203 204 205 206 207
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
208
 */
209 210 211 212 213 214 215
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
216 217
};

L
Linus Torvalds 已提交
218 219 220
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
221 222
 * 1.2: Add Power Management
 * 1.3: Add vblank support
223
 * 1.4: Fix cmdbuffer path, add heap destroy
224
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
225 226
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
227 228
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
229
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
230 231
#define DRIVER_PATCHLEVEL	0

232 233 234
struct intel_overlay;
struct intel_overlay_error_state;

235
struct sdvo_device_mapping {
C
Chris Wilson 已提交
236
	u8 initialized;
237 238 239
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
240
	u8 i2c_pin;
241
	u8 ddc_pin;
242 243
};

244
struct intel_connector;
245
struct intel_encoder;
246
struct intel_atomic_state;
247
struct intel_crtc_state;
248
struct intel_initial_plane_config;
249
struct intel_crtc;
250 251
struct intel_limit;
struct dpll;
252
struct intel_cdclk_state;
253

254
struct drm_i915_display_funcs {
255 256
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
257
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
258 259
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
260 261
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
262 263
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
264
	void (*initial_watermarks)(struct intel_atomic_state *state,
265
				   struct intel_crtc_state *crtc_state);
266
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
267
					 struct intel_crtc_state *crtc_state);
268
	void (*optimize_watermarks)(struct intel_atomic_state *state,
269
				    struct intel_crtc_state *crtc_state);
270
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
271
	void (*update_wm)(struct intel_crtc *crtc);
272
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
273 274 275
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
276
				struct intel_crtc_state *);
277 278
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
279 280
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
281
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
282
			    struct intel_atomic_state *old_state);
283
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
284 285
			     struct intel_atomic_state *old_state);
	void (*update_crtcs)(struct intel_atomic_state *state);
286 287 288 289 290 291
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
292 293
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
294
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
295
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
296 297 298 299 300
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
301

302
	int (*color_check)(struct intel_crtc_state *crtc_state);
303 304 305 306 307 308 309 310 311 312 313 314 315
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
316
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
317
	void (*read_luts)(struct intel_crtc_state *crtc_state);
318 319
};

320
struct intel_csr {
321
	struct work_struct work;
322
	const char *fw_path;
323 324 325 326 327 328
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
329 330
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
331 332
	u32 dc_state;
	u32 allowed_dc_mask;
333
	intel_wakeref_t wakeref;
334 335
};

336 337
enum i915_cache_level {
	I915_CACHE_NONE = 0,
338 339 340 341 342
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
343
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
344 345
};

346 347
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

348
struct intel_fbc {
P
Paulo Zanoni 已提交
349 350 351
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
352
	unsigned threshold;
353 354
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
355
	unsigned int visible_pipes_mask;
356
	struct intel_crtc *crtc;
357

358
	struct drm_mm_node compressed_fb;
359 360
	struct drm_mm_node *compressed_llb;

361 362
	bool false_color;

363
	bool enabled;
364
	bool active;
365
	bool flip_pending;
366

367 368 369
	bool underrun_detected;
	struct work_struct underrun_work;

370 371 372 373 374
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
375
	struct intel_fbc_state_cache {
376
		struct i915_vma *vma;
377
		unsigned long flags;
378

379 380
		struct {
			unsigned int mode_flags;
381
			u32 hsw_bdw_pixel_rate;
382 383 384 385 386 387 388
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
389 390 391 392 393 394 395 396
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
397 398

			int y;
399

400
			u16 pixel_blend_mode;
401 402 403
		} plane;

		struct {
404
			const struct drm_format_info *format;
405 406 407 408
			unsigned int stride;
		} fb;
	} state_cache;

409 410 411 412 413 414 415
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
416
	struct intel_fbc_reg_params {
417
		struct i915_vma *vma;
418
		unsigned long flags;
419

420 421
		struct {
			enum pipe pipe;
422
			enum i9xx_plane_id i9xx_plane;
423 424 425 426
			unsigned int fence_y_offset;
		} crtc;

		struct {
427
			const struct drm_format_info *format;
428 429 430 431
			unsigned int stride;
		} fb;

		int cfb_size;
432
		unsigned int gen9_wa_cfb_stride;
433 434
	} params;

435
	const char *no_fbc_reason;
436 437
};

438
/*
439 440 441 442 443 444 445 446 447 448 449 450 451 452
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
453 454
};

455
struct intel_dp;
456 457 458 459 460 461 462 463 464
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
465
struct i915_psr {
466
	struct mutex lock;
467 468 469 470 471

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
472
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
473 474 475
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
476
	bool sink_support;
477
	bool enabled;
478
	struct intel_dp *dp;
479
	enum pipe pipe;
480
	bool active;
481
	struct work_struct work;
482
	unsigned busy_frontbuffer_bits;
483
	bool sink_psr2_support;
484
	bool link_standby;
485
	bool colorimetry_support;
486
	bool psr2_enabled;
487
	u8 sink_sync_latency;
488 489
	ktime_t last_entry_attempt;
	ktime_t last_exit;
490
	bool sink_not_reliable;
491
	bool irq_aux_error;
492
	u16 su_x_granularity;
493
};
494

495
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
496
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
497
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
498
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
499
#define QUIRK_INCREASE_T12_DELAY (1<<6)
500
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
501

502
struct intel_fbdev;
503
struct intel_fbc_work;
504

505 506
struct intel_gmbus {
	struct i2c_adapter adapter;
507
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
508
	u32 force_bit;
509
	u32 reg0;
510
	i915_reg_t gpio_reg;
511
	struct i2c_algo_bit_data bit_algo;
512 513 514
	struct drm_i915_private *dev_priv;
};

515
struct i915_suspend_saved_registers {
516
	u32 saveDSPARB;
J
Jesse Barnes 已提交
517
	u32 saveFBC_CONTROL;
518 519
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
520 521
	u32 saveSWF0[16];
	u32 saveSWF1[16];
522
	u32 saveSWF3[3];
523
	u64 saveFENCE[I915_MAX_NUM_FENCES];
524
	u32 savePCH_PORT_HOTPLUG;
525
	u16 saveGCDGMBUS;
526
};
527

528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
586
	u32 pcbr;
587 588 589
	u32 clock_gate_dis2;
};

590
struct intel_rps_ei {
591
	ktime_t ktime;
592 593
	u32 render_c0;
	u32 media_c0;
594 595
};

596
struct intel_rps {
597 598
	struct mutex lock; /* protects enabling and the worker */

I
Imre Deak 已提交
599 600 601 602
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
603
	struct work_struct work;
I
Imre Deak 已提交
604
	bool interrupts_enabled;
605
	u32 pm_iir;
606

607
	/* PM interrupt bits that should never be masked */
608
	u32 pm_intrmsk_mbz;
609

610 611 612 613 614 615 616 617 618 619 620 621 622 623 624
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
625
	u8 boost_freq;		/* Frequency to request when wait boosting */
626
	u8 idle_freq;		/* Frequency to request when we are idle */
627 628 629
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
630
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
631

632
	int last_adj;
C
Chris Wilson 已提交
633 634 635 636 637 638 639 640 641 642

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
643

644
	bool enabled;
645 646
	atomic_t num_waiters;
	atomic_t boosts;
647

648
	/* manual wa residency calculations */
649
	struct intel_rps_ei ei;
650 651
};

652 653
struct intel_rc6 {
	bool enabled;
654 655
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
656 657 658 659 660 661
};

struct intel_llc_pstate {
	bool enabled;
};

662 663
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
664 665
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
666 667
};

D
Daniel Vetter 已提交
668 669 670
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

671 672 673 674 675 676 677 678 679 680 681
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
682
	u64 last_time2;
683 684 685 686 687 688 689
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

690
#define MAX_L3_SLICES 2
691
struct intel_l3_parity {
692
	u32 *remap_info[MAX_L3_SLICES];
693
	struct work_struct error_work;
694
	int which_slice;
695 696
};

697 698 699
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
700 701 702 703
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

704 705 706
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

707
	/**
708
	 * List of objects which are purgeable.
709
	 */
710 711
	struct list_head purge_list;

712
	/**
713
	 * List of objects which have allocated pages and are shrinkable.
714
	 */
715
	struct list_head shrink_list;
716

717 718 719 720 721
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
722 723 724 725 726
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
727

728 729 730
	/**
	 * Small stash of WC pages
	 */
731
	struct pagestash wc_stash;
732

M
Matthew Auld 已提交
733 734 735 736 737
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

738
	struct notifier_block oom_notifier;
739
	struct notifier_block vmap_notifier;
740
	struct shrinker shrinker;
741

742 743 744 745 746 747 748
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

749 750
	u64 unordered_timeline;

751
	/* the indicator for dispatch video commands on two BSD rings */
752
	atomic_t bsd_engine_dispatch_index;
753

754
	/** Bit 6 swizzling required for X tiling */
755
	u32 bit_6_swizzle_x;
756
	/** Bit 6 swizzling required for Y tiling */
757
	u32 bit_6_swizzle_y;
758

759 760 761
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
762 763
};

764 765
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

766 767 768
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

769 770 771
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

772 773
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

774
struct ddi_vbt_port_info {
775 776 777
	/* Non-NULL if port present. */
	const struct child_device_config *child;

778 779
	int max_tmds_clock;

780 781 782 783 784 785
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
786
	u8 hdmi_level_shift;
787

788 789 790 791 792 793
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
794

795 796
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
797

798 799
	u8 dp_boost_level;
	u8 hdmi_boost_level;
800
	int dp_max_link_rate;		/* 0 for not limited by VBT */
801 802
};

R
Rodrigo Vivi 已提交
803 804 805 806 807
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
808 809
};

810 811 812 813 814 815 816 817 818
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
819
	unsigned int int_lvds_support:1;
820 821
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
822
	unsigned int panel_type:4;
823 824
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
825
	enum drm_panel_orientation orientation;
826

827 828
	enum drrs_support_type drrs_type;

829 830 831 832 833
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
834
		bool low_vswing;
835 836 837 838
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
839

R
Rodrigo Vivi 已提交
840
	struct {
841
		bool enable;
R
Rodrigo Vivi 已提交
842 843 844 845
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
846 847
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
848
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
849 850
	} psr;

851 852
	struct {
		u16 pwm_freq_hz;
853
		bool present;
854
		bool active_low_pwm;
855
		u8 min_brightness;	/* min_brightness/255 of max */
856
		u8 controller;		/* brightness controller number */
857
		enum intel_backlight_type type;
858 859
	} backlight;

860 861 862
	/* MIPI DSI */
	struct {
		u16 panel_id;
863 864
		struct mipi_config *config;
		struct mipi_pps_data *pps;
865 866
		u16 bl_ports;
		u16 cabc_ports;
867 868 869
		u8 seq_version;
		u32 size;
		u8 *data;
870
		const u8 *sequence[MIPI_SEQ_MAX];
871
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
872
		enum drm_panel_orientation orientation;
873 874
	} dsi;

875 876 877
	int crt_ddc_pin;

	int child_dev_num;
878
	struct child_device_config *child_dev;
879 880

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
881
	struct sdvo_device_mapping sdvo_mappings[2];
882 883
};

884 885 886 887 888
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

889 890
struct intel_wm_level {
	bool enable;
891 892 893 894
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
895 896
};

897
struct ilk_wm_values {
898 899 900 901
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
902 903 904 905
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

906
struct g4x_pipe_wm {
907 908
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
909
};
910

911
struct g4x_sr_wm {
912 913 914
	u16 plane;
	u16 cursor;
	u16 fbc;
915 916 917
};

struct vlv_wm_ddl_values {
918
	u8 plane[I915_MAX_PLANES];
919
};
920

921
struct vlv_wm_values {
922 923
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
924
	struct vlv_wm_ddl_values ddl[3];
925
	u8 level;
926
	bool cxsr;
927 928
};

929 930 931 932 933 934 935 936 937
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

938
struct skl_ddb_entry {
939
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
940 941
};

942
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
943
{
944
	return entry->end - entry->start;
945 946
}

947 948 949 950 951 952 953 954 955
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

956
struct skl_ddb_allocation {
957
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
958 959
};

960
struct skl_ddb_values {
961
	unsigned dirty_pipes;
962
	struct skl_ddb_allocation ddb;
963 964 965
};

struct skl_wm_level {
966
	u16 min_ddb_alloc;
967 968
	u16 plane_res_b;
	u8 plane_res_l;
969
	bool plane_en;
970
	bool ignore_lines;
971 972
};

973 974 975 976
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
977
	bool is_planar;
978 979 980 981 982
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
983 984
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
985 986
	u32 linetime_us;
	u32 dbuf_block_size;
987 988
};

989 990 991 992
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
993 994 995 996 997
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
998
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
999 1000 1001 1002 1003
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1004
	INTEL_PIPE_CRC_SOURCE_AUTO,
1005 1006 1007
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1008
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1009
struct intel_pipe_crc {
1010
	spinlock_t lock;
T
Tomeu Vizoso 已提交
1011
	int skipped;
1012
	enum intel_pipe_crc_source source;
1013 1014
};

1015
struct i915_frontbuffer_tracking {
1016
	spinlock_t lock;
1017 1018 1019 1020 1021 1022 1023 1024 1025

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1026 1027
struct i915_virtual_gpu {
	bool active;
1028
	u32 caps;
1029 1030
};

1031 1032 1033 1034 1035 1036 1037
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1038 1039 1040 1041 1042
struct i915_oa_format {
	u32 format;
	int size;
};

1043 1044 1045 1046 1047
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1062 1063

	atomic_t ref_count;
1064 1065
};

1066 1067
struct i915_perf_stream;

1068 1069 1070
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1071
struct i915_perf_stream_ops {
1072 1073 1074 1075
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1076 1077 1078
	 */
	void (*enable)(struct i915_perf_stream *stream);

1079 1080 1081 1082
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1083 1084 1085
	 */
	void (*disable)(struct i915_perf_stream *stream);

1086 1087
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1088 1089 1090 1091 1092 1093
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1094 1095 1096
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1097
	 * wait queue that would be passed to poll_wait().
1098 1099 1100
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1101 1102 1103 1104 1105 1106 1107
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1108
	 *
1109 1110
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1111
	 *
1112 1113
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1114
	 *
1115 1116 1117
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1118 1119 1120 1121 1122 1123
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1124 1125
	/**
	 * @destroy: Cleanup any stream specific resources.
1126 1127 1128 1129 1130 1131
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1132 1133 1134
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1135
struct i915_perf_stream {
1136 1137 1138
	/**
	 * @dev_priv: i915 drm device
	 */
1139 1140
	struct drm_i915_private *dev_priv;

1141 1142 1143
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1144 1145
	struct list_head link;

1146 1147 1148 1149
	/**
	 * @wakeref: As we keep the device awake while the perf stream is
	 * active, we track our runtime pm reference for later release.
	 */
1150 1151
	intel_wakeref_t wakeref;

1152 1153 1154 1155 1156
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1157
	u32 sample_flags;
1158 1159 1160 1161 1162 1163

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1164
	int sample_size;
1165

1166 1167 1168 1169
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1170
	struct i915_gem_context *ctx;
1171 1172 1173 1174 1175 1176

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1177 1178
	bool enabled;

1179 1180 1181 1182
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1183
	const struct i915_perf_stream_ops *ops;
1184 1185 1186 1187 1188

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268

	/**
	 * The OA context specific information.
	 */
	struct intel_context *pinned_ctx;
	u32 specific_ctx_id;
	u32 specific_ctx_id_mask;

	struct hrtimer poll_check_timer;
	wait_queue_head_t poll_wq;
	bool pollin;

	bool periodic;
	int period_exponent;

	/**
	 * State of the OA buffer.
	 */
	struct {
		struct i915_vma *vma;
		u8 *vaddr;
		u32 last_ctx_id;
		int format;
		int format_size;
		int size_exponent;

		/**
		 * Locks reads and writes to all head/tail state
		 *
		 * Consider: the head and tail pointer state needs to be read
		 * consistently from a hrtimer callback (atomic context) and
		 * read() fop (user context) with tail pointer updates happening
		 * in atomic context and head updates in user context and the
		 * (unlikely) possibility of read() errors needing to reset all
		 * head/tail state.
		 *
		 * Note: Contention/performance aren't currently a significant
		 * concern here considering the relatively low frequency of
		 * hrtimer callbacks (5ms period) and that reads typically only
		 * happen in response to a hrtimer event and likely complete
		 * before the next callback.
		 *
		 * Note: This lock is not held *while* reading and copying data
		 * to userspace so the value of head observed in htrimer
		 * callbacks won't represent any partial consumption of data.
		 */
		spinlock_t ptr_lock;

		/**
		 * One 'aging' tail pointer and one 'aged' tail pointer ready to
		 * used for reading.
		 *
		 * Initial values of 0xffffffff are invalid and imply that an
		 * update is required (and should be ignored by an attempted
		 * read)
		 */
		struct {
			u32 offset;
		} tails[2];

		/**
		 * Index for the aged tail ready to read() data up to.
		 */
		unsigned int aged_tail_idx;

		/**
		 * A monotonic timestamp for when the current aging tail pointer
		 * was read; used to determine when it is old enough to trust.
		 */
		u64 aging_timestamp;

		/**
		 * Although we can always read back the head pointer register,
		 * we prefer to avoid trusting the HW state, just to avoid any
		 * risk that some hardware condition could * somehow bump the
		 * head pointer unpredictably and cause us to forward the wrong
		 * OA buffer data to userspace.
		 */
		u32 head;
	} oa_buffer;
1269 1270
};

1271 1272 1273
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1274
struct i915_oa_ops {
1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1294 1295 1296 1297
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1298 1299
	 * disabling EU clock gating as required.
	 */
1300
	int (*enable_metric_set)(struct i915_perf_stream *stream);
1301 1302 1303 1304 1305

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1306
	void (*disable_metric_set)(struct i915_perf_stream *stream);
1307 1308 1309 1310

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1311
	void (*oa_enable)(struct i915_perf_stream *stream);
1312 1313 1314 1315

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1316
	void (*oa_disable)(struct i915_perf_stream *stream);
1317 1318 1319 1320 1321

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1322 1323 1324 1325
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1326 1327

	/**
1328
	 * @oa_hw_tail_read: read the OA tail pointer register
1329
	 *
1330 1331 1332
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1333
	 */
1334
	u32 (*oa_hw_tail_read)(struct i915_perf_stream *stream);
1335 1336
};

1337
struct intel_cdclk_state {
1338
	unsigned int cdclk, vco, ref, bypass;
1339
	u8 voltage_level;
1340 1341
};

1342
struct drm_i915_private {
1343 1344
	struct drm_device drm;

1345
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1346
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1347
	struct intel_driver_caps caps;
1348

1349 1350 1351
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1352
	 * backed by stolen memory. Note that stolen_usable_size tells us
1353 1354 1355 1356
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1357 1358 1359 1360
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1371
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1372

1373
	struct intel_uncore uncore;
1374

1375 1376
	struct i915_virtual_gpu vgpu;

1377
	struct intel_gvt *gvt;
1378

1379 1380
	struct intel_wopcm wopcm;

1381 1382
	struct intel_csr csr;

1383
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1384

1385 1386 1387 1388 1389
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1390 1391
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1392
	 */
1393
	u32 gpio_mmio_base;
1394

1395
	/* MMIO base address for MIPI regs */
1396
	u32 mipi_mmio_base;
1397

1398
	u32 psr_mmio_base;
1399

1400
	u32 pps_mmio_base;
1401

1402 1403
	wait_queue_head_t gmbus_wait_queue;

1404
	struct pci_dev *bridge_dev;
1405

1406 1407
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
1408 1409 1410

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
1411 1412 1413 1414 1415 1416

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1417 1418
	bool display_irqs_enabled;

1419 1420 1421
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1422 1423
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1424
	struct pm_qos_request sb_qos;
1425 1426

	/** Cached value of IMR to avoid reads in updating the bitfield */
1427 1428 1429 1430
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1431
	u32 gt_irq_mask;
1432
	u32 pm_rps_events;
1433
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1434

1435
	struct i915_hotplug hotplug;
1436
	struct intel_fbc fbc;
1437
	struct i915_drrs drrs;
1438
	struct intel_opregion opregion;
1439
	struct intel_vbt_data vbt;
1440

1441 1442
	bool preserve_bios_swizzle;

1443 1444 1445
	/* overlay */
	struct intel_overlay *overlay;

1446
	/* backlight registers and fields in struct intel_panel */
1447
	struct mutex backlight_lock;
1448

V
Ville Syrjälä 已提交
1449 1450 1451
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1452
	unsigned int fsb_freq, mem_freq, is_ddr3;
1453
	unsigned int skl_preferred_vco_freq;
1454
	unsigned int max_cdclk_freq;
1455

M
Mika Kahola 已提交
1456
	unsigned int max_dotclk_freq;
1457
	unsigned int rawclk_freq;
1458
	unsigned int hpll_freq;
1459
	unsigned int fdi_pll_freq;
1460
	unsigned int czclk_freq;
1461

1462
	struct {
1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1477
		struct intel_cdclk_state hw;
1478 1479

		int force_min_cdclk;
1480
	} cdclk;
1481

1482 1483 1484 1485 1486 1487 1488
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1489 1490
	struct workqueue_struct *wq;

1491 1492 1493
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1494 1495 1496 1497 1498
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1499
	unsigned short pch_id;
1500 1501 1502

	unsigned long quirks;

1503
	struct drm_atomic_state *modeset_restore_state;
1504
	struct drm_modeset_acquire_ctx reset_ctx;
1505

1506
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1507

1508
	struct i915_gem_mm mm;
1509 1510
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1511 1512 1513

	/* Kernel Modesetting */

1514 1515
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1516

1517 1518 1519 1520
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1521
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1522 1523
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1524
	const struct intel_dpll_mgr *dpll_mgr;
1525

1526 1527 1528 1529 1530 1531 1532
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1533
	unsigned int active_crtcs;
1534 1535
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1536 1537
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1538

1539
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1540

1541
	struct i915_wa_list gt_wa_list;
1542

1543 1544
	struct i915_frontbuffer_tracking fb_tracking;

1545 1546 1547 1548 1549
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1550
	u16 orig_clock;
1551

1552
	bool mchbar_need_disable;
1553

1554 1555
	struct intel_l3_parity l3_parity;

1556 1557 1558 1559 1560
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1561

1562 1563
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1564

1565 1566
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1567
	struct intel_ilk_power_mgmt ips;
1568

1569
	struct i915_power_domains power_domains;
1570

R
Rodrigo Vivi 已提交
1571
	struct i915_psr psr;
1572

1573
	struct i915_gpu_error gpu_error;
1574

1575 1576
	struct drm_i915_gem_object *vlv_pctx;

1577 1578
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1579
	struct work_struct fbdev_suspend_work;
1580 1581

	struct drm_property *broadcast_rgb_property;
1582
	struct drm_property *force_audio_property;
1583

I
Imre Deak 已提交
1584
	/* hda/i915 audio component */
1585
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1586
	bool audio_component_registered;
1587 1588 1589 1590 1591
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1592
	int audio_power_refcount;
I
Imre Deak 已提交
1593

1594
	struct {
1595
		struct mutex mutex;
1596
		struct list_head list;
1597 1598
		struct llist_head free_list;
		struct work_struct free_work;
1599 1600 1601 1602 1603 1604 1605

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1606
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1607
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1608
		struct list_head hw_id_list;
1609
	} contexts;
1610

1611
	u32 fdi_rx_config;
1612

1613
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1614
	u32 chv_phy_control;
1615 1616 1617 1618 1619 1620
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1621
	u32 bxt_phy_grc;
1622

1623
	u32 suspend_count;
1624
	bool power_domains_suspended;
1625
	struct i915_suspend_saved_registers regfile;
1626
	struct vlv_s0ix_state vlv_s0ix_state;
1627

1628
	enum {
1629 1630 1631 1632 1633
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1634

1635 1636 1637 1638 1639 1640 1641
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1642
		u16 pri_latency[5];
1643
		/* sprite */
1644
		u16 spr_latency[5];
1645
		/* cursor */
1646
		u16 cur_latency[5];
1647 1648 1649 1650 1651
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1652
		u16 skl_latency[8];
1653 1654

		/* current hardware state */
1655 1656
		union {
			struct ilk_wm_values hw;
1657
			struct skl_ddb_values skl_hw;
1658
			struct vlv_wm_values vlv;
1659
			struct g4x_wm_values g4x;
1660
		};
1661

1662
		u8 max_level;
1663 1664 1665 1666

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1667
		 * crtc_state->wm.need_postvbl_update.
1668 1669
		 */
		struct mutex wm_mutex;
1670 1671 1672 1673 1674 1675 1676

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1677 1678
	} wm;

1679 1680
	struct dram_info {
		bool valid;
1681
		bool is_16gb_dimm;
1682
		u8 num_channels;
1683
		u8 ranks;
1684
		u32 bandwidth_kbps;
1685
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1686 1687 1688 1689 1690 1691 1692
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1693 1694
	} dram_info;

1695
	struct intel_bw_info {
1696 1697 1698
		unsigned int deratedbw[3]; /* for each QGV point */
		u8 num_qgv_points;
		u8 num_planes;
1699 1700 1701 1702
	} max_bw[6];

	struct drm_private_obj bw_obj;

1703
	struct intel_runtime_pm runtime_pm;
1704

1705 1706
	struct {
		bool initialized;
1707

1708
		struct kobject *metrics_kobj;
1709
		struct ctl_table_header *sysctl_header;
1710

1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1727 1728
		struct mutex lock;
		struct list_head streams;
1729

1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742
		/*
		 * The stream currently using the OA unit. If accessed
		 * outside a syscall associated to its file
		 * descriptor, you need to hold
		 * dev_priv->drm.struct_mutex.
		 */
		struct i915_perf_stream *exclusive_stream;

		/**
		 * For rate limiting any notifications of spurious
		 * invalid OA reports
		 */
		struct ratelimit_state spurious_report_rs;
1743

1744
		struct i915_oa_config test_config;
1745

1746 1747 1748
		u32 gen7_latched_oastatus1;
		u32 ctx_oactxctrl_offset;
		u32 ctx_flexeu0_offset;
1749

1750 1751 1752 1753 1754 1755
		/**
		 * The RPT_ID/reason field for Gen8+ includes a bit
		 * to determine if the CTX ID in the report is valid
		 * but the specific bit differs between Gen 8 and 9
		 */
		u32 gen8_valid_ctx_bit;
1756

1757 1758
		struct i915_oa_ops ops;
		const struct i915_oa_format *oa_formats;
1759 1760
	} perf;

1761
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1762
	struct intel_gt gt;
1763 1764

	struct {
1765 1766
		struct notifier_block pm_notifier;

1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
1783
		struct work_struct idle_work;
1784
	} gem;
1785

1786 1787 1788 1789 1790 1791 1792 1793
	/* For i945gm vblank irq vs. C3 workaround */
	struct {
		struct work_struct work;
		struct pm_qos_request pm_qos;
		u8 c3_disable_latency;
		u8 enabled;
	} i945gm_vblank;

1794 1795 1796
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1797 1798
	bool ipc_enabled;

1799 1800
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1801

1802 1803 1804 1805 1806 1807
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1808 1809
	struct i915_pmu pmu;

1810 1811 1812 1813 1814 1815
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1816 1817 1818 1819
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1820
};
L
Linus Torvalds 已提交
1821

1822 1823 1824 1825
struct dram_dimm_info {
	u8 size, width, ranks;
};

1826
struct dram_channel_info {
1827
	struct dram_dimm_info dimm_l, dimm_s;
1828
	u8 ranks;
1829
	bool is_16gb_dimm;
1830 1831
};

1832 1833
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1834
	return container_of(dev, struct drm_i915_private, drm);
1835 1836
}

1837
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1838
{
1839 1840 1841 1842 1843 1844
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1845 1846
}

1847
/* Simple iterator over all initialised engines */
1848 1849 1850 1851 1852
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1853 1854

/* Iterator over subset of engines selected by mask */
1855
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1856
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1857 1858 1859
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
1860

1861 1862 1863 1864 1865 1866 1867 1868
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1869
#define I915_GTT_OFFSET_NONE ((u32)-1)
1870

1871 1872
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1873
 * considered to be the frontbuffer for the given plane interface-wise. This
1874 1875 1876 1877 1878
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1879
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1880 1881 1882 1883 1884
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1885
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1886
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1887
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1888 1889
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1890

1891
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1892
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1893
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1894

1895
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1896
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1897

1898
#define REVID_FOREVER		0xff
1899
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1900

1901 1902 1903
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1904
	GENMASK((e) - 1, (s) - 1))
1905

R
Rodrigo Vivi 已提交
1906
/* Returns true if Gen is in inclusive range [Start, End] */
1907
#define IS_GEN_RANGE(dev_priv, s, e) \
1908
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1909

1910 1911
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1912
	 INTEL_INFO(dev_priv)->gen == (n))
1913

1914 1915 1916 1917 1918 1919 1920 1921
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1983

1984 1985
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)

T
Tvrtko Ursulin 已提交
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1998
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1999 2000
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2001 2002 2003
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
2004
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2005
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
2006
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2017
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2018
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
2019
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
2020 2021
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2022 2023 2024 2025
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
2026
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2027
				 INTEL_INFO(dev_priv)->gt == 3)
2028 2029
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
2030
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2031
				 INTEL_INFO(dev_priv)->gt == 3)
2032
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
2033
				 INTEL_INFO(dev_priv)->gt == 1)
2034
/* ULX machines are also considered ULT. */
2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
2045
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2046
				 INTEL_INFO(dev_priv)->gt == 2)
2047
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2048
				 INTEL_INFO(dev_priv)->gt == 3)
2049
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2050
				 INTEL_INFO(dev_priv)->gt == 4)
2051
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2052
				 INTEL_INFO(dev_priv)->gt == 2)
2053
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2054
				 INTEL_INFO(dev_priv)->gt == 3)
2055 2056
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
2057 2058
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
2059
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2060
				 INTEL_INFO(dev_priv)->gt == 2)
2061
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2062
				 INTEL_INFO(dev_priv)->gt == 3)
2063 2064 2065 2066
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
2067

2068 2069 2070 2071 2072 2073
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2074 2075
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2076

2077 2078
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2079
#define BXT_REVID_A0		0x0
2080
#define BXT_REVID_A1		0x1
2081
#define BXT_REVID_B0		0x3
2082
#define BXT_REVID_B_LAST	0x8
2083
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2084

2085 2086
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2087

M
Mika Kuoppala 已提交
2088 2089
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2090 2091 2092
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2093

2094 2095
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2096

2097 2098 2099 2100 2101 2102
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2103 2104
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2105
#define CNL_REVID_C0		0x2
2106 2107 2108 2109

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2110 2111 2112 2113 2114 2115 2116 2117 2118
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2119
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2120 2121
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2122

2123
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
2124

2125 2126 2127 2128
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
2129
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
2130 2131 2132 2133 2134 2135
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

2136 2137
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2138
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
2139 2140
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2141

2142
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2143

2144
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2145
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2146
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2147
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2148
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2149
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2150 2151 2152

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2153
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
2154 2155 2156 2157 2158
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

2159 2160
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
2161
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2162
})
2163

2164
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2165
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2166
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2167

2168
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2169
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2170

2171
/* WaRsDisableCoarsePowerGating:skl,cnl */
2172
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2173 2174
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2175

2176
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2177 2178 2179
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2180

2181 2182 2183
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2184
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2185 2186
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2187 2188
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2189

2190
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2191
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
2192
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2193

2194
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2195

2196
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2197

2198 2199 2200
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2201
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
2202

2203 2204
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2205
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2206

2207 2208
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

2209
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2210

2211 2212
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2213

2214
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2215

2216
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
2217

2218
/* Having GuC is not the same as using GuC */
2219 2220
#define USES_GUC(dev_priv)		intel_uc_supports_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_supports_guc_submission(&(dev_priv)->gt.uc)
2221

2222
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2223

2224 2225
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

2226

R
Rodrigo Vivi 已提交
2227
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
2228

2229
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2230

2231
/* DPF == dynamic parity feature */
2232
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2233 2234
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2235

2236
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2237
#define GEN9_FREQ_SCALER 3
2238

2239 2240
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)

2241
static inline bool intel_vtd_active(void)
2242 2243
{
#ifdef CONFIG_INTEL_IOMMU
2244
	if (intel_iommu_gfx_mapped)
2245 2246 2247 2248 2249
		return true;
#endif
	return false;
}

2250 2251 2252 2253 2254
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2255 2256 2257
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2258
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2259 2260
}

2261
/* i915_drv.c */
2262
#ifdef CONFIG_COMPAT
2263
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
2264 2265
#else
#define i915_compat_ioctl NULL
2266
#endif
2267 2268
extern const struct dev_pm_ops i915_pm_ops;

2269
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
2270
void i915_driver_remove(struct drm_i915_private *i915);
2271

2272
void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2273
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2274

2275 2276
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2277
	return dev_priv->gvt;
2278 2279
}

2280
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2281
{
2282
	return dev_priv->vgpu.active;
2283
}
2284

2285 2286 2287
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

2288
/* i915_gem.c */
2289 2290
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2291
void i915_gem_sanitize(struct drm_i915_private *i915);
2292 2293
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2294
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2295 2296
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2297 2298
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2299 2300
	/*
	 * A single pass should suffice to release all the freed objects (along
2301 2302 2303 2304 2305
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
2306 2307
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
2308
		rcu_barrier();
2309
	}
2310 2311
}

2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
2322
	 * than 3 passes to catch all _recursive_ RCU delayed work.
2323 2324
	 *
	 */
2325
	int pass = 3;
2326
	do {
2327
		flush_workqueue(i915->wq);
2328
		rcu_barrier();
2329
		i915_gem_drain_freed_objects(i915);
2330
	} while (--pass);
2331
	drain_workqueue(i915->wq);
2332 2333
}

C
Chris Wilson 已提交
2334
struct i915_vma * __must_check
2335 2336
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2337
			 u64 size,
2338 2339
			 u64 alignment,
			 u64 flags);
2340

2341 2342 2343
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
2344

2345 2346
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

2347 2348 2349 2350 2351 2352
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

2353 2354 2355
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2356
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2357
		      u32 handle, u64 *offset);
2358
int i915_gem_mmap_gtt_version(void);
2359 2360 2361 2362 2363

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

2364
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
2365

M
Mika Kuoppala 已提交
2366 2367
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
2368
	return atomic_read(&error->reset_count);
2369
}
2370

2371 2372 2373
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
2374
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
2375 2376
}

2377
void i915_gem_init_mmio(struct drm_i915_private *i915);
2378 2379
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
2380 2381
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
2382
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
2383
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
2384
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2385
			   unsigned int flags, long timeout);
2386
void i915_gem_suspend(struct drm_i915_private *dev_priv);
2387
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
2388
void i915_gem_resume(struct drm_i915_private *dev_priv);
2389
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
2390

2391
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
2392
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2393

2394 2395 2396
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2397 2398 2399 2400 2401 2402
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2403 2404 2405 2406 2407 2408
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

2409 2410 2411 2412 2413
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

2414 2415 2416 2417 2418
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
2419 2420 2421 2422

	return ctx;
}

2423
/* i915_gem_evict.c */
2424
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2425
					  u64 min_size, u64 alignment,
2426
					  unsigned cache_level,
2427
					  u64 start, u64 end,
2428
					  unsigned flags);
2429 2430 2431
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
2432
int i915_gem_evict_vm(struct i915_address_space *vm);
2433

2434 2435 2436
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2437
				phys_addr_t size);
2438

2439
/* i915_gem_shrinker.c */
2440
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
2441
			      unsigned long target,
2442
			      unsigned long *nr_scanned,
2443
			      unsigned flags);
2444 2445 2446 2447 2448 2449
#define I915_SHRINK_UNBOUND	BIT(0)
#define I915_SHRINK_BOUND	BIT(1)
#define I915_SHRINK_ACTIVE	BIT(2)
#define I915_SHRINK_VMAPS	BIT(3)
#define I915_SHRINK_WRITEBACK	BIT(4)

2450
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
2451 2452
void i915_gem_driver_register__shrinker(struct drm_i915_private *i915);
void i915_gem_driver_unregister__shrinker(struct drm_i915_private *i915);
2453 2454
void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
				    struct mutex *mutex);
2455

2456
/* i915_gem_tiling.c */
2457
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2458
{
2459
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2460 2461

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2462
		i915_gem_object_is_tiled(obj);
2463 2464
}

2465 2466 2467 2468 2469
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

2470
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2471

2472
/* i915_cmd_parser.c */
2473
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2474
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2475 2476 2477 2478 2479 2480 2481
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
2482

2483 2484 2485 2486
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
2487
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2488 2489
}

B
Ben Widawsky 已提交
2490 2491
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2492

2493 2494
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2495

2496 2497
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2498

2499
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2500

2501
/* These are untraced mmio-accessors that are only valid to be used inside
2502
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2503
 * controlled.
2504
 *
2505
 * Think twice, and think again, before using these.
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2526
 */
2527 2528
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2529

2530 2531 2532 2533 2534
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2535 2536 2537 2538 2539 2540 2541 2542
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2543 2544 2545 2546 2547 2548
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
2549
#endif