i915_drv.h 46.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35 36
#include <asm/hypervisor.h>

37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/intel-iommu.h>
40
#include <linux/pm_qos.h>
41

J
Jani Nikula 已提交
42
#include <drm/drm_connector.h>
43
#include <drm/ttm/ttm_device.h>
44

45
#include "display/intel_bios.h"
46
#include "display/intel_cdclk.h"
47 48
#include "display/intel_display.h"
#include "display/intel_display_power.h"
49
#include "display/intel_dmc.h"
50
#include "display/intel_dpll_mgr.h"
51
#include "display/intel_dsb.h"
52
#include "display/intel_fbc.h"
53
#include "display/intel_frontbuffer.h"
54
#include "display/intel_global_state.h"
55
#include "display/intel_gmbus.h"
56 57
#include "display/intel_opregion.h"

58
#include "gem/i915_gem_context_types.h"
59
#include "gem/i915_gem_lmem.h"
60
#include "gem/i915_gem_shrinker.h"
61 62
#include "gem/i915_gem_stolen.h"

63
#include "gt/intel_engine.h"
64
#include "gt/intel_gt_types.h"
65
#include "gt/intel_region_lmem.h"
66
#include "gt/intel_workarounds.h"
67
#include "gt/uc/intel_uc.h"
68

69 70 71 72 73 74
#include "i915_gem.h"
#include "i915_gpu_error.h"
#include "i915_params.h"
#include "i915_perf_types.h"
#include "i915_scheduler.h"
#include "i915_utils.h"
75
#include "intel_device_info.h"
76
#include "intel_memory_region.h"
77
#include "intel_pch.h"
J
Jani Nikula 已提交
78
#include "intel_pm_types.h"
79
#include "intel_runtime_pm.h"
80
#include "intel_step.h"
81
#include "intel_uncore.h"
82
#include "intel_wopcm.h"
83

84
struct dpll;
85
struct drm_i915_clock_gating_funcs;
86 87 88 89 90 91 92 93
struct drm_i915_gem_object;
struct drm_i915_private;
struct intel_atomic_state;
struct intel_audio_funcs;
struct intel_cdclk_config;
struct intel_cdclk_funcs;
struct intel_cdclk_state;
struct intel_cdclk_vals;
94
struct intel_color_funcs;
95 96 97
struct intel_connector;
struct intel_crtc;
struct intel_dp;
98
struct intel_dpll_funcs;
99 100
struct intel_encoder;
struct intel_fbdev;
101
struct intel_fdi_funcs;
102
struct intel_hotplug_funcs;
103 104 105 106 107
struct intel_initial_plane_config;
struct intel_limit;
struct intel_overlay;
struct intel_overlay_error_state;
struct vlv_s0ix_state;
108

109 110
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
111

112
struct i915_hotplug {
113
	struct delayed_work hotplug_work;
114

115 116
	const u32 *hpd, *pch_hpd;

117 118 119 120 121 122 123 124 125 126
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
127
	u32 retry_bits;
128 129 130 131 132 133
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

134 135 136
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
137
	unsigned int hpd_storm_threshold;
138 139
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
140

141 142 143 144 145 146 147 148 149 150
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

151 152 153 154 155 156
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
157

158
struct sdvo_device_mapping {
C
Chris Wilson 已提交
159
	u8 initialized;
160 161 162
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
163
	u8 i2c_pin;
164
	u8 ddc_pin;
165 166
};

167 168 169 170
/* functions used for watermark calcs for display. */
struct drm_i915_wm_disp_funcs {
	/* update_wm is for legacy wm management */
	void (*update_wm)(struct drm_i915_private *dev_priv);
171 172 173 174
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
175
	void (*initial_watermarks)(struct intel_atomic_state *state,
176
				   struct intel_crtc *crtc);
177
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
178
					 struct intel_crtc *crtc);
179
	void (*optimize_watermarks)(struct intel_atomic_state *state,
180
				    struct intel_crtc *crtc);
181
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
182 183
};

184
struct drm_i915_display_funcs {
185 186 187
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
188
				struct intel_crtc_state *);
189 190
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
191 192 193 194
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
195
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
196 197
};

198 199
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

200
/*
201 202 203 204 205 206 207 208 209 210 211 212 213 214
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
215 216
};

217 218 219 220 221 222 223 224 225
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

226
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
227
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
228
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
229
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
230
#define QUIRK_INCREASE_T12_DELAY (1<<6)
231
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
232
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
233

234 235
struct intel_gmbus {
	struct i2c_adapter adapter;
236
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
237
	u32 force_bit;
238
	u32 reg0;
239
	i915_reg_t gpio_reg;
240
	struct i2c_algo_bit_data bit_algo;
241 242 243
	struct drm_i915_private *dev_priv;
};

244
struct i915_suspend_saved_registers {
245
	u32 saveDSPARB;
J
Jesse Barnes 已提交
246 247
	u32 saveSWF0[16];
	u32 saveSWF1[16];
248
	u32 saveSWF3[3];
249
	u16 saveGCDGMBUS;
250
};
251

252
#define MAX_L3_SLICES 2
253
struct intel_l3_parity {
254
	u32 *remap_info[MAX_L3_SLICES];
255
	struct work_struct error_work;
256
	int which_slice;
257 258
};

259
struct i915_gem_mm {
260 261 262 263 264 265 266
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
267 268
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
269 270 271 272
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

273 274 275
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

276
	/**
277
	 * List of objects which are purgeable.
278
	 */
279 280
	struct list_head purge_list;

281
	/**
282
	 * List of objects which have allocated pages and are shrinkable.
283
	 */
284
	struct list_head shrink_list;
285

286 287 288 289
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
290
	struct delayed_work free_work;
291 292 293 294 295
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
296

M
Matthew Auld 已提交
297 298 299 300 301
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

302 303
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

304
	struct notifier_block oom_notifier;
305
	struct notifier_block vmap_notifier;
306
	struct shrinker shrinker;
307

308
#ifdef CONFIG_MMU_NOTIFIER
309
	/**
310 311
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
312
	 */
313
	rwlock_t notifier_lock;
314
#endif
315

316 317 318
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
319 320
};

321 322
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

323 324 325 326 327 328 329 330 331
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

332 333 334
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

335 336
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

337 338 339
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

340
struct intel_vbt_data {
341 342 343
	/* bdb version */
	u16 version;

344 345 346 347 348 349 350 351
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
352
	unsigned int int_lvds_support:1;
353 354
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
355
	unsigned int panel_type:4;
356 357
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
358
	enum drm_panel_orientation orientation;
359

360 361
	enum drrs_support_type drrs_type;

362 363 364 365 366
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
367
		bool low_vswing;
368 369 370
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
371
		bool hobl;
372
	} edp;
373

R
Rodrigo Vivi 已提交
374
	struct {
375
		bool enable;
R
Rodrigo Vivi 已提交
376 377 378
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
379 380
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
381
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
382 383
	} psr;

384 385
	struct {
		u16 pwm_freq_hz;
386
		u16 brightness_precision_bits;
387
		bool present;
388
		bool active_low_pwm;
389
		u8 min_brightness;	/* min_brightness/255 of max */
390
		u8 controller;		/* brightness controller number */
391
		enum intel_backlight_type type;
392 393
	} backlight;

394 395 396
	/* MIPI DSI */
	struct {
		u16 panel_id;
397 398
		struct mipi_config *config;
		struct mipi_pps_data *pps;
399 400
		u16 bl_ports;
		u16 cabc_ports;
401 402 403
		u8 seq_version;
		u32 size;
		u8 *data;
404
		const u8 *sequence[MIPI_SEQ_MAX];
405
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
406
		enum drm_panel_orientation orientation;
407 408
	} dsi;

409 410
	int crt_ddc_pin;

411
	struct list_head display_devices;
412

413
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
414
	struct sdvo_device_mapping sdvo_mappings[2];
415 416
};

417
struct i915_frontbuffer_tracking {
418
	spinlock_t lock;
419 420 421 422 423 424 425 426 427

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

428
struct i915_virtual_gpu {
429
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
430
	bool active;
431
	u32 caps;
432 433
};

434 435
struct i915_selftest_stash {
	atomic_t counter;
436
	struct ida mock_region_instances;
437 438
};

439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461
/* intel_audio.c private */
struct intel_audio_private {
	/* Display internal audio functions */
	const struct intel_audio_funcs *funcs;

	/* hda/i915 audio component */
	struct i915_audio_component *component;
	bool component_registered;
	/* mutex for audio/video sync */
	struct mutex mutex;
	int power_refcount;
	u32 freq_cntrl;

	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *encoder_map[I915_MAX_PIPES];

	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int irq;
	} lpe;
};

462
struct drm_i915_private {
463 464
	struct drm_device drm;

465 466 467
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

468 469 470
	/* i915 device parameters */
	struct i915_params params;

471
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
472
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
473
	struct intel_driver_caps caps;
474

475 476 477
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
478
	 * backed by stolen memory. Note that stolen_usable_size tells us
479 480 481 482
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
483 484 485 486
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
487

488 489 490 491 492 493 494 495 496
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
497
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
498

499
	struct intel_uncore uncore;
500
	struct intel_uncore_mmio_debug mmio_debug;
501

502 503
	struct i915_virtual_gpu vgpu;

504
	struct intel_gvt *gvt;
505

506 507
	struct intel_wopcm wopcm;

508
	struct intel_dmc dmc;
509

510
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
511

512 513 514 515 516
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
517 518
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
519
	 */
520
	u32 gpio_mmio_base;
521

522
	/* MMIO base address for MIPI regs */
523
	u32 mipi_mmio_base;
524

525
	u32 pps_mmio_base;
526

527 528
	wait_queue_head_t gmbus_wait_queue;

529
	struct pci_dev *bridge_dev;
530 531

	struct rb_root uabi_engines;
532 533 534 535 536 537

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

538 539
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
540 541
	/* Sideband mailbox protection */
	struct mutex sb_lock;
542
	struct pm_qos_request sb_qos;
543 544

	/** Cached value of IMR to avoid reads in updating the bitfield */
545 546 547 548
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
549
	u32 pipestat_irq_mask[I915_MAX_PIPES];
550

551
	struct i915_hotplug hotplug;
552
	struct intel_fbc *fbc[I915_MAX_FBCS];
553
	struct i915_drrs drrs;
554
	struct intel_opregion opregion;
555
	struct intel_vbt_data vbt;
556

557 558
	bool preserve_bios_swizzle;

559 560 561
	/* overlay */
	struct intel_overlay *overlay;

562
	/* backlight registers and fields in struct intel_panel */
563
	struct mutex backlight_lock;
564

V
Ville Syrjälä 已提交
565 566 567
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

568
	unsigned int fsb_freq, mem_freq, is_ddr3;
569
	unsigned int skl_preferred_vco_freq;
570
	unsigned int max_cdclk_freq;
571

M
Mika Kahola 已提交
572
	unsigned int max_dotclk_freq;
573
	unsigned int hpll_freq;
574
	unsigned int fdi_pll_freq;
575
	unsigned int czclk_freq;
576

577
	struct {
578 579
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
580

581 582
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
583 584

		struct intel_global_obj obj;
585
	} cdclk;
586

587 588 589 590 591 592 593
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

594 595 596 597 598 599 600
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
601 602
	struct workqueue_struct *wq;

603 604
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
605 606
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
607

608
	/* pm private clock gating functions */
609
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
610

611
	/* pm display functions */
612
	const struct drm_i915_wm_disp_funcs *wm_disp;
613

614
	/* irq display functions */
615
	const struct intel_hotplug_funcs *hotplug_funcs;
616

617
	/* fdi display functions */
618
	const struct intel_fdi_funcs *fdi_funcs;
619

620
	/* display pll funcs */
621
	const struct intel_dpll_funcs *dpll_funcs;
622

623
	/* Display functions */
624
	const struct drm_i915_display_funcs *display;
625

626
	/* Display internal color functions */
627
	const struct intel_color_funcs *color_funcs;
628

629
	/* Display CDCLK functions */
630
	const struct intel_cdclk_funcs *cdclk_funcs;
631

632 633
	/* PCH chipset type */
	enum intel_pch pch_type;
634
	unsigned short pch_id;
635 636 637

	unsigned long quirks;

638
	struct drm_atomic_state *modeset_restore_state;
639
	struct drm_modeset_acquire_ctx reset_ctx;
640

641
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
642

643
	struct i915_gem_mm mm;
644 645 646

	/* Kernel Modesetting */

647 648 649 650 651
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
652
	 */
653 654 655 656 657 658
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
659 660 661 662 663

		struct {
			int nssc;
			int ssc;
		} ref_clks;
664
	} dpll;
665

666 667
	struct list_head global_obj_list;

668
	/*
669 670
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
671
	 */
672
	u8 active_pipes;
673

674 675
	struct i915_frontbuffer_tracking fb_tracking;

676 677 678 679 680
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

681
	bool mchbar_need_disable;
682

683 684
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
685 686 687 688 689 690 691 692
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

693 694 695 696 697
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
698

699
	struct i915_power_domains power_domains;
700

701
	struct i915_gpu_error gpu_error;
702

703 704
	struct drm_i915_gem_object *vlv_pctx;

705 706
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
707
	struct work_struct fbdev_suspend_work;
708 709

	struct drm_property *broadcast_rgb_property;
710
	struct drm_property *force_audio_property;
711

712
	u32 fdi_rx_config;
713

714
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
715
	u32 chv_phy_control;
716 717 718 719 720 721
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
722
	u32 bxt_phy_grc;
723

724
	u32 suspend_count;
725
	bool power_domains_suspended;
726
	struct i915_suspend_saved_registers regfile;
727
	struct vlv_s0ix_state *vlv_s0ix_state;
728

729
	enum {
730 731 732 733 734
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
735

736 737
	u32 sagv_block_time_us;

738 739 740 741 742 743 744
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
745
		u16 pri_latency[5];
746
		/* sprite */
747
		u16 spr_latency[5];
748
		/* cursor */
749
		u16 cur_latency[5];
750 751 752 753 754
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
755
		u16 skl_latency[8];
756 757

		/* current hardware state */
758 759
		union {
			struct ilk_wm_values hw;
760
			struct vlv_wm_values vlv;
761
			struct g4x_wm_values g4x;
762
		};
763

764
		u8 max_level;
765 766 767 768

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
769
		 * crtc_state->wm.need_postvbl_update.
770 771
		 */
		struct mutex wm_mutex;
772 773
	} wm;

774
	struct dram_info {
775
		bool wm_lv_0_adjust_needed;
776
		u8 num_channels;
777
		bool symmetric_memory;
V
Ville Syrjälä 已提交
778 779 780 781 782
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
783 784 785
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
786
		} type;
787
		u8 num_qgv_points;
788
		u8 num_psf_gv_points;
789 790
	} dram_info;

791
	struct intel_bw_info {
792 793
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
794 795
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
796
		u8 num_qgv_points;
797
		u8 num_psf_gv_points;
798
		u8 num_planes;
799 800
	} max_bw[6];

801
	struct intel_global_obj bw_obj;
802

803
	struct intel_runtime_pm runtime_pm;
804

805
	struct i915_perf perf;
806

807
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
808
	struct intel_gt gt0;
809 810

	struct {
811 812 813 814
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
815 816 817 818 819 820 821 822 823 824

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
825
	} gem;
826

827 828
	u8 framestart_delay;

829 830 831
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

832 833
	u8 pch_ssc_use;

834 835
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
836

837 838
	bool irq_enabled;

839 840 841
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
842 843
	bool ipc_enabled;

844
	struct intel_audio_private audio;
845

846 847
	struct i915_pmu pmu;

848 849 850 851 852 853
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

854 855 856
	/* The TTM device structure. */
	struct ttm_device bdev;

857 858
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

859 860 861 862
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
863
};
L
Linus Torvalds 已提交
864

865 866
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
867
	return container_of(dev, struct drm_i915_private, drm);
868 869
}

870
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
871
{
872 873 874 875 876 877
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
878 879
}

880 881
static inline struct intel_gt *to_gt(struct drm_i915_private *i915)
{
882
	return &i915->gt0;
883 884
}

885
/* Simple iterator over all initialised engines */
886 887 888 889 890
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
891 892

/* Iterator over subset of engines selected by mask */
893
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
894
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
895
	     (tmp__) ? \
896
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
897
	     0;)
898

899 900 901 902 903 904 905 906
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

907 908 909 910 911
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

912
#define I915_GTT_OFFSET_NONE ((u32)-1)
913

914 915
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
916
 * considered to be the frontbuffer for the given plane interface-wise. This
917 918 919 920 921
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
922
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
923 924 925 926 927
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
928
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
929
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
930
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
931 932
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
933

934
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
935
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
936
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
937

938
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
939

940
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
941

942 943 944
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics.ver)
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics.ver, \
					       INTEL_INFO(i915)->graphics.rel)
945 946 947
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

948 949 950
#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media.ver)
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media.arch, \
					       INTEL_INFO(i915)->media.rel)
951 952 953
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

954
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
955
#define IS_DISPLAY_VER(i915, from, until) \
956 957
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

958
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
959

960 961
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

962
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
963
#define INTEL_GRAPHICS_STEP(__i915) (RUNTIME_INFO(__i915)->step.graphics_step)
964
#define INTEL_MEDIA_STEP(__i915) (RUNTIME_INFO(__i915)->step.media_step)
965 966 967

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
968
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
969

970 971 972
#define IS_GRAPHICS_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GRAPHICS_STEP(__i915) == STEP_NONE), \
	 INTEL_GRAPHICS_STEP(__i915) >= (since) && INTEL_GRAPHICS_STEP(__i915) < (until))
973

974 975 976
#define IS_MEDIA_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_MEDIA_STEP(__i915) == STEP_NONE), \
	 INTEL_MEDIA_STEP(__i915) >= (since) && INTEL_MEDIA_STEP(__i915) < (until))
977

978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1007
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1039

1040
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1041
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1042

T
Tvrtko Ursulin 已提交
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1055
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1056 1057
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1058 1059 1060
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1061
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1062
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1063
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1064
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1065 1066 1067 1068 1069 1070 1071 1072 1073
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1074
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1075
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1076 1077
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1078
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1079
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1080
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1081
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1082
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1083
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
1084 1085 1086 1087 1088
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
1089 1090
#define IS_ADLS_RPLS(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL_S)
1091 1092
#define IS_ADLP_N(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_P, INTEL_SUBPLATFORM_N)
1093 1094
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1095 1096 1097 1098
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1099
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1100
				 INTEL_INFO(dev_priv)->gt == 3)
1101 1102
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1103
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1104
				 INTEL_INFO(dev_priv)->gt == 3)
1105
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1106
				 INTEL_INFO(dev_priv)->gt == 1)
1107
/* ULX machines are also considered ULT. */
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1118
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1119
				 INTEL_INFO(dev_priv)->gt == 2)
1120
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1121
				 INTEL_INFO(dev_priv)->gt == 3)
1122
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1123
				 INTEL_INFO(dev_priv)->gt == 4)
1124
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1125
				 INTEL_INFO(dev_priv)->gt == 2)
1126
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1127
				 INTEL_INFO(dev_priv)->gt == 3)
1128 1129
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1130 1131
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1132
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1133
				 INTEL_INFO(dev_priv)->gt == 2)
1134
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1135
				 INTEL_INFO(dev_priv)->gt == 3)
1136 1137 1138 1139 1140 1141 1142 1143

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1144 1145
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1146

1147 1148 1149 1150 1151 1152
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1153
#define IS_SKL_GRAPHICS_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GRAPHICS_STEP(p, since, until))
1154

1155 1156
#define IS_KBL_GRAPHICS_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GRAPHICS_STEP(dev_priv, since, until))
1157 1158
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1159

1160 1161
#define IS_JSL_EHL_GRAPHICS_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GRAPHICS_STEP(p, since, until))
1162 1163
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1164

1165
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1166 1167
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1168

1169
#define IS_TGL_UY_GRAPHICS_STEP(__i915, since, until) \
1170
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
1171
	 IS_GRAPHICS_STEP(__i915, since, until))
1172

1173
#define IS_TGL_GRAPHICS_STEP(__i915, since, until) \
1174
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
1175
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1176

1177 1178
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1179

1180 1181
#define IS_DG1_GRAPHICS_STEP(p, since, until) \
	(IS_DG1(p) && IS_GRAPHICS_STEP(p, since, until))
1182 1183
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1184

1185
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1186 1187
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1188

1189
#define IS_ADLS_GRAPHICS_STEP(__i915, since, until) \
1190
	(IS_ALDERLAKE_S(__i915) && \
1191
	 IS_GRAPHICS_STEP(__i915, since, until))
1192

1193 1194 1195 1196
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1197
#define IS_ADLP_GRAPHICS_STEP(__i915, since, until) \
1198
	(IS_ALDERLAKE_P(__i915) && \
1199
	 IS_GRAPHICS_STEP(__i915, since, until))
1200

1201 1202
#define IS_XEHPSDV_GRAPHICS_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GRAPHICS_STEP(__i915, since, until))
1203

M
Matt Roper 已提交
1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217
/*
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked
 * to create two variants (G10 and G11) which have distinct workaround sets.
 * The G11 fork of the DG2 design resets the GT stepping back to "A0" for its
 * first iteration, even though it's more similar to a G10 B0 stepping in terms
 * of functionality and workarounds.  However the display stepping does not
 * reset in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10 or G11 DG2.
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
 * relation to a specific subplatform (G10 or G11), whereas display workarounds
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
1218
#define IS_DG2_GRAPHICS_STEP(__i915, variant, since, until) \
M
Matt Roper 已提交
1219
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
1220
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Matt Roper 已提交
1221

1222
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
1223 1224 1225
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1226 1227 1228
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1229

1230
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1231
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1232

1233
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1234 1235
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1236
	((gt)->info.engine_mask &						\
1237
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1238
})
1239 1240 1241 1242
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1243

1244 1245 1246 1247
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1248
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1249

1250 1251
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1252
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1253
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1254
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1255

1256
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1257

1258
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1259
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1260
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1261
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1262 1263 1264

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1265
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1266 1267 1268 1269 1270
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1271 1272
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1273
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1274
})
1275

1276
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1277
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1278
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1279

1280
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1281
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1282

1283
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1284
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1285

1286
/* WaRsDisableCoarsePowerGating:skl,cnl */
1287
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1288
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1289

1290 1291
#define HAS_GMBUS_IRQ(dev_priv) (DISPLAY_VER(dev_priv) >= 4)
#define HAS_GMBUS_BURST_READ(dev_priv) (DISPLAY_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1292 1293
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1294

1295 1296 1297
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1298 1299
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1300 1301
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1302

1303
#define HAS_FW_BLC(dev_priv)	(DISPLAY_VER(dev_priv) > 2)
1304
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.fbc_mask != 0)
1305
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) >= 7)
1306

1307
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1308

1309
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
J
Jani Nikula 已提交
1310
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv))
1311

1312
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1313
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1314
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1315
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1316 1317
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1318
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (DISPLAY_VER(dev_priv) >= 12)
1319
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->display.cpu_transcoder_mask & BIT(trans)) != 0)
1320

1321 1322
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1323
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1324

1325 1326
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1327
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1328

1329
#define HAS_MSO(i915)		(DISPLAY_VER(i915) >= 12)
1330

1331 1332
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1333

1334 1335 1336
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

S
Stuart Summers 已提交
1337 1338 1339 1340 1341 1342 1343 1344
/*
 * Set this flag, when platform requires 64K GTT page sizes or larger for
 * device local memory access. Also this flag implies that we require or
 * at least support the compact PT layout for the ppGTT when using the 64K
 * GTT pages.
 */
#define HAS_64K_PAGES(dev_priv) (INTEL_INFO(dev_priv)->has_64k_pages)

1345
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1346

1347
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1348
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1349

1350
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1351

1352
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1353

1354 1355
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1356 1357
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
M
Michał Winiarski 已提交
1358
			    VDBOX_MASK(to_gt(dev_priv)))
1359

R
Rodrigo Vivi 已提交
1360
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1361

1362
#define HAS_LSPCON(dev_priv) (IS_DISPLAY_VER(dev_priv, 9, 10))
1363

1364
/* DPF == dynamic parity feature */
1365
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1366 1367
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1368

1369
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1370
#define GEN9_FREQ_SCALER 3
1371

1372
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->display.pipe_mask))
1373

1374
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.pipe_mask != 0)
1375

1376
#define HAS_VRR(i915)	(DISPLAY_VER(i915) >= 11)
1377

1378 1379
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1380
/* Only valid when HAS_DISPLAY() is true */
1381
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1382
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1383

1384 1385 1386 1387 1388
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1389 1390 1391
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1392
static inline bool intel_vtd_active(struct drm_i915_private *i915)
1393
{
1394
	if (device_iommu_mapped(i915->drm.dev))
1395
		return true;
1396 1397

	/* Running as a guest, we assume the host is enforcing VT'd */
1398
	return run_as_guest();
1399 1400
}

1401 1402 1403
void
i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p);

1404 1405
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1406
	return DISPLAY_VER(dev_priv) >= 6 && intel_vtd_active(dev_priv);
1407 1408
}

1409
static inline bool
1410
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1411
{
1412
	return IS_BROXTON(i915) && intel_vtd_active(i915);
1413 1414 1415 1416
}

static inline bool
intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
1417
{
1418
	return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1419 1420
}

1421
/* i915_gem.c */
1422
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1423
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1424

1425 1426
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1427 1428
	/*
	 * A single pass should suffice to release all the freed objects (along
1429 1430 1431 1432 1433
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1434
	while (atomic_read(&i915->mm.free_count)) {
1435
		flush_delayed_work(&i915->mm.free_work);
1436
		flush_delayed_work(&i915->bdev.wq);
1437
		rcu_barrier();
1438
	}
1439 1440
}

1441 1442 1443 1444 1445 1446 1447 1448 1449 1450
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1451
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1452 1453
	 *
	 */
1454
	int pass = 3;
1455
	do {
1456
		flush_workqueue(i915->wq);
1457
		rcu_barrier();
1458
		i915_gem_drain_freed_objects(i915);
1459
	} while (--pass);
1460
	drain_workqueue(i915->wq);
1461 1462
}

C
Chris Wilson 已提交
1463
struct i915_vma * __must_check
1464 1465 1466 1467 1468
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

1469
struct i915_vma * __must_check
1470 1471
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1472
			 u64 size, u64 alignment, u64 flags);
1473

1474 1475 1476
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1477
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1478
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1479
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1480

1481 1482
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1483
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1484

1485
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1486 1487
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1488
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1489
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1490

1491
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1492 1493

/* i915_gem_tiling.c */
1494
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1495
{
1496
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1497

1498
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1499
		i915_gem_object_is_tiled(obj);
1500 1501
}

1502 1503 1504 1505
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1506
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1507 1508
}

1509
static inline enum i915_map_type
1510 1511
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1512
{
1513 1514 1515 1516 1517 1518
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1519 1520
}

L
Linus Torvalds 已提交
1521
#endif