i915_drv.h 47.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35 36
#include <asm/hypervisor.h>

37
#include <linux/intel-iommu.h>
38
#include <linux/pm_qos.h>
39

J
Jani Nikula 已提交
40
#include <drm/drm_connector.h>
41
#include <drm/ttm/ttm_device.h>
42

43
#include "display/intel_bios.h"
44
#include "display/intel_cdclk.h"
45 46
#include "display/intel_display.h"
#include "display/intel_display_power.h"
47
#include "display/intel_dmc.h"
48
#include "display/intel_dpll_mgr.h"
49
#include "display/intel_dsb.h"
50
#include "display/intel_fbc.h"
51
#include "display/intel_frontbuffer.h"
52
#include "display/intel_global_state.h"
53
#include "display/intel_gmbus.h"
54 55
#include "display/intel_opregion.h"

56
#include "gem/i915_gem_context_types.h"
57
#include "gem/i915_gem_lmem.h"
58
#include "gem/i915_gem_shrinker.h"
59 60
#include "gem/i915_gem_stolen.h"

61
#include "gt/intel_engine.h"
62
#include "gt/intel_gt_types.h"
63
#include "gt/intel_region_lmem.h"
64
#include "gt/intel_workarounds.h"
65
#include "gt/uc/intel_uc.h"
66

67 68 69 70 71 72
#include "i915_gem.h"
#include "i915_gpu_error.h"
#include "i915_params.h"
#include "i915_perf_types.h"
#include "i915_scheduler.h"
#include "i915_utils.h"
73
#include "intel_device_info.h"
74
#include "intel_memory_region.h"
75
#include "intel_pch.h"
J
Jani Nikula 已提交
76
#include "intel_pm_types.h"
77
#include "intel_runtime_pm.h"
78
#include "intel_step.h"
79
#include "intel_uncore.h"
80
#include "intel_wopcm.h"
81

82
struct dpll;
83
struct drm_i915_clock_gating_funcs;
84 85 86 87 88 89 90 91
struct drm_i915_gem_object;
struct drm_i915_private;
struct intel_atomic_state;
struct intel_audio_funcs;
struct intel_cdclk_config;
struct intel_cdclk_funcs;
struct intel_cdclk_state;
struct intel_cdclk_vals;
92
struct intel_color_funcs;
93 94 95
struct intel_connector;
struct intel_crtc;
struct intel_dp;
96
struct intel_dpll_funcs;
97 98
struct intel_encoder;
struct intel_fbdev;
99
struct intel_fdi_funcs;
100
struct intel_gmbus;
101
struct intel_hotplug_funcs;
102 103 104 105 106
struct intel_initial_plane_config;
struct intel_limit;
struct intel_overlay;
struct intel_overlay_error_state;
struct vlv_s0ix_state;
107

108 109
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
110

111
struct i915_hotplug {
112
	struct delayed_work hotplug_work;
113

114 115
	const u32 *hpd, *pch_hpd;

116 117 118 119 120 121 122 123 124 125
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
126
	u32 retry_bits;
127 128 129 130 131 132
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

133 134 135
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
136
	unsigned int hpd_storm_threshold;
137 138
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
139

140 141 142 143 144 145 146 147 148 149
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

150 151 152 153 154 155
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
156

157
struct sdvo_device_mapping {
C
Chris Wilson 已提交
158
	u8 initialized;
159 160 161
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
162
	u8 i2c_pin;
163
	u8 ddc_pin;
164 165
};

166 167 168 169
/* functions used for watermark calcs for display. */
struct drm_i915_wm_disp_funcs {
	/* update_wm is for legacy wm management */
	void (*update_wm)(struct drm_i915_private *dev_priv);
170 171 172 173
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
174
	void (*initial_watermarks)(struct intel_atomic_state *state,
175
				   struct intel_crtc *crtc);
176
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
177
					 struct intel_crtc *crtc);
178
	void (*optimize_watermarks)(struct intel_atomic_state *state,
179
				    struct intel_crtc *crtc);
180
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
181 182
};

183
struct drm_i915_display_funcs {
184 185 186
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
187
				struct intel_crtc_state *);
188 189
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
190 191 192 193
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
194
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
195 196
};

197 198
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

199
/*
200 201 202 203 204 205 206 207 208 209 210 211 212 213
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
214 215
};

216 217 218 219 220 221 222 223 224
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

225
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
226
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
227
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
228
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
229
#define QUIRK_INCREASE_T12_DELAY (1<<6)
230
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
231
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
232

233
struct i915_suspend_saved_registers {
234
	u32 saveDSPARB;
J
Jesse Barnes 已提交
235 236
	u32 saveSWF0[16];
	u32 saveSWF1[16];
237
	u32 saveSWF3[3];
238
	u16 saveGCDGMBUS;
239
};
240

241
#define MAX_L3_SLICES 2
242
struct intel_l3_parity {
243
	u32 *remap_info[MAX_L3_SLICES];
244
	struct work_struct error_work;
245
	int which_slice;
246 247
};

248
struct i915_gem_mm {
249 250 251 252 253 254 255
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
256 257
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
258 259 260 261
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

262 263 264
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

265
	/**
266
	 * List of objects which are purgeable.
267
	 */
268 269
	struct list_head purge_list;

270
	/**
271
	 * List of objects which have allocated pages and are shrinkable.
272
	 */
273
	struct list_head shrink_list;
274

275 276 277 278
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
279
	struct delayed_work free_work;
280 281 282 283 284
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
285

M
Matthew Auld 已提交
286 287 288 289 290
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

291 292
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

293
	struct notifier_block oom_notifier;
294
	struct notifier_block vmap_notifier;
295
	struct shrinker shrinker;
296

297
#ifdef CONFIG_MMU_NOTIFIER
298
	/**
299 300
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
301
	 */
302
	rwlock_t notifier_lock;
303
#endif
304

305 306 307
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
308 309
};

310 311
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

312 313 314 315 316 317 318 319 320
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

321 322 323
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

324 325
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

326 327 328
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

329
struct intel_vbt_data {
330 331 332
	/* bdb version */
	u16 version;

333 334 335 336 337 338 339 340
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
341
	unsigned int int_lvds_support:1;
342 343
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
344
	unsigned int panel_type:4;
345 346
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
347
	enum drm_panel_orientation orientation;
348

349 350 351
	bool override_afc_startup;
	u8 override_afc_startup_val;

352 353
	enum drrs_support_type drrs_type;

354 355 356 357 358 359 360
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
		int bpp;
		struct edp_power_seq pps;
361 362 363
		u8 drrs_msa_timing_delay;
		bool low_vswing;
		bool initialized;
364
		bool hobl;
365
	} edp;
366

R
Rodrigo Vivi 已提交
367
	struct {
368
		bool enable;
R
Rodrigo Vivi 已提交
369 370 371
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
372 373
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
374
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
375 376
	} psr;

377 378
	struct {
		u16 pwm_freq_hz;
379
		u16 brightness_precision_bits;
380
		bool present;
381
		bool active_low_pwm;
382
		u8 min_brightness;	/* min_brightness/255 of max */
383
		u8 controller;		/* brightness controller number */
384
		enum intel_backlight_type type;
385 386
	} backlight;

387 388 389
	/* MIPI DSI */
	struct {
		u16 panel_id;
390 391
		struct mipi_config *config;
		struct mipi_pps_data *pps;
392 393
		u16 bl_ports;
		u16 cabc_ports;
394 395 396
		u8 seq_version;
		u32 size;
		u8 *data;
397
		const u8 *sequence[MIPI_SEQ_MAX];
398
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
399
		enum drm_panel_orientation orientation;
400 401
	} dsi;

402 403
	int crt_ddc_pin;

404
	struct list_head display_devices;
405

406
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
407
	struct sdvo_device_mapping sdvo_mappings[2];
408 409
};

410
struct i915_frontbuffer_tracking {
411
	spinlock_t lock;
412 413 414 415 416 417 418 419 420

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

421
struct i915_virtual_gpu {
422
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
423
	bool active;
424
	u32 caps;
425 426
};

427 428
struct i915_selftest_stash {
	atomic_t counter;
429
	struct ida mock_region_instances;
430 431
};

432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
/* intel_audio.c private */
struct intel_audio_private {
	/* Display internal audio functions */
	const struct intel_audio_funcs *funcs;

	/* hda/i915 audio component */
	struct i915_audio_component *component;
	bool component_registered;
	/* mutex for audio/video sync */
	struct mutex mutex;
	int power_refcount;
	u32 freq_cntrl;

	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *encoder_map[I915_MAX_PIPES];

	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int irq;
	} lpe;
};

455
struct drm_i915_private {
456 457
	struct drm_device drm;

458 459 460
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

461 462 463
	/* i915 device parameters */
	struct i915_params params;

464
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
465
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
466
	struct intel_driver_caps caps;
467

468 469 470
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
471
	 * backed by stolen memory. Note that stolen_usable_size tells us
472 473 474 475
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
476 477 478 479
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
480

481 482 483 484 485 486 487 488 489
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
490
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
491

492
	struct intel_uncore uncore;
493
	struct intel_uncore_mmio_debug mmio_debug;
494

495 496
	struct i915_virtual_gpu vgpu;

497
	struct intel_gvt *gvt;
498

499 500
	struct intel_wopcm wopcm;

501
	struct intel_dmc dmc;
502

503
	struct intel_gmbus *gmbus[GMBUS_NUM_PINS];
504

505 506 507 508 509
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
510 511
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
512
	 */
513
	u32 gpio_mmio_base;
514

515
	/* MMIO base address for MIPI regs */
516
	u32 mipi_mmio_base;
517

518
	u32 pps_mmio_base;
519

520 521
	wait_queue_head_t gmbus_wait_queue;

522
	struct pci_dev *bridge_dev;
523 524

	struct rb_root uabi_engines;
525 526 527 528 529 530

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

531 532
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
533 534
	/* Sideband mailbox protection */
	struct mutex sb_lock;
535
	struct pm_qos_request sb_qos;
536 537

	/** Cached value of IMR to avoid reads in updating the bitfield */
538 539 540 541
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
542
	u32 pipestat_irq_mask[I915_MAX_PIPES];
543

544
	struct i915_hotplug hotplug;
545
	struct intel_fbc *fbc[I915_MAX_FBCS];
546
	struct i915_drrs drrs;
547
	struct intel_opregion opregion;
548
	struct intel_vbt_data vbt;
549

550 551
	bool preserve_bios_swizzle;

552 553 554
	/* overlay */
	struct intel_overlay *overlay;

555
	/* backlight registers and fields in struct intel_panel */
556
	struct mutex backlight_lock;
557

V
Ville Syrjälä 已提交
558 559 560
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

561
	unsigned int fsb_freq, mem_freq, is_ddr3;
562
	unsigned int skl_preferred_vco_freq;
563
	unsigned int max_cdclk_freq;
564

M
Mika Kahola 已提交
565
	unsigned int max_dotclk_freq;
566
	unsigned int hpll_freq;
567
	unsigned int fdi_pll_freq;
568
	unsigned int czclk_freq;
569

570
	struct {
571 572
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
573

574 575
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
576 577

		struct intel_global_obj obj;
578
	} cdclk;
579

580 581 582 583 584 585 586
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

587 588 589 590 591 592 593
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
594 595
	struct workqueue_struct *wq;

596 597
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
598 599
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
600

601
	/* pm private clock gating functions */
602
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
603

604
	/* pm display functions */
605
	const struct drm_i915_wm_disp_funcs *wm_disp;
606

607
	/* irq display functions */
608
	const struct intel_hotplug_funcs *hotplug_funcs;
609

610
	/* fdi display functions */
611
	const struct intel_fdi_funcs *fdi_funcs;
612

613
	/* display pll funcs */
614
	const struct intel_dpll_funcs *dpll_funcs;
615

616
	/* Display functions */
617
	const struct drm_i915_display_funcs *display;
618

619
	/* Display internal color functions */
620
	const struct intel_color_funcs *color_funcs;
621

622
	/* Display CDCLK functions */
623
	const struct intel_cdclk_funcs *cdclk_funcs;
624

625 626
	/* PCH chipset type */
	enum intel_pch pch_type;
627
	unsigned short pch_id;
628 629 630

	unsigned long quirks;

631
	struct drm_atomic_state *modeset_restore_state;
632
	struct drm_modeset_acquire_ctx reset_ctx;
633

634
	struct i915_gem_mm mm;
635 636 637

	/* Kernel Modesetting */

638 639 640 641 642
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
643
	 */
644 645 646 647 648 649
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
650 651 652 653 654

		struct {
			int nssc;
			int ssc;
		} ref_clks;
655
	} dpll;
656

657 658
	struct list_head global_obj_list;

659
	/*
660 661
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
662
	 */
663
	u8 active_pipes;
664

665 666
	struct i915_frontbuffer_tracking fb_tracking;

667 668 669 670 671
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

672
	bool mchbar_need_disable;
673

674 675
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
676 677 678 679 680 681 682 683
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

684 685 686 687 688
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
689

690
	struct i915_power_domains power_domains;
691

692
	struct i915_gpu_error gpu_error;
693

694 695
	struct drm_i915_gem_object *vlv_pctx;

696 697
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
698
	struct work_struct fbdev_suspend_work;
699 700

	struct drm_property *broadcast_rgb_property;
701
	struct drm_property *force_audio_property;
702

703
	u32 fdi_rx_config;
704

705
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
706
	u32 chv_phy_control;
707 708 709 710 711 712
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
713
	u32 bxt_phy_grc;
714

715
	u32 suspend_count;
716
	bool power_domains_suspended;
717
	struct i915_suspend_saved_registers regfile;
718
	struct vlv_s0ix_state *vlv_s0ix_state;
719

720
	enum {
721 722 723 724 725
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
726

727 728
	u32 sagv_block_time_us;

729 730 731 732 733 734 735
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
736
		u16 pri_latency[5];
737
		/* sprite */
738
		u16 spr_latency[5];
739
		/* cursor */
740
		u16 cur_latency[5];
741 742 743 744 745
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
746
		u16 skl_latency[8];
747 748

		/* current hardware state */
749 750
		union {
			struct ilk_wm_values hw;
751
			struct vlv_wm_values vlv;
752
			struct g4x_wm_values g4x;
753
		};
754

755
		u8 max_level;
756 757 758 759

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
760
		 * crtc_state->wm.need_postvbl_update.
761 762
		 */
		struct mutex wm_mutex;
763 764
	} wm;

765
	struct dram_info {
766
		bool wm_lv_0_adjust_needed;
767
		u8 num_channels;
768
		bool symmetric_memory;
V
Ville Syrjälä 已提交
769 770 771 772 773
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
774 775 776
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
777
		} type;
778
		u8 num_qgv_points;
779
		u8 num_psf_gv_points;
780 781
	} dram_info;

782
	struct intel_bw_info {
783 784
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
785 786
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
787
		u8 num_qgv_points;
788
		u8 num_psf_gv_points;
789
		u8 num_planes;
790 791
	} max_bw[6];

792
	struct intel_global_obj bw_obj;
793

794
	struct intel_runtime_pm runtime_pm;
795

796
	struct i915_perf perf;
797

798
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
799
	struct intel_gt gt0;
800 801

	struct {
802 803 804 805
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
806 807 808 809 810 811 812 813 814 815

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
816
	} gem;
817

818 819 820
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

821 822
	u8 pch_ssc_use;

823 824
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
825

826 827
	bool irq_enabled;

828 829 830 831 832 833 834 835 836 837
	union {
		/* perform PHY state sanity checks? */
		bool chv_phy_assert[2];

		/*
		 * DG2: Mask of PHYs that were not calibrated by the firmware
		 * and should not be used.
		 */
		u8 snps_phy_failed_calibration;
	};
838

M
Mahesh Kumar 已提交
839 840
	bool ipc_enabled;

841
	struct intel_audio_private audio;
842

843 844
	struct i915_pmu pmu;

845 846 847 848 849 850
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

851 852 853
	/* The TTM device structure. */
	struct ttm_device bdev;

854 855
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

856 857 858 859
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
860
};
L
Linus Torvalds 已提交
861

862 863
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
864
	return container_of(dev, struct drm_i915_private, drm);
865 866
}

867
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
868
{
869 870 871 872 873 874
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
875 876
}

877 878
static inline struct intel_gt *to_gt(struct drm_i915_private *i915)
{
879
	return &i915->gt0;
880 881
}

882
/* Simple iterator over all initialised engines */
883 884 885 886 887
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
888 889

/* Iterator over subset of engines selected by mask */
890
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
891
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
892
	     (tmp__) ? \
893
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
894
	     0;)
895

896 897 898 899 900 901 902 903
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

904 905 906 907 908
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

909
#define I915_GTT_OFFSET_NONE ((u32)-1)
910

911 912
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
913
 * considered to be the frontbuffer for the given plane interface-wise. This
914 915 916 917 918
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
919
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
920 921 922 923 924
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
925
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
926
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
927
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
928 929
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
930

931
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
932
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
933
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
934

935
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
936

937
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
938

939 940 941
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics.ver)
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics.ver, \
					       INTEL_INFO(i915)->graphics.rel)
942 943 944
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

945 946 947
#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media.ver)
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media.arch, \
					       INTEL_INFO(i915)->media.rel)
948 949 950
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

951
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
952
#define IS_DISPLAY_VER(i915, from, until) \
953 954
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

955
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
956

957 958
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

959
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
960
#define INTEL_GRAPHICS_STEP(__i915) (RUNTIME_INFO(__i915)->step.graphics_step)
961
#define INTEL_MEDIA_STEP(__i915) (RUNTIME_INFO(__i915)->step.media_step)
962 963 964

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
965
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
966

967 968 969
#define IS_GRAPHICS_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GRAPHICS_STEP(__i915) == STEP_NONE), \
	 INTEL_GRAPHICS_STEP(__i915) >= (since) && INTEL_GRAPHICS_STEP(__i915) < (until))
970

971 972 973
#define IS_MEDIA_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_MEDIA_STEP(__i915) == STEP_NONE), \
	 INTEL_MEDIA_STEP(__i915) >= (since) && INTEL_MEDIA_STEP(__i915) < (until))
974

975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1004
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1036

1037
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1038
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1039

T
Tvrtko Ursulin 已提交
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1052
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1053 1054
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1055 1056 1057
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1058
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1059
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1060
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1061
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1062 1063 1064 1065 1066 1067 1068 1069 1070
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1071
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1072
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1073 1074
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1075
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1076
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1077
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1078
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1079
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1080
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
1081 1082 1083 1084 1085
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
1086 1087
#define IS_DG2_G12(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G12)
1088 1089
#define IS_ADLS_RPLS(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL_S)
1090 1091
#define IS_ADLP_N(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_P, INTEL_SUBPLATFORM_N)
1092 1093
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1094 1095 1096 1097
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1098
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1099
				 INTEL_INFO(dev_priv)->gt == 3)
1100 1101
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1102
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1103
				 INTEL_INFO(dev_priv)->gt == 3)
1104
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1105
				 INTEL_INFO(dev_priv)->gt == 1)
1106
/* ULX machines are also considered ULT. */
1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1117
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1118
				 INTEL_INFO(dev_priv)->gt == 2)
1119
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1120
				 INTEL_INFO(dev_priv)->gt == 3)
1121
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1122
				 INTEL_INFO(dev_priv)->gt == 4)
1123
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1124
				 INTEL_INFO(dev_priv)->gt == 2)
1125
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1126
				 INTEL_INFO(dev_priv)->gt == 3)
1127 1128
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1129 1130
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1131
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1132
				 INTEL_INFO(dev_priv)->gt == 2)
1133
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1134
				 INTEL_INFO(dev_priv)->gt == 3)
1135 1136 1137 1138 1139 1140 1141 1142

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1143 1144
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1145

1146 1147 1148 1149 1150 1151
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1152
#define IS_SKL_GRAPHICS_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GRAPHICS_STEP(p, since, until))
1153

1154 1155
#define IS_KBL_GRAPHICS_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GRAPHICS_STEP(dev_priv, since, until))
1156 1157
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1158

1159 1160
#define IS_JSL_EHL_GRAPHICS_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GRAPHICS_STEP(p, since, until))
1161 1162
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1163

1164
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1165 1166
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1167

1168
#define IS_TGL_UY_GRAPHICS_STEP(__i915, since, until) \
1169
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
1170
	 IS_GRAPHICS_STEP(__i915, since, until))
1171

1172
#define IS_TGL_GRAPHICS_STEP(__i915, since, until) \
1173
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
1174
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1175

1176 1177
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1178

1179 1180
#define IS_DG1_GRAPHICS_STEP(p, since, until) \
	(IS_DG1(p) && IS_GRAPHICS_STEP(p, since, until))
1181 1182
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1183

1184
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1185 1186
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1187

1188
#define IS_ADLS_GRAPHICS_STEP(__i915, since, until) \
1189
	(IS_ALDERLAKE_S(__i915) && \
1190
	 IS_GRAPHICS_STEP(__i915, since, until))
1191

1192 1193 1194 1195
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1196
#define IS_ADLP_GRAPHICS_STEP(__i915, since, until) \
1197
	(IS_ALDERLAKE_P(__i915) && \
1198
	 IS_GRAPHICS_STEP(__i915, since, until))
1199

1200 1201
#define IS_XEHPSDV_GRAPHICS_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GRAPHICS_STEP(__i915, since, until))
1202

M
Matt Roper 已提交
1203
/*
1204 1205 1206 1207 1208 1209 1210 1211
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked to
 * create three variants (G10, G11, and G12) which each have distinct
 * workaround sets.  The G11 and G12 forks of the DG2 design reset the GT
 * stepping back to "A0" for their first iterations, even though they're more
 * similar to a G10 B0 stepping and G10 C0 stepping respectively in terms of
 * functionality and workarounds.  However the display stepping does not reset
 * in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10, G11, or G12 DG2.
M
Matt Roper 已提交
1212 1213
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
1214
 * relation to a specific subplatform (G10/G11/G12), whereas display workarounds
M
Matt Roper 已提交
1215 1216 1217
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
1218
#define IS_DG2_GRAPHICS_STEP(__i915, variant, since, until) \
M
Matt Roper 已提交
1219
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
1220
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Matt Roper 已提交
1221

1222
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
1223 1224 1225
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1226 1227 1228
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1229

1230
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1231
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1232

1233
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1234 1235
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1236
	((gt)->info.engine_mask &						\
1237
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1238
})
1239 1240 1241 1242
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1243

1244 1245 1246 1247
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1248
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1249

1250
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
1251
#define HAS_4TILE(dev_priv)	(INTEL_INFO(dev_priv)->has_4tile)
1252
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1253
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1254
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1255
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1256

1257
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1258

1259
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1260
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1261
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1262
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1263 1264 1265

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1266
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1267 1268 1269 1270 1271
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1272 1273
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1274
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1275
})
1276

1277
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1278
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1279
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1280

1281
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1282
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1283

1284
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1285
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1286

1287
/* WaRsDisableCoarsePowerGating:skl,cnl */
1288
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1289
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1290

1291 1292
#define HAS_GMBUS_IRQ(dev_priv) (DISPLAY_VER(dev_priv) >= 4)
#define HAS_GMBUS_BURST_READ(dev_priv) (DISPLAY_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1293 1294
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1295

1296 1297 1298
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1299 1300
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1301 1302
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1303

1304
#define HAS_FW_BLC(dev_priv)	(DISPLAY_VER(dev_priv) > 2)
1305
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.fbc_mask != 0)
1306
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) >= 7)
1307

1308
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1309

1310
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
J
Jani Nikula 已提交
1311
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv))
1312

1313
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1314
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1315
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1316
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1317 1318
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1319
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (DISPLAY_VER(dev_priv) >= 12)
1320
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->display.cpu_transcoder_mask & BIT(trans)) != 0)
1321

1322 1323
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1324
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1325

1326 1327
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1328
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1329

1330
#define HAS_MSO(i915)		(DISPLAY_VER(i915) >= 12)
1331

1332 1333
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1334

1335 1336 1337
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

S
Stuart Summers 已提交
1338 1339 1340 1341 1342 1343 1344 1345
/*
 * Set this flag, when platform requires 64K GTT page sizes or larger for
 * device local memory access. Also this flag implies that we require or
 * at least support the compact PT layout for the ppGTT when using the 64K
 * GTT pages.
 */
#define HAS_64K_PAGES(dev_priv) (INTEL_INFO(dev_priv)->has_64k_pages)

1346
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1347

1348
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1349
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1350

1351
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1352

1353
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1354

1355 1356
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1357 1358
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
M
Michał Winiarski 已提交
1359
			    VDBOX_MASK(to_gt(dev_priv)))
1360

R
Rodrigo Vivi 已提交
1361
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1362

1363
#define HAS_LSPCON(dev_priv) (IS_DISPLAY_VER(dev_priv, 9, 10))
1364

1365
/* DPF == dynamic parity feature */
1366
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1367 1368
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1369

1370
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1371
#define GEN9_FREQ_SCALER 3
1372

1373
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->display.pipe_mask))
1374

1375
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.pipe_mask != 0)
1376

1377
#define HAS_VRR(i915)	(DISPLAY_VER(i915) >= 11)
1378

1379 1380
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1381
/* Only valid when HAS_DISPLAY() is true */
1382
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1383
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1384

1385 1386 1387
#define HAS_GUC_DEPRIVILEGE(dev_priv) \
	(INTEL_INFO(dev_priv)->has_guc_deprivilege)

1388 1389 1390 1391 1392
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1393 1394 1395
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1396
static inline bool intel_vtd_active(struct drm_i915_private *i915)
1397
{
1398
	if (device_iommu_mapped(i915->drm.dev))
1399
		return true;
1400 1401

	/* Running as a guest, we assume the host is enforcing VT'd */
1402
	return run_as_guest();
1403 1404
}

1405 1406 1407
void
i915_print_iommu_status(struct drm_i915_private *i915, struct drm_printer *p);

1408 1409
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1410
	return DISPLAY_VER(dev_priv) >= 6 && intel_vtd_active(dev_priv);
1411 1412
}

1413
static inline bool
1414
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1415
{
1416
	return IS_BROXTON(i915) && intel_vtd_active(i915);
1417 1418 1419 1420
}

static inline bool
intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
1421
{
1422
	return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1423 1424
}

1425
/* i915_gem.c */
1426
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1427
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1428

1429 1430
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1431 1432
	/*
	 * A single pass should suffice to release all the freed objects (along
1433 1434 1435 1436 1437
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1438
	while (atomic_read(&i915->mm.free_count)) {
1439
		flush_delayed_work(&i915->mm.free_work);
1440
		flush_delayed_work(&i915->bdev.wq);
1441
		rcu_barrier();
1442
	}
1443 1444
}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1455
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1456 1457
	 *
	 */
1458
	int pass = 3;
1459
	do {
1460
		flush_workqueue(i915->wq);
1461
		rcu_barrier();
1462
		i915_gem_drain_freed_objects(i915);
1463
	} while (--pass);
1464
	drain_workqueue(i915->wq);
1465 1466
}

C
Chris Wilson 已提交
1467
struct i915_vma * __must_check
1468 1469 1470 1471 1472
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

1473
struct i915_vma * __must_check
1474 1475
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1476
			 u64 size, u64 alignment, u64 flags);
1477

1478 1479 1480
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1481
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1482
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1483
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1484
#define I915_GEM_OBJECT_UNBIND_ASYNC BIT(4)
1485

1486 1487
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1488
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1489

1490
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1491 1492
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1493
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1494
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1495

1496
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1497 1498

/* i915_gem_tiling.c */
1499
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1500
{
1501
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1502

1503
	return to_gt(i915)->ggtt->bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1504
		i915_gem_object_is_tiled(obj);
1505 1506
}

1507 1508 1509 1510
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1511
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1512 1513
}

1514
static inline enum i915_map_type
1515 1516
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1517
{
1518 1519 1520 1521 1522 1523
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1524 1525
}

L
Linus Torvalds 已提交
1526
#endif