i915_drv.h 57.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/dma-resv.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49
#include <linux/xarray.h>
50 51 52 53

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
54
#include <drm/drm_auth.h>
55
#include <drm/drm_cache.h>
56
#include <drm/drm_util.h>
57
#include <drm/drm_dsc.h>
58
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
59
#include <drm/drm_connector.h>
60
#include <drm/i915_mei_hdcp_interface.h>
61 62 63

#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
70
#include "display/intel_dsb.h"
71
#include "display/intel_frontbuffer.h"
72
#include "display/intel_global_state.h"
73
#include "display/intel_gmbus.h"
74 75
#include "display/intel_opregion.h"

76
#include "gem/i915_gem_context_types.h"
77
#include "gem/i915_gem_shrinker.h"
78 79
#include "gem/i915_gem_stolen.h"

80 81
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
82
#include "gt/intel_gt_types.h"
83
#include "gt/intel_workarounds.h"
84
#include "gt/uc/intel_uc.h"
85

86
#include "intel_device_info.h"
87
#include "intel_pch.h"
88
#include "intel_runtime_pm.h"
89
#include "intel_memory_region.h"
90
#include "intel_uncore.h"
91
#include "intel_wakeref.h"
92
#include "intel_wopcm.h"
93

94
#include "i915_gem.h"
95
#include "i915_gem_gtt.h"
96
#include "i915_gpu_error.h"
97
#include "i915_perf_types.h"
98
#include "i915_request.h"
99
#include "i915_scheduler.h"
100
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
101
#include "i915_vma.h"
102
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
103

104 105
#include "intel_region_lmem.h"

L
Linus Torvalds 已提交
106 107 108 109 110
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
111 112
#define DRIVER_DATE		"20200715"
#define DRIVER_TIMESTAMP	1594811881
L
Linus Torvalds 已提交
113

114 115
struct drm_i915_gem_object;

116 117 118 119 120 121 122
/*
 * The code assumes that the hpd_pins below have consecutive values and
 * starting with HPD_PORT_A, the HPD pin associated with any port can be
 * retrieved by adding the corresponding port (or phy) enum value to
 * HPD_PORT_A in most cases. For example:
 * HPD_PORT_C = HPD_PORT_A + PHY_C - PHY_A
 */
123 124 125 126 127 128
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
129
	HPD_PORT_A,
130 131 132
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
133
	HPD_PORT_E,
134
	HPD_PORT_F,
135 136 137 138
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

139 140 141
	HPD_NUM_PINS
};

142 143 144
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

145 146
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
147

148
struct i915_hotplug {
149
	struct delayed_work hotplug_work;
150

151 152
	const u32 *hpd, *pch_hpd;

153 154 155 156 157 158 159 160 161 162
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
163
	u32 retry_bits;
164 165 166 167 168 169
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

170 171 172
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
173
	unsigned int hpd_storm_threshold;
174 175
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
176

177 178 179 180 181 182 183 184 185 186
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

187 188 189 190 191 192
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
193

194
struct drm_i915_private;
195
struct i915_mm_struct;
196
struct i915_mmu_object;
197

198 199
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
200 201 202 203 204

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
205 206 207 208 209

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
210

211
	struct xarray context_xa;
212
	struct xarray vm_xa;
213

214
	unsigned int bsd_engine;
215

216 217 218 219 220 221 222
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
223
 */
224 225 226 227 228 229 230
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
231 232
};

L
Linus Torvalds 已提交
233 234 235
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
236 237
 * 1.2: Add Power Management
 * 1.3: Add vblank support
238
 * 1.4: Fix cmdbuffer path, add heap destroy
239
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
240 241
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
242 243
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
244
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
245 246
#define DRIVER_PATCHLEVEL	0

247 248 249
struct intel_overlay;
struct intel_overlay_error_state;

250
struct sdvo_device_mapping {
C
Chris Wilson 已提交
251
	u8 initialized;
252 253 254
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
255
	u8 i2c_pin;
256
	u8 ddc_pin;
257 258
};

259
struct intel_connector;
260
struct intel_encoder;
261
struct intel_atomic_state;
262
struct intel_cdclk_config;
263 264
struct intel_cdclk_state;
struct intel_cdclk_vals;
265
struct intel_initial_plane_config;
266
struct intel_crtc;
267 268
struct intel_limit;
struct dpll;
269

270
struct drm_i915_display_funcs {
271
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
272
			  struct intel_cdclk_config *cdclk_config);
273
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
274
			  const struct intel_cdclk_config *cdclk_config,
275
			  enum pipe pipe);
276
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
277 278
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
279 280
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
281
	void (*initial_watermarks)(struct intel_atomic_state *state,
282
				   struct intel_crtc *crtc);
283
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
284
					 struct intel_crtc *crtc);
285
	void (*optimize_watermarks)(struct intel_atomic_state *state,
286
				    struct intel_crtc *crtc);
287
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
288
	void (*update_wm)(struct intel_crtc *crtc);
289
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
290
	u8 (*calc_voltage_level)(int cdclk);
291 292 293
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
294
				struct intel_crtc_state *);
295 296
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
297 298
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
299 300 301 302
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
303
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
304
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
305 306 307 308 309 310
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
311 312
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
313
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
314
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
315 316 317 318 319
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
320

321
	int (*color_check)(struct intel_crtc_state *crtc_state);
322 323 324 325 326 327 328 329 330 331 332 333 334
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
335
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
336
	void (*read_luts)(struct intel_crtc_state *crtc_state);
337 338
};

339
struct intel_csr {
340
	struct work_struct work;
341
	const char *fw_path;
342 343 344 345 346 347
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
348 349
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
350
	u32 dc_state;
351
	u32 target_dc_state;
352
	u32 allowed_dc_mask;
353
	intel_wakeref_t wakeref;
354 355
};

356 357
enum i915_cache_level {
	I915_CACHE_NONE = 0,
358 359 360 361 362
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
363
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
364 365
};

366 367
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

368
struct intel_fbc {
P
Paulo Zanoni 已提交
369 370 371
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
372
	unsigned threshold;
373 374
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
375
	struct intel_crtc *crtc;
376

377
	struct drm_mm_node compressed_fb;
378 379
	struct drm_mm_node *compressed_llb;

380 381
	bool false_color;

382
	bool active;
383
	bool activated;
384
	bool flip_pending;
385

386 387 388
	bool underrun_detected;
	struct work_struct underrun_work;

389 390 391 392 393
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
394 395 396
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
397
			u32 hsw_bdw_pixel_rate;
398 399 400 401 402 403 404
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
405 406 407 408 409 410 411 412
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
413

414
			u16 pixel_blend_mode;
415 416 417
		} plane;

		struct {
418
			const struct drm_format_info *format;
419
			unsigned int stride;
420
			u64 modifier;
421
		} fb;
422 423

		unsigned int fence_y_offset;
424
		u16 gen9_wa_cfb_stride;
425
		u16 interval;
426
		s8 fence_id;
427 428
	} state_cache;

429 430 431 432 433 434 435
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
436 437 438
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
439
			enum i9xx_plane_id i9xx_plane;
440 441 442
		} crtc;

		struct {
443
			const struct drm_format_info *format;
444
			unsigned int stride;
445
			u64 modifier;
446 447 448
		} fb;

		int cfb_size;
449
		unsigned int fence_y_offset;
450
		u16 gen9_wa_cfb_stride;
451
		u16 interval;
452
		s8 fence_id;
453
		bool plane_visible;
454 455
	} params;

456
	const char *no_fbc_reason;
457 458
};

459
/*
460 461 462 463 464 465 466 467 468 469 470 471 472 473
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
474 475
};

476
struct intel_dp;
477 478 479 480 481 482 483 484 485
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
486
struct i915_psr {
487
	struct mutex lock;
488 489 490 491 492

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
493
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
494 495 496
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
497
	bool sink_support;
498
	bool enabled;
499
	struct intel_dp *dp;
500
	enum pipe pipe;
501
	enum transcoder transcoder;
502
	bool active;
503
	struct work_struct work;
504
	unsigned busy_frontbuffer_bits;
505
	bool sink_psr2_support;
506
	bool link_standby;
507
	bool colorimetry_support;
508
	bool psr2_enabled;
509
	u8 sink_sync_latency;
510 511
	ktime_t last_entry_attempt;
	ktime_t last_exit;
512
	bool sink_not_reliable;
513
	bool irq_aux_error;
514
	u16 su_x_granularity;
515 516
	bool dc3co_enabled;
	u32 dc3co_exit_delay;
517
	struct delayed_work dc3co_work;
518
	bool force_mode_changed;
519
	struct drm_dp_vsc_sdp vsc;
520
};
521

522
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
523
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
524
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
525
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
526
#define QUIRK_INCREASE_T12_DELAY (1<<6)
527
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
528

529
struct intel_fbdev;
530
struct intel_fbc_work;
531

532 533
struct intel_gmbus {
	struct i2c_adapter adapter;
534
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
535
	u32 force_bit;
536
	u32 reg0;
537
	i915_reg_t gpio_reg;
538
	struct i2c_algo_bit_data bit_algo;
539 540 541
	struct drm_i915_private *dev_priv;
};

542
struct i915_suspend_saved_registers {
543
	u32 saveDSPARB;
J
Jesse Barnes 已提交
544
	u32 saveFBC_CONTROL;
545 546
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
547 548
	u32 saveSWF0[16];
	u32 saveSWF1[16];
549
	u32 saveSWF3[3];
550
	u32 savePCH_PORT_HOTPLUG;
551
	u16 saveGCDGMBUS;
552
};
553

554
struct vlv_s0ix_state;
555

556
#define MAX_L3_SLICES 2
557
struct intel_l3_parity {
558
	u32 *remap_info[MAX_L3_SLICES];
559
	struct work_struct error_work;
560
	int which_slice;
561 562
};

563 564 565
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
566 567 568 569
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

570 571 572
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

573
	/**
574
	 * List of objects which are purgeable.
575
	 */
576 577
	struct list_head purge_list;

578
	/**
579
	 * List of objects which have allocated pages and are shrinkable.
580
	 */
581
	struct list_head shrink_list;
582

583 584 585 586 587
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
588 589 590 591 592
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
593

594 595 596
	/**
	 * Small stash of WC pages
	 */
597
	struct pagestash wc_stash;
598

M
Matthew Auld 已提交
599 600 601 602 603
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

604 605
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

606
	struct notifier_block oom_notifier;
607
	struct notifier_block vmap_notifier;
608
	struct shrinker shrinker;
609

610 611 612 613 614 615 616
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

617 618 619
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
620 621
};

622 623
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

624 625 626 627 628 629 630 631 632
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

633 634 635
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

636
struct ddi_vbt_port_info {
637 638 639
	/* Non-NULL if port present. */
	const struct child_device_config *child;

640 641
	int max_tmds_clock;

642
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
643
	u8 hdmi_level_shift;
644
	u8 hdmi_level_shift_set:1;
645

646 647 648 649 650 651
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
652

653 654
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
655

656 657
	u8 dp_boost_level;
	u8 hdmi_boost_level;
658
	int dp_max_link_rate;		/* 0 for not limited by VBT */
659 660
};

R
Rodrigo Vivi 已提交
661 662 663 664 665
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
666 667
};

668 669 670 671 672 673 674 675 676
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
677
	unsigned int int_lvds_support:1;
678 679
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
680
	unsigned int panel_type:4;
681 682
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
683
	enum drm_panel_orientation orientation;
684

685 686
	enum drrs_support_type drrs_type;

687 688 689 690 691
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
692
		bool low_vswing;
693 694 695
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
696
		bool hobl;
697
	} edp;
698

R
Rodrigo Vivi 已提交
699
	struct {
700
		bool enable;
R
Rodrigo Vivi 已提交
701 702 703 704
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
705 706
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
707
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
708 709
	} psr;

710 711
	struct {
		u16 pwm_freq_hz;
712
		bool present;
713
		bool active_low_pwm;
714
		u8 min_brightness;	/* min_brightness/255 of max */
715
		u8 controller;		/* brightness controller number */
716
		enum intel_backlight_type type;
717 718
	} backlight;

719 720 721
	/* MIPI DSI */
	struct {
		u16 panel_id;
722 723
		struct mipi_config *config;
		struct mipi_pps_data *pps;
724 725
		u16 bl_ports;
		u16 cabc_ports;
726 727 728
		u8 seq_version;
		u32 size;
		u8 *data;
729
		const u8 *sequence[MIPI_SEQ_MAX];
730
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
731
		enum drm_panel_orientation orientation;
732 733
	} dsi;

734 735
	int crt_ddc_pin;

736
	struct list_head display_devices;
737 738

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
739
	struct sdvo_device_mapping sdvo_mappings[2];
740 741
};

742 743 744 745 746
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

747
struct ilk_wm_values {
748 749 750
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
751 752 753 754
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

755
struct g4x_pipe_wm {
756 757
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
758
};
759

760
struct g4x_sr_wm {
761 762 763
	u16 plane;
	u16 cursor;
	u16 fbc;
764 765 766
};

struct vlv_wm_ddl_values {
767
	u8 plane[I915_MAX_PLANES];
768
};
769

770
struct vlv_wm_values {
771 772
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
773
	struct vlv_wm_ddl_values ddl[3];
774
	u8 level;
775
	bool cxsr;
776 777
};

778 779 780 781 782 783 784 785 786
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

787
struct skl_ddb_entry {
788
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
789 790
};

791
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
792
{
793
	return entry->end - entry->start;
794 795
}

796 797 798 799 800 801 802 803 804
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

805
struct i915_frontbuffer_tracking {
806
	spinlock_t lock;
807 808 809 810 811 812 813 814 815

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

816
struct i915_virtual_gpu {
817
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
818
	bool active;
819
	u32 caps;
820 821
};

822
struct intel_cdclk_config {
823
	unsigned int cdclk, vco, ref, bypass;
824
	u8 voltage_level;
825 826
};

827 828 829 830
struct i915_selftest_stash {
	atomic_t counter;
};

831
struct drm_i915_private {
832 833
	struct drm_device drm;

834 835 836
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

837 838 839
	/* i915 device parameters */
	struct i915_params params;

840
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
841
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
842
	struct intel_driver_caps caps;
843

844 845 846
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
847
	 * backed by stolen memory. Note that stolen_usable_size tells us
848 849 850 851
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
852 853 854 855
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
856

857 858 859 860 861 862 863 864 865
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
866
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
867

868
	struct intel_uncore uncore;
869
	struct intel_uncore_mmio_debug mmio_debug;
870

871 872
	struct i915_virtual_gpu vgpu;

873
	struct intel_gvt *gvt;
874

875 876
	struct intel_wopcm wopcm;

877 878
	struct intel_csr csr;

879
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
880

881 882 883 884 885
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
886 887
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
888
	 */
889
	u32 gpio_mmio_base;
890

891 892
	u32 hsw_psr_mmio_adjust;

893
	/* MMIO base address for MIPI regs */
894
	u32 mipi_mmio_base;
895

896
	u32 pps_mmio_base;
897

898 899
	wait_queue_head_t gmbus_wait_queue;

900
	struct pci_dev *bridge_dev;
901 902

	struct rb_root uabi_engines;
903 904 905 906 907 908

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

909 910
	bool display_irqs_enabled;

911 912 913
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
914 915
	/* Sideband mailbox protection */
	struct mutex sb_lock;
916
	struct pm_qos_request sb_qos;
917 918

	/** Cached value of IMR to avoid reads in updating the bitfield */
919 920 921 922
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
923
	u32 pipestat_irq_mask[I915_MAX_PIPES];
924

925
	struct i915_hotplug hotplug;
926
	struct intel_fbc fbc;
927
	struct i915_drrs drrs;
928
	struct intel_opregion opregion;
929
	struct intel_vbt_data vbt;
930

931 932
	bool preserve_bios_swizzle;

933 934 935
	/* overlay */
	struct intel_overlay *overlay;

936
	/* backlight registers and fields in struct intel_panel */
937
	struct mutex backlight_lock;
938

V
Ville Syrjälä 已提交
939 940 941
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

942
	unsigned int fsb_freq, mem_freq, is_ddr3;
943
	unsigned int skl_preferred_vco_freq;
944
	unsigned int max_cdclk_freq;
945

M
Mika Kahola 已提交
946
	unsigned int max_dotclk_freq;
947
	unsigned int hpll_freq;
948
	unsigned int fdi_pll_freq;
949
	unsigned int czclk_freq;
950

951
	struct {
952 953
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
954

955 956
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
957 958

		struct intel_global_obj obj;
959
	} cdclk;
960

961 962 963 964 965 966 967
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

968 969 970 971 972 973 974
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
975 976
	struct workqueue_struct *wq;

977 978
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
979 980
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
981

982 983 984 985 986
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
987
	unsigned short pch_id;
988 989 990

	unsigned long quirks;

991
	struct drm_atomic_state *modeset_restore_state;
992
	struct drm_modeset_acquire_ctx reset_ctx;
993

994
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
995

996
	struct i915_gem_mm mm;
997
	DECLARE_HASHTABLE(mm_structs, 7);
998
	spinlock_t mm_lock;
999 1000 1001

	/* Kernel Modesetting */

1002 1003
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1004

1005 1006 1007 1008 1009
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
1010
	 */
1011 1012 1013 1014 1015 1016
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
1017 1018 1019 1020 1021

		struct {
			int nssc;
			int ssc;
		} ref_clks;
1022
	} dpll;
1023

1024 1025
	struct list_head global_obj_list;

1026
	/*
1027 1028
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
1029
	 */
1030
	u8 active_pipes;
1031

1032
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1033

1034
	struct i915_wa_list gt_wa_list;
1035

1036 1037
	struct i915_frontbuffer_tracking fb_tracking;

1038 1039 1040 1041 1042
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1043
	bool mchbar_need_disable;
1044

1045 1046
	struct intel_l3_parity l3_parity;

1047 1048 1049 1050 1051
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1052

1053
	struct i915_power_domains power_domains;
1054

R
Rodrigo Vivi 已提交
1055
	struct i915_psr psr;
1056

1057
	struct i915_gpu_error gpu_error;
1058

1059 1060
	struct drm_i915_gem_object *vlv_pctx;

1061 1062
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1063
	struct work_struct fbdev_suspend_work;
1064 1065

	struct drm_property *broadcast_rgb_property;
1066
	struct drm_property *force_audio_property;
1067

I
Imre Deak 已提交
1068
	/* hda/i915 audio component */
1069
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1070
	bool audio_component_registered;
1071 1072 1073 1074 1075
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1076
	int audio_power_refcount;
1077
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1078

1079
	u32 fdi_rx_config;
1080

1081
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1082
	u32 chv_phy_control;
1083 1084 1085 1086 1087 1088
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1089
	u32 bxt_phy_grc;
1090

1091
	u32 suspend_count;
1092
	bool power_domains_suspended;
1093
	struct i915_suspend_saved_registers regfile;
1094
	struct vlv_s0ix_state *vlv_s0ix_state;
1095

1096
	enum {
1097 1098 1099 1100 1101
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1102

1103 1104
	u32 sagv_block_time_us;

1105 1106 1107 1108 1109 1110 1111
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1112
		u16 pri_latency[5];
1113
		/* sprite */
1114
		u16 spr_latency[5];
1115
		/* cursor */
1116
		u16 cur_latency[5];
1117 1118 1119 1120 1121
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1122
		u16 skl_latency[8];
1123 1124

		/* current hardware state */
1125 1126
		union {
			struct ilk_wm_values hw;
1127
			struct vlv_wm_values vlv;
1128
			struct g4x_wm_values g4x;
1129
		};
1130

1131
		u8 max_level;
1132 1133 1134 1135

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1136
		 * crtc_state->wm.need_postvbl_update.
1137 1138
		 */
		struct mutex wm_mutex;
1139 1140 1141 1142 1143

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
1144 1145
		 *
		 * FIXME get rid of this.
1146 1147
		 */
		bool distrust_bios_wm;
1148 1149
	} wm;

1150 1151
	struct dram_info {
		bool valid;
1152
		bool is_16gb_dimm;
1153
		u8 num_channels;
1154
		u8 ranks;
1155
		u32 bandwidth_kbps;
1156
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1157 1158 1159 1160 1161 1162 1163
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1164 1165
	} dram_info;

1166
	struct intel_bw_info {
1167 1168
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1169 1170
		u8 num_qgv_points;
		u8 num_planes;
1171 1172
	} max_bw[6];

1173
	struct intel_global_obj bw_obj;
1174

1175
	struct intel_runtime_pm runtime_pm;
1176

1177
	struct i915_perf perf;
1178

1179
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1180
	struct intel_gt gt;
1181 1182

	struct {
1183 1184 1185 1186 1187 1188 1189
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;

			struct llist_head free_list;
			struct work_struct free_work;
		} contexts;
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1200
	} gem;
1201

1202 1203
	u8 pch_ssc_use;

1204 1205
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1206

1207 1208 1209
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1210 1211
	bool ipc_enabled;

1212 1213
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1214

1215 1216 1217 1218 1219 1220
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1221 1222
	struct i915_pmu pmu;

1223 1224 1225 1226 1227 1228
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1229 1230
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1231 1232 1233 1234
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1235
};
L
Linus Torvalds 已提交
1236

1237 1238
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1239
	return container_of(dev, struct drm_i915_private, drm);
1240 1241
}

1242
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1243
{
1244 1245 1246 1247 1248 1249
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1250 1251
}

1252
/* Simple iterator over all initialised engines */
1253 1254 1255 1256 1257
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1258 1259

/* Iterator over subset of engines selected by mask */
1260
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1261
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1262
	     (tmp__) ? \
1263
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1264
	     0;)
1265

1266 1267 1268 1269 1270 1271 1272 1273
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1274 1275 1276 1277 1278
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1279
#define I915_GTT_OFFSET_NONE ((u32)-1)
1280

1281 1282
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1283
 * considered to be the frontbuffer for the given plane interface-wise. This
1284 1285 1286 1287 1288
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1289
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1290 1291 1292 1293 1294
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1295
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1296
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1297
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1298 1299
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1300

1301
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1302
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1303
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1304

1305
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1306
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1307

1308
#define REVID_FOREVER		0xff
1309
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1310

1311 1312 1313
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1314
	GENMASK((e) - 1, (s) - 1))
1315

R
Rodrigo Vivi 已提交
1316
/* Returns true if Gen is in inclusive range [Start, End] */
1317
#define IS_GEN_RANGE(dev_priv, s, e) \
1318
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1319

1320 1321
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1322
	 INTEL_INFO(dev_priv)->gen == (n))
1323

1324 1325
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1326 1327 1328 1329 1330 1331 1332 1333
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1395

1396
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1397
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1398

T
Tvrtko Ursulin 已提交
1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1411
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1412 1413
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1414 1415 1416
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1417
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1418
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1419
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1420 1421 1422 1423 1424 1425 1426 1427 1428
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1429
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
T
Tvrtko Ursulin 已提交
1430
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1431
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1432
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1433
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1434
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1435
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1436 1437
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1438 1439 1440 1441
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1442
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1443
				 INTEL_INFO(dev_priv)->gt == 3)
1444 1445
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1446
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1447
				 INTEL_INFO(dev_priv)->gt == 3)
1448
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1449
				 INTEL_INFO(dev_priv)->gt == 1)
1450
/* ULX machines are also considered ULT. */
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1461
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1462
				 INTEL_INFO(dev_priv)->gt == 2)
1463
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1464
				 INTEL_INFO(dev_priv)->gt == 3)
1465
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1466
				 INTEL_INFO(dev_priv)->gt == 4)
1467
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1468
				 INTEL_INFO(dev_priv)->gt == 2)
1469
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1470
				 INTEL_INFO(dev_priv)->gt == 3)
1471 1472
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1473 1474
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1475
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1476
				 INTEL_INFO(dev_priv)->gt == 2)
1477
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1478
				 INTEL_INFO(dev_priv)->gt == 3)
1479 1480 1481 1482 1483 1484 1485 1486

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1487 1488 1489 1490
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1491

1492 1493 1494 1495 1496 1497
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1498 1499
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1500

1501 1502
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1503
#define BXT_REVID_A0		0x0
1504
#define BXT_REVID_A1		0x1
1505
#define BXT_REVID_B0		0x3
1506
#define BXT_REVID_B_LAST	0x8
1507
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1508

1509 1510
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1511

M
Mika Kuoppala 已提交
1512 1513
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
1514 1515 1516
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
1517

1518 1519
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
1520

1521 1522
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1
1523 1524
#define GLK_REVID_A2		0x2
#define GLK_REVID_B0		0x3
1525 1526 1527 1528

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1529 1530
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1531
#define CNL_REVID_C0		0x2
1532 1533 1534 1535

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1536 1537 1538 1539 1540 1541 1542 1543 1544
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

1545 1546 1547 1548 1549
#define EHL_REVID_A0            0x0

#define IS_EHL_REVID(p, since, until) \
	(IS_ELKHARTLAKE(p) && IS_REVID(p, since, until))

M
Mika Kuoppala 已提交
1550
#define TGL_REVID_A0		0x0
1551 1552
#define TGL_REVID_B0		0x1
#define TGL_REVID_C0		0x2
M
Mika Kuoppala 已提交
1553 1554 1555 1556

#define IS_TGL_REVID(p, since, until) \
	(IS_TIGERLAKE(p) && IS_REVID(p, since, until))

1557 1558 1559 1560 1561 1562 1563
#define RKL_REVID_A0		0x0
#define RKL_REVID_B0		0x1
#define RKL_REVID_C0		0x4

#define IS_RKL_REVID(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_REVID(p, since, until))

1564 1565 1566 1567 1568 1569
#define DG1_REVID_A0		0x0
#define DG1_REVID_B0		0x1

#define IS_DG1_REVID(p, since, until) \
	(IS_DG1(p) && IS_REVID(p, since, until))

1570
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1571 1572
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1573

1574
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1575
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1576

1577
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1578 1579
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1580
	((gt)->info.engine_mask &						\
1581
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1582
})
1583 1584 1585 1586
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1587

1588 1589 1590 1591 1592 1593
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)

1594 1595
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1596
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1597
#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
1598 1599
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1600

1601
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1602

1603
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1604
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1605
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1606
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1607
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1608
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1609

1610 1611
#define HAS_MASTER_UNIT_IRQ(dev_priv) (INTEL_INFO(dev_priv)->has_master_unit_irq)

1612 1613
#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1614
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1615 1616 1617 1618 1619
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1620 1621
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1622
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1623
})
1624

1625
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1626
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1627
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1628

1629
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1630
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1631

1632 1633 1634
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
	(IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))

1635
/* WaRsDisableCoarsePowerGating:skl,cnl */
1636 1637 1638 1639
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
	(IS_CANNONLAKE(dev_priv) ||					\
	 IS_SKL_GT3(dev_priv) ||					\
	 IS_SKL_GT4(dev_priv))
1640

1641
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1642 1643 1644
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1645

1646 1647 1648
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1649
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1650 1651
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1652 1653
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1654

1655
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1656
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1657
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1658

1659
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1660

1661
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1662

1663 1664 1665
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1666 1667
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1668
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1669

1670 1671
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1672
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1673

1674 1675
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1676
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1677

1678 1679
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1680

1681
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1682

1683
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1684
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1685

1686
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1687

1688
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1689

1690 1691
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1692

R
Rodrigo Vivi 已提交
1693
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1694

1695
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1696

1697
/* DPF == dynamic parity feature */
1698
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1699 1700
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1701

1702
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1703
#define GEN9_FREQ_SCALER 3
1704

1705
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1706

1707
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1708

1709
/* Only valid when HAS_DISPLAY() is true */
1710
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1711
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1712

1713
static inline bool intel_vtd_active(void)
1714 1715
{
#ifdef CONFIG_INTEL_IOMMU
1716
	if (intel_iommu_gfx_mapped)
1717 1718 1719 1720 1721
		return true;
#endif
	return false;
}

1722 1723 1724 1725 1726
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1727 1728 1729
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1730
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1731 1732
}

1733
/* i915_drv.c */
1734 1735
extern const struct dev_pm_ops i915_pm_ops;

1736
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1737
void i915_driver_remove(struct drm_i915_private *i915);
1738 1739 1740

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1741

1742 1743 1744
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1745
/* i915_gem.c */
1746 1747
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1748
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1749
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1750
int i915_gem_freeze(struct drm_i915_private *dev_priv);
1751 1752
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

M
Matthew Auld 已提交
1753 1754
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1755 1756
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1757 1758
	/*
	 * A single pass should suffice to release all the freed objects (along
1759 1760 1761 1762 1763
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1764 1765
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1766
		rcu_barrier();
1767
	}
1768 1769
}

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1780
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1781 1782
	 *
	 */
1783
	int pass = 3;
1784
	do {
1785
		flush_workqueue(i915->wq);
1786
		rcu_barrier();
1787
		i915_gem_drain_freed_objects(i915);
1788
	} while (--pass);
1789
	drain_workqueue(i915->wq);
1790 1791
}

C
Chris Wilson 已提交
1792
struct i915_vma * __must_check
1793 1794
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1795
			 u64 size,
1796 1797
			 u64 alignment,
			 u64 flags);
1798

1799 1800 1801
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1802
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1803
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1804

1805 1806
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1807 1808 1809
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1810

1811
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1812

M
Mika Kuoppala 已提交
1813 1814
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1815
	return atomic_read(&error->reset_count);
1816
}
1817

1818
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1819
					  const struct intel_engine_cs *engine)
1820
{
1821
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1822 1823
}

1824
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1825 1826
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1827
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1828
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1829
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1830
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1831
void i915_gem_resume(struct drm_i915_private *dev_priv);
1832

1833
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1834
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1835

1836 1837 1838
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1839 1840 1841
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1842
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1843

1844 1845 1846
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
1847
	return xa_load(&file_priv->context_xa, id);
1848 1849
}

1850 1851 1852 1853 1854
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1855 1856 1857 1858 1859
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1860 1861 1862 1863

	return ctx;
}

1864
/* i915_gem_evict.c */
1865
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1866
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1867
					  unsigned long color,
1868
					  u64 start, u64 end,
1869
					  unsigned flags);
1870 1871 1872
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1873
int i915_gem_evict_vm(struct i915_address_space *vm);
1874

1875 1876 1877
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1878
				phys_addr_t size);
1879

1880
/* i915_gem_tiling.c */
1881
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1882
{
1883
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1884

1885
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1886
		i915_gem_object_is_tiled(obj);
1887 1888
}

1889 1890 1891 1892 1893
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1894
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1895

1896
/* i915_cmd_parser.c */
1897
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1898
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1899
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1900
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1901 1902 1903
			    struct i915_vma *batch,
			    u32 batch_offset,
			    u32 batch_length,
1904 1905 1906
			    struct i915_vma *shadow,
			    bool trampoline);
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1907

1908 1909 1910 1911
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1912
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1913 1914
}

B
Ben Widawsky 已提交
1915 1916
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1917

1918 1919
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
1920

1921 1922
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
1923

1924
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
1925

1926
/* These are untraced mmio-accessors that are only valid to be used inside
1927
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
1928
 * controlled.
1929
 *
1930
 * Think twice, and think again, before using these.
1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
1951
 */
1952 1953
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
1954

1955 1956 1957 1958
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);
1959 1960 1961
int remap_io_sg(struct vm_area_struct *vma,
		unsigned long addr, unsigned long size,
		struct scatterlist *sgl, resource_size_t iobase);
1962

1963 1964 1965 1966 1967 1968 1969 1970
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1971 1972 1973 1974 1975 1976
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
static inline u64 i915_cs_timestamp_ns_to_ticks(struct drm_i915_private *i915, u64 val)
{
	return DIV_ROUND_UP_ULL(val * RUNTIME_INFO(i915)->cs_timestamp_frequency_hz,
				1000000000);
}

static inline u64 i915_cs_timestamp_ticks_to_ns(struct drm_i915_private *i915, u64 val)
{
	return div_u64(val * 1000000000,
		       RUNTIME_INFO(i915)->cs_timestamp_frequency_hz);
}

L
Linus Torvalds 已提交
1989
#endif