i915_drv.h 55.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53

#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
54
#include <drm/drm_auth.h>
55
#include <drm/drm_cache.h>
56
#include <drm/drm_util.h>
57
#include <drm/drm_dsc.h>
58
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
59
#include <drm/drm_connector.h>
60
#include <drm/i915_mei_hdcp_interface.h>
61
#include <drm/ttm/ttm_device.h>
62 63 64

#include "i915_params.h"
#include "i915_reg.h"
65
#include "i915_utils.h"
66

67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
70
#include "display/intel_dmc.h"
71
#include "display/intel_dpll_mgr.h"
72
#include "display/intel_dsb.h"
73
#include "display/intel_frontbuffer.h"
74
#include "display/intel_global_state.h"
75
#include "display/intel_gmbus.h"
76 77
#include "display/intel_opregion.h"

78
#include "gem/i915_gem_context_types.h"
79
#include "gem/i915_gem_shrinker.h"
80
#include "gem/i915_gem_stolen.h"
81
#include "gem/i915_gem_lmem.h"
82

83
#include "gt/intel_engine.h"
84
#include "gt/intel_gt_types.h"
85
#include "gt/intel_region_lmem.h"
86
#include "gt/intel_workarounds.h"
87
#include "gt/uc/intel_uc.h"
88

89
#include "intel_device_info.h"
90
#include "intel_memory_region.h"
91
#include "intel_pch.h"
J
Jani Nikula 已提交
92
#include "intel_pm_types.h"
93
#include "intel_runtime_pm.h"
94
#include "intel_step.h"
95
#include "intel_uncore.h"
96
#include "intel_wakeref.h"
97
#include "intel_wopcm.h"
98

99
#include "i915_gem.h"
100
#include "i915_gem_gtt.h"
101
#include "i915_gpu_error.h"
102
#include "i915_perf_types.h"
103
#include "i915_request.h"
104
#include "i915_scheduler.h"
105
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
106
#include "i915_vma.h"
107
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
108

109

L
Linus Torvalds 已提交
110 111 112 113 114
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
115 116
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
117

118 119
struct drm_i915_gem_object;

120 121
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
122

123
struct i915_hotplug {
124
	struct delayed_work hotplug_work;
125

126 127
	const u32 *hpd, *pch_hpd;

128 129 130 131 132 133 134 135 136 137
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
138
	u32 retry_bits;
139 140 141 142 143 144
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

145 146 147
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
148
	unsigned int hpd_storm_threshold;
149 150
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
151

152 153 154 155 156 157 158 159 160 161
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

162 163 164 165 166 167
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
168

169
struct drm_i915_private;
170
struct i915_mm_struct;
171
struct i915_mmu_object;
172

173 174
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
175 176 177 178 179

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
180

181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
	/** @proto_context_lock: Guards all struct i915_gem_proto_context
	 * operations
	 *
	 * This not only guards @proto_context_xa, but is always held
	 * whenever we manipulate any struct i915_gem_proto_context,
	 * including finalizing it on first actual use of the GEM context.
	 *
	 * See i915_gem_proto_context.
	 */
	struct mutex proto_context_lock;

	/** @proto_context_xa: xarray of struct i915_gem_proto_context
	 *
	 * Historically, the context uAPI allowed for two methods of
	 * setting context parameters: SET_CONTEXT_PARAM and
	 * CONTEXT_CREATE_EXT_SETPARAM.  The former is allowed to be called
	 * at any time while the later happens as part of
	 * GEM_CONTEXT_CREATE.  Everything settable via one was settable
	 * via the other.  While some params are fairly simple and setting
	 * them on a live context is harmless such as the context priority,
	 * others are far trickier such as the VM or the set of engines.
	 * In order to swap out the VM, for instance, we have to delay
	 * until all current in-flight work is complete, swap in the new
	 * VM, and then continue.  This leads to a plethora of potential
	 * race conditions we'd really rather avoid.
	 *
	 * We have since disallowed setting these more complex parameters
	 * on active contexts.  This works by delaying the creation of the
	 * actual context until after the client is done configuring it
	 * with SET_CONTEXT_PARAM.  From the perspective of the client, it
	 * has the same u32 context ID the whole time.  From the
	 * perspective of i915, however, it's a struct i915_gem_proto_context
	 * right up until the point where we attempt to do something which
	 * the proto-context can't handle.  Then the struct i915_gem_context
	 * gets created.
	 *
	 * This is accomplished via a little xarray dance.  When
	 * GEM_CONTEXT_CREATE is called, we create a struct
	 * i915_gem_proto_context, reserve a slot in @context_xa but leave
	 * it NULL, and place the proto-context in the corresponding slot
	 * in @proto_context_xa.  Then, in i915_gem_context_lookup(), we
	 * first check @context_xa.  If it's there, we return the struct
	 * i915_gem_context and we're done.  If it's not, we look in
	 * @proto_context_xa and, if we find it there, we create the actual
	 * context and kill the proto-context.
	 *
	 * In order for this dance to work properly, everything which ever
	 * touches a struct i915_gem_proto_context is guarded by
	 * @proto_context_lock, including context creation.  Yes, this
	 * means context creation now takes a giant global lock but it
	 * can't really be helped and that should never be on any driver's
	 * fast-path anyway.
	 */
	struct xarray proto_context_xa;

	/** @context_xa: xarray of fully created i915_gem_context
	 *
	 * Write access to this xarray is guarded by @proto_context_lock.
	 * Otherwise, writers may race with finalize_create_context_locked().
	 *
	 * See @proto_context_xa.
	 */
243
	struct xarray context_xa;
244
	struct xarray vm_xa;
245

246
	unsigned int bsd_engine;
247

248 249 250 251 252 253 254
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
255
 */
256 257 258 259 260 261 262
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
263 264
};

L
Linus Torvalds 已提交
265 266 267
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
268 269
 * 1.2: Add Power Management
 * 1.3: Add vblank support
270
 * 1.4: Fix cmdbuffer path, add heap destroy
271
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
272 273
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
274 275
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
276
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
277 278
#define DRIVER_PATCHLEVEL	0

279 280 281
struct intel_overlay;
struct intel_overlay_error_state;

282
struct sdvo_device_mapping {
C
Chris Wilson 已提交
283
	u8 initialized;
284 285 286
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
287
	u8 i2c_pin;
288
	u8 ddc_pin;
289 290
};

291
struct intel_connector;
292
struct intel_encoder;
293
struct intel_atomic_state;
294
struct intel_cdclk_config;
295 296
struct intel_cdclk_state;
struct intel_cdclk_vals;
297
struct intel_initial_plane_config;
298
struct intel_crtc;
299 300
struct intel_limit;
struct dpll;
301

302 303 304 305 306
/* functions used internal in intel_pm.c */
struct drm_i915_clock_gating_funcs {
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
};

307 308 309 310
/* functions used for watermark calcs for display. */
struct drm_i915_wm_disp_funcs {
	/* update_wm is for legacy wm management */
	void (*update_wm)(struct drm_i915_private *dev_priv);
311 312 313 314
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
315
	void (*initial_watermarks)(struct intel_atomic_state *state,
316
				   struct intel_crtc *crtc);
317
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
318
					 struct intel_crtc *crtc);
319
	void (*optimize_watermarks)(struct intel_atomic_state *state,
320
				    struct intel_crtc *crtc);
321
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
322 323
};

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
struct intel_color_funcs {
	int (*color_check)(struct intel_crtc_state *crtc_state);
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
	void (*read_luts)(struct intel_crtc_state *crtc_state);
};

343
struct intel_cdclk_funcs {
344 345 346 347 348 349
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_config *cdclk_config);
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
			  const struct intel_cdclk_config *cdclk_config,
			  enum pipe pipe);
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
350
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
351
	u8 (*calc_voltage_level)(int cdclk);
352 353
};

354 355 356 357
struct intel_hotplug_funcs {
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
};

358 359 360 361 362
struct intel_fdi_funcs {
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
};

363 364 365 366
struct intel_dpll_funcs {
	int (*crtc_compute_clock)(struct intel_crtc_state *crtc_state);
};

367
struct drm_i915_display_funcs {
368 369 370
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
371
				struct intel_crtc_state *);
372 373
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
374 375 376 377
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
378
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
379 380
};

381 382
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

383
/*
384 385 386 387 388 389 390 391 392 393 394 395 396 397
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
398 399
};

400
struct intel_dp;
401 402 403 404 405 406 407 408 409
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

410
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
411
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
412
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
413
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
414
#define QUIRK_INCREASE_T12_DELAY (1<<6)
415
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
416
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
417

418
struct intel_fbdev;
419

420 421
struct intel_gmbus {
	struct i2c_adapter adapter;
422
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
423
	u32 force_bit;
424
	u32 reg0;
425
	i915_reg_t gpio_reg;
426
	struct i2c_algo_bit_data bit_algo;
427 428 429
	struct drm_i915_private *dev_priv;
};

430
struct i915_suspend_saved_registers {
431
	u32 saveDSPARB;
J
Jesse Barnes 已提交
432 433
	u32 saveSWF0[16];
	u32 saveSWF1[16];
434
	u32 saveSWF3[3];
435
	u16 saveGCDGMBUS;
436
};
437

438
struct vlv_s0ix_state;
439

440
#define MAX_L3_SLICES 2
441
struct intel_l3_parity {
442
	u32 *remap_info[MAX_L3_SLICES];
443
	struct work_struct error_work;
444
	int which_slice;
445 446
};

447
struct i915_gem_mm {
448 449 450 451 452 453 454
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
455 456
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
457 458 459 460
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

461 462 463
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

464
	/**
465
	 * List of objects which are purgeable.
466
	 */
467 468
	struct list_head purge_list;

469
	/**
470
	 * List of objects which have allocated pages and are shrinkable.
471
	 */
472
	struct list_head shrink_list;
473

474 475 476 477 478
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
479 480 481 482 483
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
484

M
Matthew Auld 已提交
485 486 487 488 489
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

490 491
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

492
	struct notifier_block oom_notifier;
493
	struct notifier_block vmap_notifier;
494
	struct shrinker shrinker;
495

496
#ifdef CONFIG_MMU_NOTIFIER
497
	/**
498 499
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
500
	 */
501
	rwlock_t notifier_lock;
502
#endif
503

504 505 506
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
507 508
};

509 510
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

511 512 513 514 515 516 517 518 519
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

520 521 522
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

523 524
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

525 526 527
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

R
Rodrigo Vivi 已提交
528 529 530 531 532
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
533 534
};

535
struct intel_vbt_data {
536 537 538
	/* bdb version */
	u16 version;

539 540 541 542 543 544 545 546
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
547
	unsigned int int_lvds_support:1;
548 549
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
550
	unsigned int panel_type:4;
551 552
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
553
	enum drm_panel_orientation orientation;
554

555 556
	enum drrs_support_type drrs_type;

557 558 559 560 561
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
562
		bool low_vswing;
563 564 565
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
566
		bool hobl;
567
	} edp;
568

R
Rodrigo Vivi 已提交
569
	struct {
570
		bool enable;
R
Rodrigo Vivi 已提交
571 572 573 574
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
575 576
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
577
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
578 579
	} psr;

580 581
	struct {
		u16 pwm_freq_hz;
582
		u16 brightness_precision_bits;
583
		bool present;
584
		bool active_low_pwm;
585
		u8 min_brightness;	/* min_brightness/255 of max */
586
		u8 controller;		/* brightness controller number */
587
		enum intel_backlight_type type;
588 589
	} backlight;

590 591 592
	/* MIPI DSI */
	struct {
		u16 panel_id;
593 594
		struct mipi_config *config;
		struct mipi_pps_data *pps;
595 596
		u16 bl_ports;
		u16 cabc_ports;
597 598 599
		u8 seq_version;
		u32 size;
		u8 *data;
600
		const u8 *sequence[MIPI_SEQ_MAX];
601
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
602
		enum drm_panel_orientation orientation;
603 604
	} dsi;

605 606
	int crt_ddc_pin;

607
	struct list_head display_devices;
608

609
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
610
	struct sdvo_device_mapping sdvo_mappings[2];
611 612
};

613
struct i915_frontbuffer_tracking {
614
	spinlock_t lock;
615 616 617 618 619 620 621 622 623

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

624
struct i915_virtual_gpu {
625
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
626
	bool active;
627
	u32 caps;
628 629
};

630
struct intel_cdclk_config {
631
	unsigned int cdclk, vco, ref, bypass;
632
	u8 voltage_level;
633 634
};

635 636
struct i915_selftest_stash {
	atomic_t counter;
637
	struct ida mock_region_instances;
638 639
};

640
/* intel_audio.c private */
641
struct intel_audio_funcs;
642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663
struct intel_audio_private {
	/* Display internal audio functions */
	const struct intel_audio_funcs *funcs;

	/* hda/i915 audio component */
	struct i915_audio_component *component;
	bool component_registered;
	/* mutex for audio/video sync */
	struct mutex mutex;
	int power_refcount;
	u32 freq_cntrl;

	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *encoder_map[I915_MAX_PIPES];

	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int irq;
	} lpe;
};

664
struct drm_i915_private {
665 666
	struct drm_device drm;

667 668 669
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

670 671 672
	/* i915 device parameters */
	struct i915_params params;

673
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
674
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
675
	struct intel_driver_caps caps;
676

677 678 679
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
680
	 * backed by stolen memory. Note that stolen_usable_size tells us
681 682 683 684
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
685 686 687 688
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
689

690 691 692 693 694 695 696 697 698
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
699
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
700

701
	struct intel_uncore uncore;
702
	struct intel_uncore_mmio_debug mmio_debug;
703

704 705
	struct i915_virtual_gpu vgpu;

706
	struct intel_gvt *gvt;
707

708 709
	struct intel_wopcm wopcm;

710
	struct intel_dmc dmc;
711

712
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
713

714 715 716 717 718
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
719 720
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
721
	 */
722
	u32 gpio_mmio_base;
723

724
	/* MMIO base address for MIPI regs */
725
	u32 mipi_mmio_base;
726

727
	u32 pps_mmio_base;
728

729 730
	wait_queue_head_t gmbus_wait_queue;

731
	struct pci_dev *bridge_dev;
732 733

	struct rb_root uabi_engines;
734 735 736 737 738 739

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

740 741
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
742 743
	/* Sideband mailbox protection */
	struct mutex sb_lock;
744
	struct pm_qos_request sb_qos;
745 746

	/** Cached value of IMR to avoid reads in updating the bitfield */
747 748 749 750
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
751
	u32 pipestat_irq_mask[I915_MAX_PIPES];
752

753
	struct i915_hotplug hotplug;
754
	struct intel_fbc *fbc;
755
	struct i915_drrs drrs;
756
	struct intel_opregion opregion;
757
	struct intel_vbt_data vbt;
758

759 760
	bool preserve_bios_swizzle;

761 762 763
	/* overlay */
	struct intel_overlay *overlay;

764
	/* backlight registers and fields in struct intel_panel */
765
	struct mutex backlight_lock;
766

V
Ville Syrjälä 已提交
767 768 769
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

770
	unsigned int fsb_freq, mem_freq, is_ddr3;
771
	unsigned int skl_preferred_vco_freq;
772
	unsigned int max_cdclk_freq;
773

M
Mika Kahola 已提交
774
	unsigned int max_dotclk_freq;
775
	unsigned int hpll_freq;
776
	unsigned int fdi_pll_freq;
777
	unsigned int czclk_freq;
778

779
	struct {
780 781
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
782

783 784
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
785 786

		struct intel_global_obj obj;
787
	} cdclk;
788

789 790 791 792 793 794 795
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

796 797 798 799 800 801 802
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
803 804
	struct workqueue_struct *wq;

805 806
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
807 808
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
809

810
	/* pm private clock gating functions */
811
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
812

813
	/* pm display functions */
814
	const struct drm_i915_wm_disp_funcs *wm_disp;
815

816
	/* irq display functions */
817
	const struct intel_hotplug_funcs *hotplug_funcs;
818

819
	/* fdi display functions */
820
	const struct intel_fdi_funcs *fdi_funcs;
821

822
	/* display pll funcs */
823
	const struct intel_dpll_funcs *dpll_funcs;
824

825
	/* Display functions */
826
	const struct drm_i915_display_funcs *display;
827

828
	/* Display internal color functions */
829
	const struct intel_color_funcs *color_funcs;
830

831
	/* Display CDCLK functions */
832
	const struct intel_cdclk_funcs *cdclk_funcs;
833

834 835
	/* PCH chipset type */
	enum intel_pch pch_type;
836
	unsigned short pch_id;
837 838 839

	unsigned long quirks;

840
	struct drm_atomic_state *modeset_restore_state;
841
	struct drm_modeset_acquire_ctx reset_ctx;
842

843
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
844

845
	struct i915_gem_mm mm;
846 847 848

	/* Kernel Modesetting */

849 850 851 852 853
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
854
	 */
855 856 857 858 859 860
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
861 862 863 864 865

		struct {
			int nssc;
			int ssc;
		} ref_clks;
866
	} dpll;
867

868 869
	struct list_head global_obj_list;

870
	/*
871 872
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
873
	 */
874
	u8 active_pipes;
875

876 877
	struct i915_frontbuffer_tracking fb_tracking;

878 879 880 881 882
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

883
	bool mchbar_need_disable;
884

885 886
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
887 888 889 890 891 892 893 894
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

895 896 897 898 899
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
900

901
	struct i915_power_domains power_domains;
902

903
	struct i915_gpu_error gpu_error;
904

905 906
	struct drm_i915_gem_object *vlv_pctx;

907 908
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
909
	struct work_struct fbdev_suspend_work;
910 911

	struct drm_property *broadcast_rgb_property;
912
	struct drm_property *force_audio_property;
913

914
	u32 fdi_rx_config;
915

916
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
917
	u32 chv_phy_control;
918 919 920 921 922 923
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
924
	u32 bxt_phy_grc;
925

926
	u32 suspend_count;
927
	bool power_domains_suspended;
928
	struct i915_suspend_saved_registers regfile;
929
	struct vlv_s0ix_state *vlv_s0ix_state;
930

931
	enum {
932 933 934 935 936
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
937

938 939
	u32 sagv_block_time_us;

940 941 942 943 944 945 946
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
947
		u16 pri_latency[5];
948
		/* sprite */
949
		u16 spr_latency[5];
950
		/* cursor */
951
		u16 cur_latency[5];
952 953 954 955 956
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
957
		u16 skl_latency[8];
958 959

		/* current hardware state */
960 961
		union {
			struct ilk_wm_values hw;
962
			struct vlv_wm_values vlv;
963
			struct g4x_wm_values g4x;
964
		};
965

966
		u8 max_level;
967 968 969 970

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
971
		 * crtc_state->wm.need_postvbl_update.
972 973
		 */
		struct mutex wm_mutex;
974 975
	} wm;

976
	struct dram_info {
977
		bool wm_lv_0_adjust_needed;
978
		u8 num_channels;
979
		bool symmetric_memory;
V
Ville Syrjälä 已提交
980 981 982 983 984
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
985 986 987
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
988
		} type;
989
		u8 num_qgv_points;
990
		u8 num_psf_gv_points;
991 992
	} dram_info;

993
	struct intel_bw_info {
994 995
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
996 997
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
998
		u8 num_qgv_points;
999
		u8 num_psf_gv_points;
1000
		u8 num_planes;
1001 1002
	} max_bw[6];

1003
	struct intel_global_obj bw_obj;
1004

1005
	struct intel_runtime_pm runtime_pm;
1006

1007
	struct i915_perf perf;
1008

1009
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1010
	struct intel_gt gt;
1011 1012

	struct {
1013 1014 1015 1016
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1027
	} gem;
1028

1029 1030
	u8 framestart_delay;

1031 1032 1033
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

1034 1035
	u8 pch_ssc_use;

1036 1037
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1038

1039 1040
	bool irq_enabled;

1041 1042 1043
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1044 1045
	bool ipc_enabled;

1046
	struct intel_audio_private audio;
1047

1048 1049
	struct i915_pmu pmu;

1050 1051 1052 1053 1054 1055
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1056 1057 1058
	/* The TTM device structure. */
	struct ttm_device bdev;

1059 1060
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1061 1062 1063 1064
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1065
};
L
Linus Torvalds 已提交
1066

1067 1068
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1069
	return container_of(dev, struct drm_i915_private, drm);
1070 1071
}

1072
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1073
{
1074 1075 1076 1077 1078 1079
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1080 1081
}

1082
/* Simple iterator over all initialised engines */
1083 1084 1085 1086 1087
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1088 1089

/* Iterator over subset of engines selected by mask */
1090
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1091
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1092
	     (tmp__) ? \
1093
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1094
	     0;)
1095

1096 1097 1098 1099 1100 1101 1102 1103
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1104 1105 1106 1107 1108
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1109
#define I915_GTT_OFFSET_NONE ((u32)-1)
1110

1111 1112
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1113
 * considered to be the frontbuffer for the given plane interface-wise. This
1114 1115 1116 1117 1118
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1119
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1120 1121 1122 1123 1124
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1125
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1126
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1127
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1128 1129
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1130

1131
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1132
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1133
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1134

1135
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1136

1137
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
1138

1139
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics_ver)
1140 1141
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics_ver, \
					       INTEL_INFO(i915)->graphics_rel)
1142 1143 1144 1145
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media_ver)
1146 1147
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media_ver, \
					       INTEL_INFO(i915)->media_rel)
1148 1149 1150
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

1151
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
1152
#define IS_DISPLAY_VER(i915, from, until) \
1153 1154
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

1155
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1156

1157 1158
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1159 1160
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
#define INTEL_GT_STEP(__i915) (RUNTIME_INFO(__i915)->step.gt_step)
1161 1162 1163

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
1164
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
1165 1166 1167

#define IS_GT_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GT_STEP(__i915) == STEP_NONE), \
1168
	 INTEL_GT_STEP(__i915) >= (since) && INTEL_GT_STEP(__i915) < (until))
1169

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1199
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1231

1232
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1233
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1234

T
Tvrtko Ursulin 已提交
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1247
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1248 1249
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1250 1251 1252
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1253
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1254
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1255
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1256
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1257 1258 1259 1260 1261 1262 1263 1264 1265
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1266
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1267
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1268 1269
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1270
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1271
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1272
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1273
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1274
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1275
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
1276 1277 1278 1279 1280
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
1281 1282
#define IS_ADLS_RPLS(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL_S)
1283 1284
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1285 1286 1287 1288
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1289
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1290
				 INTEL_INFO(dev_priv)->gt == 3)
1291 1292
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1293
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1294
				 INTEL_INFO(dev_priv)->gt == 3)
1295
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1296
				 INTEL_INFO(dev_priv)->gt == 1)
1297
/* ULX machines are also considered ULT. */
1298 1299 1300 1301 1302 1303 1304 1305 1306 1307
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1308
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1309
				 INTEL_INFO(dev_priv)->gt == 2)
1310
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1311
				 INTEL_INFO(dev_priv)->gt == 3)
1312
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1313
				 INTEL_INFO(dev_priv)->gt == 4)
1314
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1315
				 INTEL_INFO(dev_priv)->gt == 2)
1316
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1317
				 INTEL_INFO(dev_priv)->gt == 3)
1318 1319
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1320 1321
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1322
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1323
				 INTEL_INFO(dev_priv)->gt == 2)
1324
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1325
				 INTEL_INFO(dev_priv)->gt == 3)
1326 1327 1328 1329 1330 1331 1332 1333

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1334 1335
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1336

1337 1338 1339 1340 1341 1342
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1343
#define IS_SKL_GT_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GT_STEP(p, since, until))
1344

1345 1346 1347 1348
#define IS_KBL_GT_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GT_STEP(dev_priv, since, until))
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1349

1350 1351 1352 1353
#define IS_JSL_EHL_GT_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GT_STEP(p, since, until))
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1354

1355
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1356 1357
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1358

1359
#define IS_TGL_UY_GT_STEP(__i915, since, until) \
1360 1361
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
1362

1363
#define IS_TGL_GT_STEP(__i915, since, until) \
1364 1365
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1366

1367 1368
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1369

1370 1371 1372 1373
#define IS_DG1_GT_STEP(p, since, until) \
	(IS_DG1(p) && IS_GT_STEP(p, since, until))
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1374

1375
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1376 1377
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1378

1379
#define IS_ADLS_GT_STEP(__i915, since, until) \
1380 1381
	(IS_ALDERLAKE_S(__i915) && \
	 IS_GT_STEP(__i915, since, until))
1382

1383 1384 1385 1386 1387 1388 1389 1390
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

#define IS_ADLP_GT_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_GT_STEP(__i915, since, until))

1391 1392
#define IS_XEHPSDV_GT_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GT_STEP(__i915, since, until))
1393

M
Matt Roper 已提交
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
/*
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked
 * to create two variants (G10 and G11) which have distinct workaround sets.
 * The G11 fork of the DG2 design resets the GT stepping back to "A0" for its
 * first iteration, even though it's more similar to a G10 B0 stepping in terms
 * of functionality and workarounds.  However the display stepping does not
 * reset in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10 or G11 DG2.
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
 * relation to a specific subplatform (G10 or G11), whereas display workarounds
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
#define IS_DG2_GT_STEP(__i915, variant, since, until) \
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
	 IS_GT_STEP(__i915, since, until))

1412
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
1413 1414 1415
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1416 1417 1418
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1419

1420
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1421
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1422

1423
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1424 1425
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1426
	((gt)->info.engine_mask &						\
1427
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1428
})
1429 1430 1431 1432
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1433

1434 1435 1436 1437
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1438
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1439

1440 1441
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1442
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1443
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1444
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1445

1446
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1447

1448
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1449
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1450
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1451
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1452 1453 1454

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1455
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1456 1457 1458 1459 1460
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1461 1462
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1463
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1464
})
1465

1466
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1467
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1468
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1469

1470
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1471
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1472

1473
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1474
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1475

1476
/* WaRsDisableCoarsePowerGating:skl,cnl */
1477
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1478
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1479

1480
#define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
1481
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1482 1483
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1484

1485 1486 1487
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1488 1489
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1490 1491
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1492

1493
#define HAS_FW_BLC(dev_priv)	(GRAPHICS_VER(dev_priv) > 2)
1494
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
1495
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
1496

1497
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1498

1499
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
J
Jani Nikula 已提交
1500
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv))
1501

1502
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1503
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1504
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1505
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1506 1507
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1508
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (GRAPHICS_VER(dev_priv) >= 12)
1509
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1510

1511 1512
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1513
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1514

1515 1516
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1517
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1518

1519
#define HAS_MSO(i915)		(GRAPHICS_VER(i915) >= 12)
1520

1521 1522
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1523

1524 1525 1526
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

1527
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1528

1529
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1530
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1531

1532
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1533

1534
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1535

1536 1537
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1538 1539 1540
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
			    VDBOX_MASK(&dev_priv->gt))
1541

R
Rodrigo Vivi 已提交
1542
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1543

1544
#define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
1545

1546
/* DPF == dynamic parity feature */
1547
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1548 1549
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1550

1551
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1552
#define GEN9_FREQ_SCALER 3
1553

1554
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1555

1556
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1557

1558
#define HAS_VRR(i915)	(GRAPHICS_VER(i915) >= 11)
1559

1560 1561
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1562
/* Only valid when HAS_DISPLAY() is true */
1563
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1564
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1565

1566 1567 1568 1569 1570
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1571 1572 1573
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1574
static inline bool intel_vtd_active(void)
1575 1576
{
#ifdef CONFIG_INTEL_IOMMU
1577
	if (intel_iommu_gfx_mapped)
1578 1579
		return true;
#endif
1580 1581

	/* Running as a guest, we assume the host is enforcing VT'd */
1582
	return run_as_guest();
1583 1584
}

1585 1586
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1587
	return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active();
1588 1589
}

1590
static inline bool
1591
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1592
{
1593 1594 1595 1596 1597
	return IS_BROXTON(i915) && intel_vtd_active();
}

static inline bool
intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
1598
{
1599
	return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1600 1601
}

1602
/* i915_getparam.c */
1603 1604 1605
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1606
/* i915_gem.c */
1607 1608
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1609
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1610
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1611

1612 1613
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1614 1615
	/*
	 * A single pass should suffice to release all the freed objects (along
1616 1617 1618 1619 1620
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1621 1622
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1623
		rcu_barrier();
1624
	}
1625 1626
}

1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1637
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1638 1639
	 *
	 */
1640
	int pass = 3;
1641
	do {
1642
		flush_workqueue(i915->wq);
1643
		rcu_barrier();
1644
		i915_gem_drain_freed_objects(i915);
1645
	} while (--pass);
1646
	drain_workqueue(i915->wq);
1647 1648
}

C
Chris Wilson 已提交
1649
struct i915_vma * __must_check
1650 1651 1652 1653 1654 1655
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1656 1657
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1658 1659 1660 1661
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1662

1663 1664 1665
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1666
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1667
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1668
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1669

1670 1671
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1672 1673 1674
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1675

1676
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1677

M
Mika Kuoppala 已提交
1678 1679
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1680
	return atomic_read(&error->reset_count);
1681
}
1682

1683
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1684
					  const struct intel_engine_cs *engine)
1685
{
1686
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1687 1688
}

1689
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1690 1691
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1692
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1693
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1694
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1695
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1696
void i915_gem_resume(struct drm_i915_private *dev_priv);
1697

1698
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1699

1700 1701 1702
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1703 1704 1705
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1706
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1707

1708 1709
static inline struct i915_address_space *
i915_gem_vm_lookup(struct drm_i915_file_private *file_priv, u32 id)
1710
{
1711
	struct i915_address_space *vm;
1712

1713
	xa_lock(&file_priv->vm_xa);
1714
	vm = xa_load(&file_priv->vm_xa, id);
1715 1716 1717
	if (vm)
		kref_get(&vm->ref);
	xa_unlock(&file_priv->vm_xa);
1718

1719
	return vm;
1720 1721
}

1722
/* i915_gem_evict.c */
1723
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1724
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1725
					  unsigned long color,
1726
					  u64 start, u64 end,
1727
					  unsigned flags);
1728 1729 1730
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1731
int i915_gem_evict_vm(struct i915_address_space *vm);
1732

1733 1734 1735
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1736
				phys_addr_t size);
1737

1738
/* i915_gem_tiling.c */
1739
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1740
{
1741
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1742

1743
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1744
		i915_gem_object_is_tiled(obj);
1745 1746
}

1747 1748 1749 1750 1751
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1752
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1753

1754
/* i915_cmd_parser.c */
1755
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1756
int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1757
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1758
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1759
			    struct i915_vma *batch,
1760 1761
			    unsigned long batch_offset,
			    unsigned long batch_length,
1762
			    struct i915_vma *shadow,
1763
			    bool trampoline);
1764
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1765

1766 1767 1768 1769
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1770
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1771 1772
}

B
Ben Widawsky 已提交
1773 1774
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1775

1776 1777
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
1778 1779
	if (GRAPHICS_VER(i915) >= 11)
		return ICL_HWS_CSB_WRITE_INDEX;
1780 1781 1782 1783
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1784
static inline enum i915_map_type
1785 1786
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1787
{
1788 1789 1790 1791 1792 1793
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1794 1795
}

L
Linus Torvalds 已提交
1796
#endif