i915_drv.h 56.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53 54 55

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
56
#include <drm/drm_auth.h>
57
#include <drm/drm_cache.h>
58
#include <drm/drm_util.h>
59
#include <drm/drm_dsc.h>
60
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
61
#include <drm/drm_connector.h>
62
#include <drm/i915_mei_hdcp_interface.h>
63 64 65

#include "i915_params.h"
#include "i915_reg.h"
66
#include "i915_utils.h"
67

68 69 70 71
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
72
#include "display/intel_dsb.h"
73
#include "display/intel_frontbuffer.h"
74
#include "display/intel_global_state.h"
75
#include "display/intel_gmbus.h"
76 77
#include "display/intel_opregion.h"

78
#include "gem/i915_gem_context_types.h"
79
#include "gem/i915_gem_shrinker.h"
80 81
#include "gem/i915_gem_stolen.h"

82
#include "gt/intel_engine.h"
83
#include "gt/intel_gt_types.h"
84
#include "gt/intel_region_lmem.h"
85
#include "gt/intel_workarounds.h"
86
#include "gt/uc/intel_uc.h"
87

88
#include "intel_device_info.h"
89
#include "intel_memory_region.h"
90
#include "intel_pch.h"
91
#include "intel_runtime_pm.h"
92
#include "intel_step.h"
93
#include "intel_uncore.h"
94
#include "intel_wakeref.h"
95
#include "intel_wopcm.h"
96

97
#include "i915_gem.h"
98
#include "i915_gem_gtt.h"
99
#include "i915_gpu_error.h"
100
#include "i915_perf_types.h"
101
#include "i915_request.h"
102
#include "i915_scheduler.h"
103
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
104
#include "i915_vma.h"
105
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
106

107

L
Linus Torvalds 已提交
108 109 110 111 112
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
113 114
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
115

116 117
struct drm_i915_gem_object;

118 119 120 121 122 123
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
124
	HPD_PORT_A,
125 126 127
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
128
	HPD_PORT_E,
129 130 131 132 133 134
	HPD_PORT_TC1,
	HPD_PORT_TC2,
	HPD_PORT_TC3,
	HPD_PORT_TC4,
	HPD_PORT_TC5,
	HPD_PORT_TC6,
135

136 137 138
	HPD_NUM_PINS
};

139 140 141
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

142 143
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
144

145
struct i915_hotplug {
146
	struct delayed_work hotplug_work;
147

148 149
	const u32 *hpd, *pch_hpd;

150 151 152 153 154 155 156 157 158 159
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
160
	u32 retry_bits;
161 162 163 164 165 166
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

167 168 169
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
170
	unsigned int hpd_storm_threshold;
171 172
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
173

174 175 176 177 178 179 180 181 182 183
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

184 185 186 187 188 189
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
190

191
struct drm_i915_private;
192
struct i915_mm_struct;
193
struct i915_mmu_object;
194

195 196
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
197 198 199 200 201

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
202

203
	struct xarray context_xa;
204
	struct xarray vm_xa;
205

206
	unsigned int bsd_engine;
207

208 209 210 211 212 213 214
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
215
 */
216 217 218 219 220 221 222
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
223 224
};

L
Linus Torvalds 已提交
225 226 227
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
228 229
 * 1.2: Add Power Management
 * 1.3: Add vblank support
230
 * 1.4: Fix cmdbuffer path, add heap destroy
231
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
232 233
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
234 235
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
236
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
237 238
#define DRIVER_PATCHLEVEL	0

239 240 241
struct intel_overlay;
struct intel_overlay_error_state;

242
struct sdvo_device_mapping {
C
Chris Wilson 已提交
243
	u8 initialized;
244 245 246
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
247
	u8 i2c_pin;
248
	u8 ddc_pin;
249 250
};

251
struct intel_connector;
252
struct intel_encoder;
253
struct intel_atomic_state;
254
struct intel_cdclk_config;
255 256
struct intel_cdclk_state;
struct intel_cdclk_vals;
257
struct intel_initial_plane_config;
258
struct intel_crtc;
259 260
struct intel_limit;
struct dpll;
261

262
struct drm_i915_display_funcs {
263
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
264
			  struct intel_cdclk_config *cdclk_config);
265
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
266
			  const struct intel_cdclk_config *cdclk_config,
267
			  enum pipe pipe);
268
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
269 270
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
271 272
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
273
	void (*initial_watermarks)(struct intel_atomic_state *state,
274
				   struct intel_crtc *crtc);
275
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
276
					 struct intel_crtc *crtc);
277
	void (*optimize_watermarks)(struct intel_atomic_state *state,
278
				    struct intel_crtc *crtc);
279
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
280
	void (*update_wm)(struct intel_crtc *crtc);
281
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
282
	u8 (*calc_voltage_level)(int cdclk);
283 284 285
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
286
				struct intel_crtc_state *);
287 288
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
289 290
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
291 292 293 294
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
295
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
296
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
297 298 299 300 301 302
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
303 304
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
305
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
306
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
307 308 309 310 311
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
312

313
	int (*color_check)(struct intel_crtc_state *crtc_state);
314 315 316 317 318 319 320 321 322 323 324 325 326
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
327
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
328
	void (*read_luts)(struct intel_crtc_state *crtc_state);
329 330
};

331
struct intel_dmc {
332
	struct work_struct work;
333
	const char *fw_path;
334 335 336 337 338 339
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
340 341
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
342
	u32 dc_state;
343
	u32 target_dc_state;
344
	u32 allowed_dc_mask;
345
	intel_wakeref_t wakeref;
346 347
};

348 349
enum i915_cache_level {
	I915_CACHE_NONE = 0,
350 351 352 353 354
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
355
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
356 357
};

358 359
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

360
struct intel_fbc {
P
Paulo Zanoni 已提交
361 362 363
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
364
	unsigned threshold;
365 366
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
367
	struct intel_crtc *crtc;
368

369
	struct drm_mm_node compressed_fb;
370 371
	struct drm_mm_node *compressed_llb;

372 373
	bool false_color;

374
	bool active;
375
	bool activated;
376
	bool flip_pending;
377

378 379 380
	bool underrun_detected;
	struct work_struct underrun_work;

381 382 383 384 385
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
386 387 388
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
389
			u32 hsw_bdw_pixel_rate;
390 391 392 393 394 395 396
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
397 398 399 400 401 402 403 404
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
405

406
			u16 pixel_blend_mode;
407 408 409
		} plane;

		struct {
410
			const struct drm_format_info *format;
411
			unsigned int stride;
412
			u64 modifier;
413
		} fb;
414 415

		unsigned int fence_y_offset;
416
		u16 gen9_wa_cfb_stride;
417
		u16 interval;
418
		s8 fence_id;
419
		bool psr2_active;
420 421
	} state_cache;

422 423 424 425 426 427 428
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
429 430 431
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
432
			enum i9xx_plane_id i9xx_plane;
433 434 435
		} crtc;

		struct {
436
			const struct drm_format_info *format;
437
			unsigned int stride;
438
			u64 modifier;
439 440 441
		} fb;

		int cfb_size;
442
		unsigned int fence_y_offset;
443
		u16 gen9_wa_cfb_stride;
444
		u16 interval;
445
		s8 fence_id;
446
		bool plane_visible;
447 448
	} params;

449
	const char *no_fbc_reason;
450 451
};

452
/*
453 454 455 456 457 458 459 460 461 462 463 464 465 466
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
467 468
};

469
struct intel_dp;
470 471 472 473 474 475 476 477 478
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

479
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
480
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
481
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
482
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
483
#define QUIRK_INCREASE_T12_DELAY (1<<6)
484
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
485

486
struct intel_fbdev;
487
struct intel_fbc_work;
488

489 490
struct intel_gmbus {
	struct i2c_adapter adapter;
491
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
492
	u32 force_bit;
493
	u32 reg0;
494
	i915_reg_t gpio_reg;
495
	struct i2c_algo_bit_data bit_algo;
496 497 498
	struct drm_i915_private *dev_priv;
};

499
struct i915_suspend_saved_registers {
500
	u32 saveDSPARB;
J
Jesse Barnes 已提交
501 502
	u32 saveSWF0[16];
	u32 saveSWF1[16];
503
	u32 saveSWF3[3];
504
	u16 saveGCDGMBUS;
505
};
506

507
struct vlv_s0ix_state;
508

509
#define MAX_L3_SLICES 2
510
struct intel_l3_parity {
511
	u32 *remap_info[MAX_L3_SLICES];
512
	struct work_struct error_work;
513
	int which_slice;
514 515
};

516 517 518
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
519 520 521 522
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

523 524 525
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

526
	/**
527
	 * List of objects which are purgeable.
528
	 */
529 530
	struct list_head purge_list;

531
	/**
532
	 * List of objects which have allocated pages and are shrinkable.
533
	 */
534
	struct list_head shrink_list;
535

536 537 538 539 540
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
541 542 543 544 545
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
546

M
Matthew Auld 已提交
547 548 549 550 551
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

552 553
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

554
	struct notifier_block oom_notifier;
555
	struct notifier_block vmap_notifier;
556
	struct shrinker shrinker;
557

558
#ifdef CONFIG_MMU_NOTIFIER
559
	/**
560 561
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
562
	 */
563
	spinlock_t notifier_lock;
564
#endif
565

566 567 568
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
569 570
};

571 572
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

573 574 575 576 577 578 579 580 581
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

582 583 584
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

585 586
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

587
struct ddi_vbt_port_info {
588
	/* Non-NULL if port present. */
589
	struct intel_bios_encoder_data *devdata;
590

591 592
	int max_tmds_clock;

593
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
594
	u8 hdmi_level_shift;
595
	u8 hdmi_level_shift_set:1;
596

597 598
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
599

600
	int dp_max_link_rate;		/* 0 for not limited by VBT */
601 602
};

R
Rodrigo Vivi 已提交
603 604 605 606 607
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
608 609
};

610
struct intel_vbt_data {
611 612 613
	/* bdb version */
	u16 version;

614 615 616 617 618 619 620 621
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
622
	unsigned int int_lvds_support:1;
623 624
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
625
	unsigned int panel_type:4;
626 627
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
628
	enum drm_panel_orientation orientation;
629

630 631
	enum drrs_support_type drrs_type;

632 633 634 635 636
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
637
		bool low_vswing;
638 639 640
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
641
		bool hobl;
642
	} edp;
643

R
Rodrigo Vivi 已提交
644
	struct {
645
		bool enable;
R
Rodrigo Vivi 已提交
646 647 648 649
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
650 651
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
652
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
653 654
	} psr;

655 656
	struct {
		u16 pwm_freq_hz;
657
		bool present;
658
		bool active_low_pwm;
659
		u8 min_brightness;	/* min_brightness/255 of max */
660
		u8 controller;		/* brightness controller number */
661
		enum intel_backlight_type type;
662 663
	} backlight;

664 665 666
	/* MIPI DSI */
	struct {
		u16 panel_id;
667 668
		struct mipi_config *config;
		struct mipi_pps_data *pps;
669 670
		u16 bl_ports;
		u16 cabc_ports;
671 672 673
		u8 seq_version;
		u32 size;
		u8 *data;
674
		const u8 *sequence[MIPI_SEQ_MAX];
675
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
676
		enum drm_panel_orientation orientation;
677 678
	} dsi;

679 680
	int crt_ddc_pin;

681
	struct list_head display_devices;
682 683

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
684
	struct sdvo_device_mapping sdvo_mappings[2];
685 686
};

687 688 689 690 691
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

692
struct ilk_wm_values {
693 694 695
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
696 697 698 699
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

700
struct g4x_pipe_wm {
701 702
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
703
};
704

705
struct g4x_sr_wm {
706 707 708
	u16 plane;
	u16 cursor;
	u16 fbc;
709 710 711
};

struct vlv_wm_ddl_values {
712
	u8 plane[I915_MAX_PLANES];
713
};
714

715
struct vlv_wm_values {
716 717
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
718
	struct vlv_wm_ddl_values ddl[3];
719
	u8 level;
720
	bool cxsr;
721 722
};

723 724 725 726 727 728 729 730 731
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

732
struct skl_ddb_entry {
733
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
734 735
};

736
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
737
{
738
	return entry->end - entry->start;
739 740
}

741 742 743 744 745 746 747 748 749
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

750
struct i915_frontbuffer_tracking {
751
	spinlock_t lock;
752 753 754 755 756 757 758 759 760

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

761
struct i915_virtual_gpu {
762
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
763
	bool active;
764
	u32 caps;
765 766
};

767
struct intel_cdclk_config {
768
	unsigned int cdclk, vco, ref, bypass;
769
	u8 voltage_level;
770 771
};

772 773 774 775
struct i915_selftest_stash {
	atomic_t counter;
};

776
struct drm_i915_private {
777 778
	struct drm_device drm;

779 780 781
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

782 783 784
	/* i915 device parameters */
	struct i915_params params;

785
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
786
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
787
	struct intel_driver_caps caps;
788

789 790 791
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
792
	 * backed by stolen memory. Note that stolen_usable_size tells us
793 794 795 796
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
797 798 799 800
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
801

802 803 804 805 806 807 808 809 810
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
811
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
812

813
	struct intel_uncore uncore;
814
	struct intel_uncore_mmio_debug mmio_debug;
815

816 817
	struct i915_virtual_gpu vgpu;

818
	struct intel_gvt *gvt;
819

820 821
	struct intel_wopcm wopcm;

822
	struct intel_dmc dmc;
823

824
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
825

826 827 828 829 830
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
831 832
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
833
	 */
834
	u32 gpio_mmio_base;
835

836 837
	u32 hsw_psr_mmio_adjust;

838
	/* MMIO base address for MIPI regs */
839
	u32 mipi_mmio_base;
840

841
	u32 pps_mmio_base;
842

843 844
	wait_queue_head_t gmbus_wait_queue;

845
	struct pci_dev *bridge_dev;
846 847

	struct rb_root uabi_engines;
848 849 850 851 852 853

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

854 855
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
856 857
	/* Sideband mailbox protection */
	struct mutex sb_lock;
858
	struct pm_qos_request sb_qos;
859 860

	/** Cached value of IMR to avoid reads in updating the bitfield */
861 862 863 864
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
865
	u32 pipestat_irq_mask[I915_MAX_PIPES];
866

867
	struct i915_hotplug hotplug;
868
	struct intel_fbc fbc;
869
	struct i915_drrs drrs;
870
	struct intel_opregion opregion;
871
	struct intel_vbt_data vbt;
872

873 874
	bool preserve_bios_swizzle;

875 876 877
	/* overlay */
	struct intel_overlay *overlay;

878
	/* backlight registers and fields in struct intel_panel */
879
	struct mutex backlight_lock;
880

V
Ville Syrjälä 已提交
881 882 883
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

884
	unsigned int fsb_freq, mem_freq, is_ddr3;
885
	unsigned int skl_preferred_vco_freq;
886
	unsigned int max_cdclk_freq;
887

M
Mika Kahola 已提交
888
	unsigned int max_dotclk_freq;
889
	unsigned int hpll_freq;
890
	unsigned int fdi_pll_freq;
891
	unsigned int czclk_freq;
892

893
	struct {
894 895
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
896

897 898
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
899 900

		struct intel_global_obj obj;
901
	} cdclk;
902

903 904 905 906 907 908 909
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

910 911 912 913 914 915 916
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
917 918
	struct workqueue_struct *wq;

919 920
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
921 922
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
923

924 925 926 927 928
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
929
	unsigned short pch_id;
930 931 932

	unsigned long quirks;

933
	struct drm_atomic_state *modeset_restore_state;
934
	struct drm_modeset_acquire_ctx reset_ctx;
935

936
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
937

938
	struct i915_gem_mm mm;
939 940 941

	/* Kernel Modesetting */

942 943
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
944

945 946 947 948 949
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
950
	 */
951 952 953 954 955 956
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
957 958 959 960 961

		struct {
			int nssc;
			int ssc;
		} ref_clks;
962
	} dpll;
963

964 965
	struct list_head global_obj_list;

966
	/*
967 968
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
969
	 */
970
	u8 active_pipes;
971

972
	struct i915_wa_list gt_wa_list;
973

974 975
	struct i915_frontbuffer_tracking fb_tracking;

976 977 978 979 980
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

981
	bool mchbar_need_disable;
982

983 984
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
985 986 987 988 989 990 991 992
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

993 994 995 996 997
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
998

999
	struct i915_power_domains power_domains;
1000

1001
	struct i915_gpu_error gpu_error;
1002

1003 1004
	struct drm_i915_gem_object *vlv_pctx;

1005 1006
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1007
	struct work_struct fbdev_suspend_work;
1008 1009

	struct drm_property *broadcast_rgb_property;
1010
	struct drm_property *force_audio_property;
1011

I
Imre Deak 已提交
1012
	/* hda/i915 audio component */
1013
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1014
	bool audio_component_registered;
1015 1016 1017 1018 1019
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1020
	int audio_power_refcount;
1021
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1022

1023
	u32 fdi_rx_config;
1024

1025
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1026
	u32 chv_phy_control;
1027 1028 1029 1030 1031 1032
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1033
	u32 bxt_phy_grc;
1034

1035
	u32 suspend_count;
1036
	bool power_domains_suspended;
1037
	struct i915_suspend_saved_registers regfile;
1038
	struct vlv_s0ix_state *vlv_s0ix_state;
1039

1040
	enum {
1041 1042 1043 1044 1045
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1046

1047 1048
	u32 sagv_block_time_us;

1049 1050 1051 1052 1053 1054 1055
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1056
		u16 pri_latency[5];
1057
		/* sprite */
1058
		u16 spr_latency[5];
1059
		/* cursor */
1060
		u16 cur_latency[5];
1061 1062 1063 1064 1065
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1066
		u16 skl_latency[8];
1067 1068

		/* current hardware state */
1069 1070
		union {
			struct ilk_wm_values hw;
1071
			struct vlv_wm_values vlv;
1072
			struct g4x_wm_values g4x;
1073
		};
1074

1075
		u8 max_level;
1076 1077 1078 1079

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1080
		 * crtc_state->wm.need_postvbl_update.
1081 1082
		 */
		struct mutex wm_mutex;
1083 1084
	} wm;

1085
	struct dram_info {
1086
		bool wm_lv_0_adjust_needed;
1087
		u8 num_channels;
1088
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1089 1090 1091 1092 1093
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
1094 1095 1096
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
1097
		} type;
1098
		u8 num_qgv_points;
1099 1100
	} dram_info;

1101
	struct intel_bw_info {
1102 1103
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1104 1105
		u8 num_qgv_points;
		u8 num_planes;
1106 1107
	} max_bw[6];

1108
	struct intel_global_obj bw_obj;
1109

1110
	struct intel_runtime_pm runtime_pm;
1111

1112
	struct i915_perf perf;
1113

1114
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1115
	struct intel_gt gt;
1116 1117

	struct {
1118 1119 1120 1121
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1122 1123 1124 1125 1126 1127 1128 1129 1130 1131

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1132
	} gem;
1133

1134 1135
	u8 framestart_delay;

1136 1137 1138
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

1139 1140
	u8 pch_ssc_use;

1141 1142
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1143

1144 1145 1146
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1147 1148
	bool ipc_enabled;

1149 1150
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1151

1152 1153 1154 1155 1156 1157
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1158 1159
	struct i915_pmu pmu;

1160 1161 1162 1163 1164 1165
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1166 1167
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1168 1169 1170 1171
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1172
};
L
Linus Torvalds 已提交
1173

1174 1175
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1176
	return container_of(dev, struct drm_i915_private, drm);
1177 1178
}

1179
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1180
{
1181 1182 1183 1184 1185 1186
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1187 1188
}

1189
/* Simple iterator over all initialised engines */
1190 1191 1192 1193 1194
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1195 1196

/* Iterator over subset of engines selected by mask */
1197
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1198
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1199
	     (tmp__) ? \
1200
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1201
	     0;)
1202

1203 1204 1205 1206 1207 1208 1209 1210
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1211 1212 1213 1214 1215
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1216
#define I915_GTT_OFFSET_NONE ((u32)-1)
1217

1218 1219
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1220
 * considered to be the frontbuffer for the given plane interface-wise. This
1221 1222 1223 1224 1225
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1226
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1227 1228 1229 1230 1231
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1232
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1233
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1234
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1235 1236
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1237

1238
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1239
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1240
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1241

1242
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1243

1244 1245 1246 1247
/*
 * Deprecated: this will be replaced by individual IP checks:
 * GRAPHICS_VER(), MEDIA_VER() and DISPLAY_VER()
 */
1248
#define INTEL_GEN(dev_priv)		GRAPHICS_VER(dev_priv)
1249 1250 1251 1252 1253
/*
 * Deprecated: use IS_GRAPHICS_VER(), IS_MEDIA_VER() and IS_DISPLAY_VER() as
 * appropriate.
 */
#define IS_GEN_RANGE(dev_priv, s, e)	IS_GRAPHICS_VER(dev_priv, (s), (e))
1254 1255 1256 1257
/*
 * Deprecated: use GRAPHICS_VER(), MEDIA_VER() and DISPLAY_VER() as appropriate.
 */
#define IS_GEN(dev_priv, n)		(GRAPHICS_VER(dev_priv) == (n))
1258 1259 1260 1261 1262 1263 1264 1265 1266

#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics_ver)
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media_ver)
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

1267
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
1268
#define IS_DISPLAY_VER(i915, from, until) \
1269 1270
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

1271
#define REVID_FOREVER		0xff
1272
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1273

1274 1275
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1276 1277 1278 1279 1280 1281 1282 1283
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1284 1285
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
#define INTEL_GT_STEP(__i915) (RUNTIME_INFO(__i915)->step.gt_step)
1286 1287 1288 1289 1290 1291 1292 1293 1294

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) <= (until))

#define IS_GT_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GT_STEP(__i915) == STEP_NONE), \
	 INTEL_GT_STEP(__i915) >= (since) && INTEL_GT_STEP(__i915) <= (until))

1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1324
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1356

1357
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1358
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1359

T
Tvrtko Ursulin 已提交
1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1372
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1373 1374
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1375 1376 1377
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1378
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1379
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1380
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1381
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1382 1383 1384 1385 1386 1387 1388 1389 1390
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1391
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
T
Tvrtko Ursulin 已提交
1392
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1393
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1394 1395
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1396
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1397
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1398
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1399
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1400
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1401 1402
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1403 1404 1405 1406
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1407
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1408
				 INTEL_INFO(dev_priv)->gt == 3)
1409 1410
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1411
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1412
				 INTEL_INFO(dev_priv)->gt == 3)
1413
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1414
				 INTEL_INFO(dev_priv)->gt == 1)
1415
/* ULX machines are also considered ULT. */
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1426
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1427
				 INTEL_INFO(dev_priv)->gt == 2)
1428
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1429
				 INTEL_INFO(dev_priv)->gt == 3)
1430
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1431
				 INTEL_INFO(dev_priv)->gt == 4)
1432
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1433
				 INTEL_INFO(dev_priv)->gt == 2)
1434
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1435
				 INTEL_INFO(dev_priv)->gt == 3)
1436 1437
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1438 1439
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1440
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1441
				 INTEL_INFO(dev_priv)->gt == 2)
1442
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1443
				 INTEL_INFO(dev_priv)->gt == 3)
1444 1445 1446 1447 1448 1449 1450 1451

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1452 1453 1454 1455
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1456

1457 1458 1459 1460 1461 1462
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1463 1464 1465 1466 1467 1468
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1469 1470
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1471

1472 1473
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1474
#define BXT_REVID_A0		0x0
1475
#define BXT_REVID_A1		0x1
1476
#define BXT_REVID_B0		0x3
1477
#define BXT_REVID_B_LAST	0x8
1478
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1479

1480 1481
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1482

1483 1484 1485 1486
#define IS_KBL_GT_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GT_STEP(dev_priv, since, until))
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1487

1488 1489
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1
1490 1491
#define GLK_REVID_A2		0x2
#define GLK_REVID_B0		0x3
1492 1493 1494 1495

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1496 1497
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1498
#define CNL_REVID_C0		0x2
1499 1500 1501 1502

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1503 1504 1505 1506 1507 1508 1509 1510 1511
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

1512
#define EHL_REVID_A0            0x0
1513
#define EHL_REVID_B0            0x1
1514

1515 1516
#define IS_JSL_EHL_REVID(p, since, until) \
	(IS_JSL_EHL(p) && IS_REVID(p, since, until))
1517

1518
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1519 1520
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1521

1522
#define IS_TGL_UY_GT_STEP(__i915, since, until) \
1523 1524
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
1525

1526
#define IS_TGL_GT_STEP(__i915, since, until) \
1527 1528
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1529

1530 1531 1532 1533 1534 1535 1536
#define RKL_REVID_A0		0x0
#define RKL_REVID_B0		0x1
#define RKL_REVID_C0		0x4

#define IS_RKL_REVID(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_REVID(p, since, until))

1537 1538 1539 1540 1541 1542
#define DG1_REVID_A0		0x0
#define DG1_REVID_B0		0x1

#define IS_DG1_REVID(p, since, until) \
	(IS_DG1(p) && IS_REVID(p, since, until))

1543
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1544 1545
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1546

1547
#define IS_ADLS_GT_STEP(__i915, since, until) \
1548 1549
	(IS_ALDERLAKE_S(__i915) && \
	 IS_GT_STEP(__i915, since, until))
1550

1551 1552 1553 1554 1555 1556 1557 1558
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

#define IS_ADLP_GT_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_GT_STEP(__i915, since, until))

1559
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1560 1561
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1562

1563
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1564
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1565

1566
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1567 1568
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1569
	((gt)->info.engine_mask &						\
1570
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1571
})
1572 1573 1574 1575
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1576

1577 1578 1579 1580 1581 1582
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)

1583 1584
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1585
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1586
#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
1587
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1588

1589
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1590

1591
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1592
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1593
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1594
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1595

1596 1597
#define HAS_MASTER_UNIT_IRQ(dev_priv) (INTEL_INFO(dev_priv)->has_master_unit_irq)

1598 1599
#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1600
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1601 1602 1603 1604 1605
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1606 1607
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1608
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1609
})
1610

1611
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1612
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1613
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1614

1615
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1616
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1617

1618 1619 1620
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
	(IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))

1621
/* WaRsDisableCoarsePowerGating:skl,cnl */
1622 1623 1624 1625
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
	(IS_CANNONLAKE(dev_priv) ||					\
	 IS_SKL_GT3(dev_priv) ||					\
	 IS_SKL_GT4(dev_priv))
1626

1627
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1628 1629 1630
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1631

1632 1633 1634
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1635
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1636 1637
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1638 1639
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1640

1641
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1642
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1643
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1644

1645
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1646

1647
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1648

1649
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1650
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1651
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1652 1653
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1654
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (INTEL_GEN(dev_priv) >= 12)
1655
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1656

1657 1658
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1659
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1660

1661 1662
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1663
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1664

1665 1666
#define HAS_MSO(i915)		(INTEL_GEN(i915) >= 12)

1667 1668
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1669

1670
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1671

1672
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1673
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1674

1675
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1676

1677
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1678

1679 1680
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1681

R
Rodrigo Vivi 已提交
1682
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1683

1684
#define HAS_LSPCON(dev_priv) (IS_GEN_RANGE(dev_priv, 9, 10))
1685

1686
/* DPF == dynamic parity feature */
1687
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1688 1689
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1690

1691
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1692
#define GEN9_FREQ_SCALER 3
1693

1694
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1695

1696
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1697

1698 1699
#define HAS_VRR(i915)	(INTEL_GEN(i915) >= 12)

1700
/* Only valid when HAS_DISPLAY() is true */
1701
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1702
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1703

1704 1705 1706 1707 1708
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1709 1710 1711
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1712
static inline bool intel_vtd_active(void)
1713 1714
{
#ifdef CONFIG_INTEL_IOMMU
1715
	if (intel_iommu_gfx_mapped)
1716 1717
		return true;
#endif
1718 1719

	/* Running as a guest, we assume the host is enforcing VT'd */
1720
	return run_as_guest();
1721 1722
}

1723 1724 1725 1726 1727
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1728 1729 1730
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1731
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1732 1733
}

1734
/* i915_drv.c */
1735 1736
extern const struct dev_pm_ops i915_pm_ops;

1737
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1738
void i915_driver_remove(struct drm_i915_private *i915);
1739
void i915_driver_shutdown(struct drm_i915_private *i915);
1740 1741 1742

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1743

1744 1745 1746
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1747
/* i915_gem.c */
1748 1749
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1750
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1751
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1752

M
Matthew Auld 已提交
1753 1754
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1755 1756
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1757 1758
	/*
	 * A single pass should suffice to release all the freed objects (along
1759 1760 1761 1762 1763
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1764 1765
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1766
		rcu_barrier();
1767
	}
1768 1769
}

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1780
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1781 1782
	 *
	 */
1783
	int pass = 3;
1784
	do {
1785
		flush_workqueue(i915->wq);
1786
		rcu_barrier();
1787
		i915_gem_drain_freed_objects(i915);
1788
	} while (--pass);
1789
	drain_workqueue(i915->wq);
1790 1791
}

C
Chris Wilson 已提交
1792
struct i915_vma * __must_check
1793 1794 1795 1796 1797 1798
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1799 1800
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1801 1802 1803 1804
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1805

1806 1807 1808
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1809
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1810
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1811

1812 1813
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1814 1815 1816
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1817

1818
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1819

M
Mika Kuoppala 已提交
1820 1821
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1822
	return atomic_read(&error->reset_count);
1823
}
1824

1825
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1826
					  const struct intel_engine_cs *engine)
1827
{
1828
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1829 1830
}

1831
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1832 1833
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1834
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1835
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1836
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1837
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1838
void i915_gem_resume(struct drm_i915_private *dev_priv);
1839

1840
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1841

1842 1843 1844
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1845 1846 1847
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1848
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1849

1850 1851 1852
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
1853
	return xa_load(&file_priv->context_xa, id);
1854 1855
}

1856 1857 1858 1859 1860
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1861 1862 1863 1864 1865
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1866 1867 1868 1869

	return ctx;
}

1870
/* i915_gem_evict.c */
1871
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1872
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1873
					  unsigned long color,
1874
					  u64 start, u64 end,
1875
					  unsigned flags);
1876 1877 1878
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1879
int i915_gem_evict_vm(struct i915_address_space *vm);
1880

1881 1882 1883
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1884
				phys_addr_t size);
1885

1886
/* i915_gem_tiling.c */
1887
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1888
{
1889
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1890

1891
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1892
		i915_gem_object_is_tiled(obj);
1893 1894
}

1895 1896 1897 1898 1899
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1900
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1901

1902
/* i915_cmd_parser.c */
1903
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1904
int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1905
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1906 1907 1908
unsigned long *intel_engine_cmd_parser_alloc_jump_whitelist(u32 batch_length,
							    bool trampoline);

1909
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1910
			    struct i915_vma *batch,
1911 1912
			    unsigned long batch_offset,
			    unsigned long batch_length,
1913
			    struct i915_vma *shadow,
1914 1915 1916
			    unsigned long *jump_whitelist,
			    void *shadow_map,
			    const void *batch_map);
1917
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1918

1919 1920 1921 1922
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1923
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1924 1925
}

B
Ben Widawsky 已提交
1926 1927
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1928

1929
/* i915_mm.c */
1930 1931 1932
int remap_io_sg(struct vm_area_struct *vma,
		unsigned long addr, unsigned long size,
		struct scatterlist *sgl, resource_size_t iobase);
1933

1934 1935 1936 1937 1938 1939 1940 1941
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1942 1943 1944 1945 1946 1947
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
1948
#endif