i915_drv.h 57.0 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53 54 55

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
56
#include <drm/drm_auth.h>
57
#include <drm/drm_cache.h>
58
#include <drm/drm_util.h>
59
#include <drm/drm_dsc.h>
60
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
61
#include <drm/drm_connector.h>
62
#include <drm/i915_mei_hdcp_interface.h>
63 64 65

#include "i915_params.h"
#include "i915_reg.h"
66
#include "i915_utils.h"
67

68 69 70 71
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
72
#include "display/intel_dsb.h"
73
#include "display/intel_frontbuffer.h"
74
#include "display/intel_global_state.h"
75
#include "display/intel_gmbus.h"
76 77
#include "display/intel_opregion.h"

78
#include "gem/i915_gem_context_types.h"
79
#include "gem/i915_gem_shrinker.h"
80 81
#include "gem/i915_gem_stolen.h"

82
#include "gt/intel_engine.h"
83
#include "gt/intel_gt_types.h"
84
#include "gt/intel_region_lmem.h"
85
#include "gt/intel_workarounds.h"
86
#include "gt/uc/intel_uc.h"
87

88
#include "intel_device_info.h"
89
#include "intel_pch.h"
90
#include "intel_runtime_pm.h"
91
#include "intel_memory_region.h"
92
#include "intel_uncore.h"
93
#include "intel_wakeref.h"
94
#include "intel_wopcm.h"
95

96
#include "i915_gem.h"
97
#include "i915_gem_gtt.h"
98
#include "i915_gpu_error.h"
99
#include "i915_perf_types.h"
100
#include "i915_request.h"
101
#include "i915_scheduler.h"
102
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
103
#include "i915_vma.h"
104
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
105

106

L
Linus Torvalds 已提交
107 108 109 110 111
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
112 113
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
114

115 116
struct drm_i915_gem_object;

117 118 119 120 121 122
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
123
	HPD_PORT_A,
124 125 126
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
127
	HPD_PORT_E,
128 129 130 131 132 133
	HPD_PORT_TC1,
	HPD_PORT_TC2,
	HPD_PORT_TC3,
	HPD_PORT_TC4,
	HPD_PORT_TC5,
	HPD_PORT_TC6,
134

135 136 137
	HPD_NUM_PINS
};

138 139 140
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

141 142
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
143

144
struct i915_hotplug {
145
	struct delayed_work hotplug_work;
146

147 148
	const u32 *hpd, *pch_hpd;

149 150 151 152 153 154 155 156 157 158
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
159
	u32 retry_bits;
160 161 162 163 164 165
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

166 167 168
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
169
	unsigned int hpd_storm_threshold;
170 171
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
172

173 174 175 176 177 178 179 180 181 182
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

183 184 185 186 187 188
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
189

190
struct drm_i915_private;
191
struct i915_mm_struct;
192
struct i915_mmu_object;
193

194 195
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
196 197 198 199 200

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
201

202
	struct xarray context_xa;
203
	struct xarray vm_xa;
204

205
	unsigned int bsd_engine;
206

207 208 209 210 211 212 213
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
214
 */
215 216 217 218 219 220 221
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
222 223
};

L
Linus Torvalds 已提交
224 225 226
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
227 228
 * 1.2: Add Power Management
 * 1.3: Add vblank support
229
 * 1.4: Fix cmdbuffer path, add heap destroy
230
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
231 232
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
233 234
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
235
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
236 237
#define DRIVER_PATCHLEVEL	0

238 239 240
struct intel_overlay;
struct intel_overlay_error_state;

241
struct sdvo_device_mapping {
C
Chris Wilson 已提交
242
	u8 initialized;
243 244 245
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
246
	u8 i2c_pin;
247
	u8 ddc_pin;
248 249
};

250
struct intel_connector;
251
struct intel_encoder;
252
struct intel_atomic_state;
253
struct intel_cdclk_config;
254 255
struct intel_cdclk_state;
struct intel_cdclk_vals;
256
struct intel_initial_plane_config;
257
struct intel_crtc;
258 259
struct intel_limit;
struct dpll;
260

261
struct drm_i915_display_funcs {
262
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
263
			  struct intel_cdclk_config *cdclk_config);
264
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
265
			  const struct intel_cdclk_config *cdclk_config,
266
			  enum pipe pipe);
267
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
268 269
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
270 271
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
272
	void (*initial_watermarks)(struct intel_atomic_state *state,
273
				   struct intel_crtc *crtc);
274
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
275
					 struct intel_crtc *crtc);
276
	void (*optimize_watermarks)(struct intel_atomic_state *state,
277
				    struct intel_crtc *crtc);
278
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
279
	void (*update_wm)(struct intel_crtc *crtc);
280
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
281
	u8 (*calc_voltage_level)(int cdclk);
282 283 284
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
285
				struct intel_crtc_state *);
286 287
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
288 289
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
290 291 292 293
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
294
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
295
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
296 297 298 299 300 301
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
302 303
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
304
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
305
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
306 307 308 309 310
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
311

312
	int (*color_check)(struct intel_crtc_state *crtc_state);
313 314 315 316 317 318 319 320 321 322 323 324 325
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
326
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
327
	void (*read_luts)(struct intel_crtc_state *crtc_state);
328 329
};

330
struct intel_csr {
331
	struct work_struct work;
332
	const char *fw_path;
333 334 335 336 337 338
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
339 340
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
341
	u32 dc_state;
342
	u32 target_dc_state;
343
	u32 allowed_dc_mask;
344
	intel_wakeref_t wakeref;
345 346
};

347 348
enum i915_cache_level {
	I915_CACHE_NONE = 0,
349 350 351 352 353
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
354
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
355 356
};

357 358
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

359
struct intel_fbc {
P
Paulo Zanoni 已提交
360 361 362
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
363
	unsigned threshold;
364 365
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
366
	struct intel_crtc *crtc;
367

368
	struct drm_mm_node compressed_fb;
369 370
	struct drm_mm_node *compressed_llb;

371 372
	bool false_color;

373
	bool active;
374
	bool activated;
375
	bool flip_pending;
376

377 378 379
	bool underrun_detected;
	struct work_struct underrun_work;

380 381 382 383 384
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
385 386 387
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
388
			u32 hsw_bdw_pixel_rate;
389 390 391 392 393 394 395
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
396 397 398 399 400 401 402 403
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
404

405
			u16 pixel_blend_mode;
406 407 408
		} plane;

		struct {
409
			const struct drm_format_info *format;
410
			unsigned int stride;
411
			u64 modifier;
412
		} fb;
413 414

		unsigned int fence_y_offset;
415
		u16 gen9_wa_cfb_stride;
416
		u16 interval;
417
		s8 fence_id;
418
		bool psr2_active;
419 420
	} state_cache;

421 422 423 424 425 426 427
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
428 429 430
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
431
			enum i9xx_plane_id i9xx_plane;
432 433 434
		} crtc;

		struct {
435
			const struct drm_format_info *format;
436
			unsigned int stride;
437
			u64 modifier;
438 439 440
		} fb;

		int cfb_size;
441
		unsigned int fence_y_offset;
442
		u16 gen9_wa_cfb_stride;
443
		u16 interval;
444
		s8 fence_id;
445
		bool plane_visible;
446 447
	} params;

448
	const char *no_fbc_reason;
449 450
};

451
/*
452 453 454 455 456 457 458 459 460 461 462 463 464 465
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
466 467
};

468
struct intel_dp;
469 470 471 472 473 474 475 476 477
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

478
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
479
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
480
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
481
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
482
#define QUIRK_INCREASE_T12_DELAY (1<<6)
483
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
484

485
struct intel_fbdev;
486
struct intel_fbc_work;
487

488 489
struct intel_gmbus {
	struct i2c_adapter adapter;
490
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
491
	u32 force_bit;
492
	u32 reg0;
493
	i915_reg_t gpio_reg;
494
	struct i2c_algo_bit_data bit_algo;
495 496 497
	struct drm_i915_private *dev_priv;
};

498
struct i915_suspend_saved_registers {
499
	u32 saveDSPARB;
J
Jesse Barnes 已提交
500 501
	u32 saveSWF0[16];
	u32 saveSWF1[16];
502
	u32 saveSWF3[3];
503
	u16 saveGCDGMBUS;
504
};
505

506
struct vlv_s0ix_state;
507

508
#define MAX_L3_SLICES 2
509
struct intel_l3_parity {
510
	u32 *remap_info[MAX_L3_SLICES];
511
	struct work_struct error_work;
512
	int which_slice;
513 514
};

515 516 517
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
518 519 520 521
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

522 523 524
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

525
	/**
526
	 * List of objects which are purgeable.
527
	 */
528 529
	struct list_head purge_list;

530
	/**
531
	 * List of objects which have allocated pages and are shrinkable.
532
	 */
533
	struct list_head shrink_list;
534

535 536 537 538 539
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
540 541 542 543 544
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
545

M
Matthew Auld 已提交
546 547 548 549 550
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

551 552
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

553
	struct notifier_block oom_notifier;
554
	struct notifier_block vmap_notifier;
555
	struct shrinker shrinker;
556

557 558 559 560 561 562 563
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

564 565 566
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
567 568
};

569 570
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

571 572 573 574 575 576 577 578 579
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

580 581 582
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

583
struct ddi_vbt_port_info {
584
	/* Non-NULL if port present. */
585
	struct intel_bios_encoder_data *devdata;
586

587 588
	int max_tmds_clock;

589
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
590
	u8 hdmi_level_shift;
591
	u8 hdmi_level_shift_set:1;
592

593 594
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
595

596
	int dp_max_link_rate;		/* 0 for not limited by VBT */
597 598
};

R
Rodrigo Vivi 已提交
599 600 601 602 603
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
604 605
};

606
struct intel_vbt_data {
607 608 609
	/* bdb version */
	u16 version;

610 611 612 613 614 615 616 617
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
618
	unsigned int int_lvds_support:1;
619 620
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
621
	unsigned int panel_type:4;
622 623
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
624
	enum drm_panel_orientation orientation;
625

626 627
	enum drrs_support_type drrs_type;

628 629 630 631 632
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
633
		bool low_vswing;
634 635 636
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
637
		bool hobl;
638
	} edp;
639

R
Rodrigo Vivi 已提交
640
	struct {
641
		bool enable;
R
Rodrigo Vivi 已提交
642 643 644 645
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
646 647
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
648
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
649 650
	} psr;

651 652
	struct {
		u16 pwm_freq_hz;
653
		bool present;
654
		bool active_low_pwm;
655
		u8 min_brightness;	/* min_brightness/255 of max */
656
		u8 controller;		/* brightness controller number */
657
		enum intel_backlight_type type;
658 659
	} backlight;

660 661 662
	/* MIPI DSI */
	struct {
		u16 panel_id;
663 664
		struct mipi_config *config;
		struct mipi_pps_data *pps;
665 666
		u16 bl_ports;
		u16 cabc_ports;
667 668 669
		u8 seq_version;
		u32 size;
		u8 *data;
670
		const u8 *sequence[MIPI_SEQ_MAX];
671
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
672
		enum drm_panel_orientation orientation;
673 674
	} dsi;

675 676
	int crt_ddc_pin;

677
	struct list_head display_devices;
678 679

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
680
	struct sdvo_device_mapping sdvo_mappings[2];
681 682
};

683 684 685 686 687
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

688
struct ilk_wm_values {
689 690 691
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
692 693 694 695
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

696
struct g4x_pipe_wm {
697 698
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
699
};
700

701
struct g4x_sr_wm {
702 703 704
	u16 plane;
	u16 cursor;
	u16 fbc;
705 706 707
};

struct vlv_wm_ddl_values {
708
	u8 plane[I915_MAX_PLANES];
709
};
710

711
struct vlv_wm_values {
712 713
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
714
	struct vlv_wm_ddl_values ddl[3];
715
	u8 level;
716
	bool cxsr;
717 718
};

719 720 721 722 723 724 725 726 727
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

728
struct skl_ddb_entry {
729
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
730 731
};

732
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
733
{
734
	return entry->end - entry->start;
735 736
}

737 738 739 740 741 742 743 744 745
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

746
struct i915_frontbuffer_tracking {
747
	spinlock_t lock;
748 749 750 751 752 753 754 755 756

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

757
struct i915_virtual_gpu {
758
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
759
	bool active;
760
	u32 caps;
761 762
};

763
struct intel_cdclk_config {
764
	unsigned int cdclk, vco, ref, bypass;
765
	u8 voltage_level;
766 767
};

768 769 770 771
struct i915_selftest_stash {
	atomic_t counter;
};

772
struct drm_i915_private {
773 774
	struct drm_device drm;

775 776 777
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

778 779 780
	/* i915 device parameters */
	struct i915_params params;

781
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
782
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
783
	struct intel_driver_caps caps;
784

785 786 787
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
788
	 * backed by stolen memory. Note that stolen_usable_size tells us
789 790 791 792
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
793 794 795 796
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
797

798 799 800 801 802 803 804 805 806
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
807
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
808

809
	struct intel_uncore uncore;
810
	struct intel_uncore_mmio_debug mmio_debug;
811

812 813
	struct i915_virtual_gpu vgpu;

814
	struct intel_gvt *gvt;
815

816 817
	struct intel_wopcm wopcm;

818 819
	struct intel_csr csr;

820
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
821

822 823 824 825 826
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
827 828
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
829
	 */
830
	u32 gpio_mmio_base;
831

832 833
	u32 hsw_psr_mmio_adjust;

834
	/* MMIO base address for MIPI regs */
835
	u32 mipi_mmio_base;
836

837
	u32 pps_mmio_base;
838

839 840
	wait_queue_head_t gmbus_wait_queue;

841
	struct pci_dev *bridge_dev;
842 843

	struct rb_root uabi_engines;
844 845 846 847 848 849

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

850 851
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
852 853
	/* Sideband mailbox protection */
	struct mutex sb_lock;
854
	struct pm_qos_request sb_qos;
855 856

	/** Cached value of IMR to avoid reads in updating the bitfield */
857 858 859 860
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
861
	u32 pipestat_irq_mask[I915_MAX_PIPES];
862

863
	struct i915_hotplug hotplug;
864
	struct intel_fbc fbc;
865
	struct i915_drrs drrs;
866
	struct intel_opregion opregion;
867
	struct intel_vbt_data vbt;
868

869 870
	bool preserve_bios_swizzle;

871 872 873
	/* overlay */
	struct intel_overlay *overlay;

874
	/* backlight registers and fields in struct intel_panel */
875
	struct mutex backlight_lock;
876

V
Ville Syrjälä 已提交
877 878 879
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

880
	unsigned int fsb_freq, mem_freq, is_ddr3;
881
	unsigned int skl_preferred_vco_freq;
882
	unsigned int max_cdclk_freq;
883

M
Mika Kahola 已提交
884
	unsigned int max_dotclk_freq;
885
	unsigned int hpll_freq;
886
	unsigned int fdi_pll_freq;
887
	unsigned int czclk_freq;
888

889
	struct {
890 891
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
892

893 894
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
895 896

		struct intel_global_obj obj;
897
	} cdclk;
898

899 900 901 902 903 904 905
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

906 907 908 909 910 911 912
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
913 914
	struct workqueue_struct *wq;

915 916
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
917 918
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
919

920 921 922 923 924
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
925
	unsigned short pch_id;
926 927 928

	unsigned long quirks;

929
	struct drm_atomic_state *modeset_restore_state;
930
	struct drm_modeset_acquire_ctx reset_ctx;
931

932
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
933

934
	struct i915_gem_mm mm;
935
	DECLARE_HASHTABLE(mm_structs, 7);
936
	spinlock_t mm_lock;
937 938 939

	/* Kernel Modesetting */

940 941
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
942

943 944 945 946 947
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
948
	 */
949 950 951 952 953 954
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
955 956 957 958 959

		struct {
			int nssc;
			int ssc;
		} ref_clks;
960
	} dpll;
961

962 963
	struct list_head global_obj_list;

964
	/*
965 966
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
967
	 */
968
	u8 active_pipes;
969

970
	struct i915_wa_list gt_wa_list;
971

972 973
	struct i915_frontbuffer_tracking fb_tracking;

974 975 976 977 978
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

979
	bool mchbar_need_disable;
980

981 982
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
983 984 985 986 987 988 989 990
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

991 992 993 994 995
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
996

997
	struct i915_power_domains power_domains;
998

999
	struct i915_gpu_error gpu_error;
1000

1001 1002
	struct drm_i915_gem_object *vlv_pctx;

1003 1004
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1005
	struct work_struct fbdev_suspend_work;
1006 1007

	struct drm_property *broadcast_rgb_property;
1008
	struct drm_property *force_audio_property;
1009

I
Imre Deak 已提交
1010
	/* hda/i915 audio component */
1011
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1012
	bool audio_component_registered;
1013 1014 1015 1016 1017
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1018
	int audio_power_refcount;
1019
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1020

1021
	u32 fdi_rx_config;
1022

1023
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1024
	u32 chv_phy_control;
1025 1026 1027 1028 1029 1030
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1031
	u32 bxt_phy_grc;
1032

1033
	u32 suspend_count;
1034
	bool power_domains_suspended;
1035
	struct i915_suspend_saved_registers regfile;
1036
	struct vlv_s0ix_state *vlv_s0ix_state;
1037

1038
	enum {
1039 1040 1041 1042 1043
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1044

1045 1046
	u32 sagv_block_time_us;

1047 1048 1049 1050 1051 1052 1053
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1054
		u16 pri_latency[5];
1055
		/* sprite */
1056
		u16 spr_latency[5];
1057
		/* cursor */
1058
		u16 cur_latency[5];
1059 1060 1061 1062 1063
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1064
		u16 skl_latency[8];
1065 1066

		/* current hardware state */
1067 1068
		union {
			struct ilk_wm_values hw;
1069
			struct vlv_wm_values vlv;
1070
			struct g4x_wm_values g4x;
1071
		};
1072

1073
		u8 max_level;
1074 1075 1076 1077

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1078
		 * crtc_state->wm.need_postvbl_update.
1079 1080
		 */
		struct mutex wm_mutex;
1081 1082
	} wm;

1083
	struct dram_info {
1084
		bool wm_lv_0_adjust_needed;
1085
		u8 num_channels;
1086
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1087 1088 1089 1090 1091
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
1092 1093 1094
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
1095
		} type;
1096
		u8 num_qgv_points;
1097 1098
	} dram_info;

1099
	struct intel_bw_info {
1100 1101
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1102 1103
		u8 num_qgv_points;
		u8 num_planes;
1104 1105
	} max_bw[6];

1106
	struct intel_global_obj bw_obj;
1107

1108
	struct intel_runtime_pm runtime_pm;
1109

1110
	struct i915_perf perf;
1111

1112
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1113
	struct intel_gt gt;
1114 1115

	struct {
1116 1117 1118 1119
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1130
	} gem;
1131

1132 1133
	u8 framestart_delay;

1134 1135
	u8 pch_ssc_use;

1136 1137
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1138

1139 1140 1141
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1142 1143
	bool ipc_enabled;

1144 1145
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1146

1147 1148 1149 1150 1151 1152
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1153 1154
	struct i915_pmu pmu;

1155 1156 1157 1158 1159 1160
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1161 1162
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1163 1164 1165 1166
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1167
};
L
Linus Torvalds 已提交
1168

1169 1170
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1171
	return container_of(dev, struct drm_i915_private, drm);
1172 1173
}

1174
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1175
{
1176 1177 1178 1179 1180 1181
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1182 1183
}

1184
/* Simple iterator over all initialised engines */
1185 1186 1187 1188 1189
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1190 1191

/* Iterator over subset of engines selected by mask */
1192
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1193
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1194
	     (tmp__) ? \
1195
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1196
	     0;)
1197

1198 1199 1200 1201 1202 1203 1204 1205
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1206 1207 1208 1209 1210
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1211
#define I915_GTT_OFFSET_NONE ((u32)-1)
1212

1213 1214
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1215
 * considered to be the frontbuffer for the given plane interface-wise. This
1216 1217 1218 1219 1220
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1221
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1222 1223 1224 1225 1226
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1227
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1228
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1229
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1230 1231
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1232

1233
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1234
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1235
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1236

1237
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1238
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1239

1240 1241 1242 1243 1244
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.version)
#define IS_DISPLAY_RANGE(i915, from, until) \
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))
#define IS_DISPLAY_VER(i915, v) (DISPLAY_VER(i915) == (v))

1245
#define REVID_FOREVER		0xff
1246
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1247

1248 1249 1250
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1251
	GENMASK((e) - 1, (s) - 1))
1252

R
Rodrigo Vivi 已提交
1253
/* Returns true if Gen is in inclusive range [Start, End] */
1254
#define IS_GEN_RANGE(dev_priv, s, e) \
1255
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1256

1257 1258
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1259
	 INTEL_INFO(dev_priv)->gen == (n))
1260

1261 1262
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1263 1264 1265 1266 1267 1268 1269 1270
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1300
	return info->platform_mask[pi] & ((1 << INTEL_SUBPLATFORM_BITS) - 1);
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1332

1333
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1334
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1335

T
Tvrtko Ursulin 已提交
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1348
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1349 1350
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1351 1352 1353
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1354
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1355
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1356
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1357
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1358 1359 1360 1361 1362 1363 1364 1365 1366
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1367
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
T
Tvrtko Ursulin 已提交
1368
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1369
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1370 1371
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1372
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1373
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1374
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1375
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1376 1377
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1378 1379 1380 1381
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1382
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1383
				 INTEL_INFO(dev_priv)->gt == 3)
1384 1385
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1386
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1387
				 INTEL_INFO(dev_priv)->gt == 3)
1388
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1389
				 INTEL_INFO(dev_priv)->gt == 1)
1390
/* ULX machines are also considered ULT. */
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1401
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1402
				 INTEL_INFO(dev_priv)->gt == 2)
1403
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1404
				 INTEL_INFO(dev_priv)->gt == 3)
1405
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1406
				 INTEL_INFO(dev_priv)->gt == 4)
1407
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1408
				 INTEL_INFO(dev_priv)->gt == 2)
1409
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1410
				 INTEL_INFO(dev_priv)->gt == 3)
1411 1412
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1413 1414
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1415
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1416
				 INTEL_INFO(dev_priv)->gt == 2)
1417
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1418
				 INTEL_INFO(dev_priv)->gt == 3)
1419 1420 1421 1422 1423 1424 1425 1426

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1427 1428 1429 1430
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1431

1432 1433 1434 1435 1436 1437
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1438 1439 1440 1441 1442 1443
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1444 1445
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1446

1447 1448
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1449
#define BXT_REVID_A0		0x0
1450
#define BXT_REVID_A1		0x1
1451
#define BXT_REVID_B0		0x3
1452
#define BXT_REVID_B_LAST	0x8
1453
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1454

1455 1456
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1457

1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485
enum {
	KBL_REVID_A0,
	KBL_REVID_B0,
	KBL_REVID_B1,
	KBL_REVID_C0,
	KBL_REVID_D0,
	KBL_REVID_D1,
	KBL_REVID_E0,
	KBL_REVID_F0,
	KBL_REVID_G0,
};

struct i915_rev_steppings {
	u8 gt_stepping;
	u8 disp_stepping;
};

/* Defined in intel_workarounds.c */
extern const struct i915_rev_steppings kbl_revids[];

#define IS_KBL_GT_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && \
	 kbl_revids[INTEL_REVID(dev_priv)].gt_stepping >= since && \
	 kbl_revids[INTEL_REVID(dev_priv)].gt_stepping <= until)
#define IS_KBL_DISP_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && \
	 kbl_revids[INTEL_REVID(dev_priv)].disp_stepping >= since && \
	 kbl_revids[INTEL_REVID(dev_priv)].disp_stepping <= until)
M
Mika Kuoppala 已提交
1486

1487 1488
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1
1489 1490
#define GLK_REVID_A2		0x2
#define GLK_REVID_B0		0x3
1491 1492 1493 1494

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1495 1496
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1497
#define CNL_REVID_C0		0x2
1498 1499 1500 1501

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1502 1503 1504 1505 1506 1507 1508 1509 1510
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

1511
#define EHL_REVID_A0            0x0
1512
#define EHL_REVID_B0            0x1
1513

1514 1515
#define IS_JSL_EHL_REVID(p, since, until) \
	(IS_JSL_EHL(p) && IS_REVID(p, since, until))
1516

1517
enum {
1518
	STEP_A0,
1519
	STEP_A2,
1520 1521 1522 1523
	STEP_B0,
	STEP_B1,
	STEP_C0,
	STEP_D0,
1524 1525
};

1526 1527
#define TGL_UY_REVID_STEP_TBL_SIZE	4
#define TGL_REVID_STEP_TBL_SIZE		2
1528
#define ADLS_REVID_STEP_TBL_SIZE	13
1529

1530 1531
extern const struct i915_rev_steppings tgl_uy_revid_step_tbl[TGL_UY_REVID_STEP_TBL_SIZE];
extern const struct i915_rev_steppings tgl_revid_step_tbl[TGL_REVID_STEP_TBL_SIZE];
1532
extern const struct i915_rev_steppings adls_revid_step_tbl[ADLS_REVID_STEP_TBL_SIZE];
1533 1534

static inline const struct i915_rev_steppings *
1535
tgl_stepping_get(struct drm_i915_private *dev_priv)
1536
{
1537 1538
	u8 revid = INTEL_REVID(dev_priv);
	u8 size;
1539
	const struct i915_rev_steppings *revid_step_tbl;
1540

1541 1542 1543 1544
	if (IS_ALDERLAKE_S(dev_priv)) {
		revid_step_tbl = adls_revid_step_tbl;
		size = ARRAY_SIZE(adls_revid_step_tbl);
	} else if (IS_TGL_U(dev_priv) || IS_TGL_Y(dev_priv)) {
1545 1546
		revid_step_tbl = tgl_uy_revid_step_tbl;
		size = ARRAY_SIZE(tgl_uy_revid_step_tbl);
1547
	} else {
1548 1549
		revid_step_tbl = tgl_revid_step_tbl;
		size = ARRAY_SIZE(tgl_revid_step_tbl);
1550 1551 1552 1553
	}

	revid = min_t(u8, revid, size - 1);

1554
	return &revid_step_tbl[revid];
1555
}
M
Mika Kuoppala 已提交
1556

1557
#define IS_TGL_DISP_STEPPING(p, since, until) \
1558
	(IS_TIGERLAKE(p) && \
1559 1560
	 tgl_stepping_get(p)->disp_stepping >= (since) && \
	 tgl_stepping_get(p)->disp_stepping <= (until))
1561

1562
#define IS_TGL_UY_GT_STEPPING(p, since, until) \
1563
	((IS_TGL_U(p) || IS_TGL_Y(p)) && \
1564 1565
	 tgl_stepping_get(p)->gt_stepping >= (since) && \
	 tgl_stepping_get(p)->gt_stepping <= (until))
1566

1567
#define IS_TGL_GT_STEPPING(p, since, until) \
1568 1569
	(IS_TIGERLAKE(p) && \
	 !(IS_TGL_U(p) || IS_TGL_Y(p)) && \
1570 1571
	 tgl_stepping_get(p)->gt_stepping >= (since) && \
	 tgl_stepping_get(p)->gt_stepping <= (until))
M
Mika Kuoppala 已提交
1572

1573 1574 1575 1576 1577 1578 1579
#define RKL_REVID_A0		0x0
#define RKL_REVID_B0		0x1
#define RKL_REVID_C0		0x4

#define IS_RKL_REVID(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_REVID(p, since, until))

1580 1581 1582 1583 1584 1585
#define DG1_REVID_A0		0x0
#define DG1_REVID_B0		0x1

#define IS_DG1_REVID(p, since, until) \
	(IS_DG1(p) && IS_REVID(p, since, until))

1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
#define IS_ADLS_DISP_STEPPING(p, since, until) \
	(IS_ALDERLAKE_S(p) && \
	 tgl_stepping_get(p)->disp_stepping >= (since) && \
	 tgl_stepping_get(p)->disp_stepping <= (until))

#define IS_ADLS_GT_STEPPING(p, since, until) \
	(IS_ALDERLAKE_S(p) && \
	 tgl_stepping_get(p)->gt_stepping >= (since) && \
	 tgl_stepping_get(p)->gt_stepping <= (until))

1596
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1597 1598
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1599

1600
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1601
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1602

1603
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1604 1605
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1606
	((gt)->info.engine_mask &						\
1607
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1608
})
1609 1610 1611 1612
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1613

1614 1615 1616 1617 1618 1619
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)

1620 1621
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1622
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1623
#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
1624
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1625

1626
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1627

1628
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1629
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1630
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1631
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1632

1633 1634
#define HAS_MASTER_UNIT_IRQ(dev_priv) (INTEL_INFO(dev_priv)->has_master_unit_irq)

1635 1636
#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1637
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1638 1639 1640 1641 1642
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1643 1644
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1645
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1646
})
1647

1648
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1649
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1650
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1651

1652
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1653
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1654

1655 1656 1657
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
	(IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))

1658
/* WaRsDisableCoarsePowerGating:skl,cnl */
1659 1660 1661 1662
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
	(IS_CANNONLAKE(dev_priv) ||					\
	 IS_SKL_GT3(dev_priv) ||					\
	 IS_SKL_GT4(dev_priv))
1663

1664
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1665 1666 1667
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1668

1669 1670 1671
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1672
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1673 1674
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1675 1676
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1677

1678
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1679
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1680
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1681

1682
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1683

1684
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1685

1686
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1687
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1688
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1689 1690
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1691
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (INTEL_GEN(dev_priv) >= 12)
1692
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1693

1694 1695
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1696
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1697

1698 1699
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1700
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1701

1702 1703
#define HAS_MSO(i915)		(INTEL_GEN(i915) >= 12)

1704 1705
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1706

1707
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1708

1709
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1710
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1711

1712
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1713

1714
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1715

1716 1717
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1718

R
Rodrigo Vivi 已提交
1719
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1720

1721
#define HAS_LSPCON(dev_priv) (IS_GEN_RANGE(dev_priv, 9, 10))
1722

1723
/* DPF == dynamic parity feature */
1724
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1725 1726
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1727

1728
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1729
#define GEN9_FREQ_SCALER 3
1730

1731
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1732

1733
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1734

1735 1736
#define HAS_VRR(i915)	(INTEL_GEN(i915) >= 12)

1737
/* Only valid when HAS_DISPLAY() is true */
1738
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1739
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1740

1741 1742 1743 1744 1745
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1746 1747 1748
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1749
static inline bool intel_vtd_active(void)
1750 1751
{
#ifdef CONFIG_INTEL_IOMMU
1752
	if (intel_iommu_gfx_mapped)
1753 1754
		return true;
#endif
1755 1756

	/* Running as a guest, we assume the host is enforcing VT'd */
1757
	return run_as_guest();
1758 1759
}

1760 1761 1762 1763 1764
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1765 1766 1767
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1768
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1769 1770
}

1771
/* i915_drv.c */
1772 1773
extern const struct dev_pm_ops i915_pm_ops;

1774
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1775
void i915_driver_remove(struct drm_i915_private *i915);
1776
void i915_driver_shutdown(struct drm_i915_private *i915);
1777 1778 1779

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1780

1781 1782 1783
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1784
/* i915_gem.c */
1785 1786
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1787
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1788
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1789

M
Matthew Auld 已提交
1790 1791
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1792 1793
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1794 1795
	/*
	 * A single pass should suffice to release all the freed objects (along
1796 1797 1798 1799 1800
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1801 1802
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1803
		rcu_barrier();
1804
	}
1805 1806
}

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1817
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1818 1819
	 *
	 */
1820
	int pass = 3;
1821
	do {
1822
		flush_workqueue(i915->wq);
1823
		rcu_barrier();
1824
		i915_gem_drain_freed_objects(i915);
1825
	} while (--pass);
1826
	drain_workqueue(i915->wq);
1827 1828
}

C
Chris Wilson 已提交
1829
struct i915_vma * __must_check
1830 1831 1832 1833 1834 1835
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1836 1837
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1838 1839 1840 1841
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1842

1843 1844 1845
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1846
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1847
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1848

1849 1850
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1851 1852 1853
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1854

1855
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1856

M
Mika Kuoppala 已提交
1857 1858
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1859
	return atomic_read(&error->reset_count);
1860
}
1861

1862
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1863
					  const struct intel_engine_cs *engine)
1864
{
1865
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1866 1867
}

1868
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1869 1870
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1871
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1872
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1873
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1874
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1875
void i915_gem_resume(struct drm_i915_private *dev_priv);
1876

1877
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1878

1879 1880 1881
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1882 1883 1884
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1885
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1886

1887 1888 1889
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
1890
	return xa_load(&file_priv->context_xa, id);
1891 1892
}

1893 1894 1895 1896 1897
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1898 1899 1900 1901 1902
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1903 1904 1905 1906

	return ctx;
}

1907
/* i915_gem_evict.c */
1908
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1909
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1910
					  unsigned long color,
1911
					  u64 start, u64 end,
1912
					  unsigned flags);
1913 1914 1915
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1916
int i915_gem_evict_vm(struct i915_address_space *vm);
1917

1918 1919 1920
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1921
				phys_addr_t size);
1922

1923
/* i915_gem_tiling.c */
1924
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1925
{
1926
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1927

1928
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1929
		i915_gem_object_is_tiled(obj);
1930 1931
}

1932 1933 1934 1935 1936
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1937
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1938

1939
/* i915_cmd_parser.c */
1940
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1941
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1942
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1943
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1944
			    struct i915_vma *batch,
1945 1946
			    unsigned long batch_offset,
			    unsigned long batch_length,
1947 1948 1949
			    struct i915_vma *shadow,
			    bool trampoline);
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1950

1951 1952 1953 1954
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1955
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1956 1957
}

B
Ben Widawsky 已提交
1958 1959
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1960

1961 1962 1963 1964
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);
1965 1966 1967
int remap_io_sg(struct vm_area_struct *vma,
		unsigned long addr, unsigned long size,
		struct scatterlist *sgl, resource_size_t iobase);
1968

1969 1970 1971 1972 1973 1974 1975 1976
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1977 1978 1979 1980 1981 1982
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
1983
#endif