i915_drv.h 77.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69 70 71 72
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
#include "display/intel_frontbuffer.h"
#include "display/intel_opregion.h"

73 74
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
75
#include "gt/intel_gt_types.h"
76
#include "gt/intel_workarounds.h"
77
#include "gt/uc/intel_uc.h"
78

79
#include "intel_device_info.h"
80
#include "intel_runtime_pm.h"
81
#include "intel_uncore.h"
82
#include "intel_wakeref.h"
83
#include "intel_wopcm.h"
84

85
#include "i915_gem.h"
86
#include "gem/i915_gem_context_types.h"
J
Joonas Lahtinen 已提交
87
#include "i915_gem_fence_reg.h"
88
#include "i915_gem_gtt.h"
89
#include "i915_gpu_error.h"
90
#include "i915_request.h"
91
#include "i915_scheduler.h"
92
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
93
#include "i915_vma.h"
94
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
95

96 97
#include "intel_gvt.h"

L
Linus Torvalds 已提交
98 99 100 101 102
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
103 104
#define DRIVER_DATE		"20190730"
#define DRIVER_TIMESTAMP	1564512624
L
Linus Torvalds 已提交
105

R
Rob Clark 已提交
106 107 108 109 110 111 112 113 114
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
115
	if (unlikely(__ret_warn_on))					\
116
		if (!WARN(i915_modparams.verbose_state_checks, format))	\
R
Rob Clark 已提交
117 118 119 120
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

121 122
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
123

124
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
125

126 127 128 129
int __i915_inject_load_error(struct drm_i915_private *i915, int err,
			     const char *func, int line);
#define i915_inject_load_error(_i915, _err) \
	__i915_inject_load_error((_i915), (_err), __func__, __LINE__)
130 131
bool i915_error_injected(void);

132
#else
133

134
#define i915_inject_load_error(_i915, _err) 0
135 136
#define i915_error_injected() false

137
#endif
138

139 140
#define i915_inject_probe_failure(i915) i915_inject_load_error((i915), -ENODEV)

141
#define i915_probe_error(i915, fmt, ...)				   \
142 143 144
	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
		      fmt, ##__VA_ARGS__)

145 146
struct drm_i915_gem_object;

147 148 149 150 151 152
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
153
	HPD_PORT_A,
154 155 156
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
157
	HPD_PORT_E,
158
	HPD_PORT_F,
159 160 161 162
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

163 164 165
	HPD_NUM_PINS
};

166 167 168
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

169 170
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
171

172
struct i915_hotplug {
173
	struct delayed_work hotplug_work;
174 175 176 177 178 179 180 181 182 183 184

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
185
	u32 retry_bits;
186 187 188 189 190 191
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

192 193 194
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
195
	unsigned int hpd_storm_threshold;
196 197
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
198

199 200 201 202 203 204 205 206 207 208
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

209 210 211 212 213 214
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
215

216
struct drm_i915_private;
217
struct i915_mm_struct;
218
struct i915_mmu_object;
219

220 221 222 223 224 225 226 227
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
228

229
	struct idr context_idr;
230
	struct mutex context_idr_lock; /* guards context_idr */
231

232 233 234
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

235
	unsigned int bsd_engine;
236

237 238 239 240 241 242 243
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
244
 */
245 246 247 248 249 250 251
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
252 253
};

L
Linus Torvalds 已提交
254 255 256
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
257 258
 * 1.2: Add Power Management
 * 1.3: Add vblank support
259
 * 1.4: Fix cmdbuffer path, add heap destroy
260
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
261 262
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
263 264
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
265
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
266 267
#define DRIVER_PATCHLEVEL	0

268 269 270
struct intel_overlay;
struct intel_overlay_error_state;

271
struct sdvo_device_mapping {
C
Chris Wilson 已提交
272
	u8 initialized;
273 274 275
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
276
	u8 i2c_pin;
277
	u8 ddc_pin;
278 279
};

280
struct intel_connector;
281
struct intel_encoder;
282
struct intel_atomic_state;
283
struct intel_crtc_state;
284
struct intel_initial_plane_config;
285
struct intel_crtc;
286 287
struct intel_limit;
struct dpll;
288
struct intel_cdclk_state;
289

290
struct drm_i915_display_funcs {
291 292
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
293
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
294 295
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
296 297
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
298 299
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
300
	void (*initial_watermarks)(struct intel_atomic_state *state,
301
				   struct intel_crtc_state *crtc_state);
302
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
303
					 struct intel_crtc_state *crtc_state);
304
	void (*optimize_watermarks)(struct intel_atomic_state *state,
305
				    struct intel_crtc_state *crtc_state);
306
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
307
	void (*update_wm)(struct intel_crtc *crtc);
308
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
309 310 311
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
312
				struct intel_crtc_state *);
313 314
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
315 316
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
317
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
318
			    struct intel_atomic_state *old_state);
319
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
320 321
			     struct intel_atomic_state *old_state);
	void (*update_crtcs)(struct intel_atomic_state *state);
322 323 324 325 326 327
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
328 329
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
330
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
331
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
332 333 334 335 336
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
337

338
	int (*color_check)(struct intel_crtc_state *crtc_state);
339 340 341 342 343 344 345 346 347 348 349 350 351
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
352
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
353
	void (*read_luts)(struct intel_crtc_state *crtc_state);
354 355
};

356
struct intel_csr {
357
	struct work_struct work;
358
	const char *fw_path;
359 360 361 362 363 364
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
365 366
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
367 368
	u32 dc_state;
	u32 allowed_dc_mask;
369
	intel_wakeref_t wakeref;
370 371
};

372 373
enum i915_cache_level {
	I915_CACHE_NONE = 0,
374 375 376 377 378
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
379
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
380 381
};

382 383
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

384
struct intel_fbc {
P
Paulo Zanoni 已提交
385 386 387
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
388
	unsigned threshold;
389 390
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
391
	unsigned int visible_pipes_mask;
392
	struct intel_crtc *crtc;
393

394
	struct drm_mm_node compressed_fb;
395 396
	struct drm_mm_node *compressed_llb;

397 398
	bool false_color;

399
	bool enabled;
400
	bool active;
401
	bool flip_pending;
402

403 404 405
	bool underrun_detected;
	struct work_struct underrun_work;

406 407 408 409 410
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
411
	struct intel_fbc_state_cache {
412
		struct i915_vma *vma;
413
		unsigned long flags;
414

415 416
		struct {
			unsigned int mode_flags;
417
			u32 hsw_bdw_pixel_rate;
418 419 420 421 422 423 424
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
425 426 427 428 429 430 431 432
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
433 434

			int y;
435

436
			u16 pixel_blend_mode;
437 438 439
		} plane;

		struct {
440
			const struct drm_format_info *format;
441 442 443 444
			unsigned int stride;
		} fb;
	} state_cache;

445 446 447 448 449 450 451
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
452
	struct intel_fbc_reg_params {
453
		struct i915_vma *vma;
454
		unsigned long flags;
455

456 457
		struct {
			enum pipe pipe;
458
			enum i9xx_plane_id i9xx_plane;
459 460 461 462
			unsigned int fence_y_offset;
		} crtc;

		struct {
463
			const struct drm_format_info *format;
464 465 466 467
			unsigned int stride;
		} fb;

		int cfb_size;
468
		unsigned int gen9_wa_cfb_stride;
469 470
	} params;

471
	const char *no_fbc_reason;
472 473
};

474
/*
475 476 477 478 479 480 481 482 483 484 485 486 487 488
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
489 490
};

491
struct intel_dp;
492 493 494 495 496 497 498 499 500
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
501
struct i915_psr {
502
	struct mutex lock;
503 504 505 506 507

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
508
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
509 510 511
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
512
	bool sink_support;
513
	bool enabled;
514
	struct intel_dp *dp;
515
	enum pipe pipe;
516
	bool active;
517
	struct work_struct work;
518
	unsigned busy_frontbuffer_bits;
519
	bool sink_psr2_support;
520
	bool link_standby;
521
	bool colorimetry_support;
522
	bool psr2_enabled;
523
	u8 sink_sync_latency;
524 525
	ktime_t last_entry_attempt;
	ktime_t last_exit;
526
	bool sink_not_reliable;
527
	bool irq_aux_error;
528
	u16 su_x_granularity;
529
};
530

531 532 533 534 535 536
/*
 * Sorted by south display engine compatibility.
 * If the new PCH comes with a south display engine that is not
 * inherited from the latest item, please do not add it to the
 * end. Instead, add it right after its "parent" PCH.
 */
537
enum intel_pch {
R
Rodrigo Vivi 已提交
538
	PCH_NOP = -1,	/* PCH without south display */
539
	PCH_NONE = 0,	/* No PCH present */
540
	PCH_IBX,	/* Ibexpeak PCH */
541 542
	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
V
Ville Syrjälä 已提交
543
	PCH_SPT,        /* Sunrisepoint/Kaby Lake PCH */
544
	PCH_CNP,        /* Cannon/Comet Lake PCH */
545
	PCH_ICP,	/* Ice Lake PCH */
546
	PCH_MCC,        /* Mule Creek Canyon PCH */
547
	PCH_TGP,	/* Tiger Lake PCH */
548 549
};

550
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
551
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
552
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
553
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
554
#define QUIRK_INCREASE_T12_DELAY (1<<6)
555
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
556

557
struct intel_fbdev;
558
struct intel_fbc_work;
559

560 561
struct intel_gmbus {
	struct i2c_adapter adapter;
562
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
563
	u32 force_bit;
564
	u32 reg0;
565
	i915_reg_t gpio_reg;
566
	struct i2c_algo_bit_data bit_algo;
567 568 569
	struct drm_i915_private *dev_priv;
};

570
struct i915_suspend_saved_registers {
571
	u32 saveDSPARB;
J
Jesse Barnes 已提交
572
	u32 saveFBC_CONTROL;
573 574
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
575 576
	u32 saveSWF0[16];
	u32 saveSWF1[16];
577
	u32 saveSWF3[3];
578
	u64 saveFENCE[I915_MAX_NUM_FENCES];
579
	u32 savePCH_PORT_HOTPLUG;
580
	u16 saveGCDGMBUS;
581
};
582

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
641
	u32 pcbr;
642 643 644
	u32 clock_gate_dis2;
};

645
struct intel_rps_ei {
646
	ktime_t ktime;
647 648
	u32 render_c0;
	u32 media_c0;
649 650
};

651
struct intel_rps {
652 653
	struct mutex lock; /* protects enabling and the worker */

I
Imre Deak 已提交
654 655 656 657
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
658
	struct work_struct work;
I
Imre Deak 已提交
659
	bool interrupts_enabled;
660
	u32 pm_iir;
661

662
	/* PM interrupt bits that should never be masked */
663
	u32 pm_intrmsk_mbz;
664

665 666 667 668 669 670 671 672 673 674 675 676 677 678 679
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
680
	u8 boost_freq;		/* Frequency to request when wait boosting */
681
	u8 idle_freq;		/* Frequency to request when we are idle */
682 683 684
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
685
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
686

687
	int last_adj;
C
Chris Wilson 已提交
688 689 690 691 692 693 694 695 696 697

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
698

699
	bool enabled;
700 701
	atomic_t num_waiters;
	atomic_t boosts;
702

703
	/* manual wa residency calculations */
704
	struct intel_rps_ei ei;
705 706
};

707 708
struct intel_rc6 {
	bool enabled;
709 710
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
711 712 713 714 715 716
};

struct intel_llc_pstate {
	bool enabled;
};

717 718
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
719 720
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
721 722
};

D
Daniel Vetter 已提交
723 724 725
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

726 727 728 729 730 731 732 733 734 735 736
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
737
	u64 last_time2;
738 739 740 741 742 743 744
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

745
#define MAX_L3_SLICES 2
746
struct intel_l3_parity {
747
	u32 *remap_info[MAX_L3_SLICES];
748
	struct work_struct error_work;
749
	int which_slice;
750 751
};

752 753 754
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
755 756 757 758
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

759 760 761
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

762
	/**
763
	 * List of objects which are purgeable.
764
	 */
765 766
	struct list_head purge_list;

767
	/**
768
	 * List of objects which have allocated pages and are shrinkable.
769
	 */
770
	struct list_head shrink_list;
771

772 773 774 775 776
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
777 778 779 780 781
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
782

783 784 785
	/**
	 * Small stash of WC pages
	 */
786
	struct pagestash wc_stash;
787

M
Matthew Auld 已提交
788 789 790 791 792
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

793
	struct notifier_block oom_notifier;
794
	struct notifier_block vmap_notifier;
795
	struct shrinker shrinker;
796

797 798 799 800 801 802 803
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

804 805
	u64 unordered_timeline;

806
	/* the indicator for dispatch video commands on two BSD rings */
807
	atomic_t bsd_engine_dispatch_index;
808

809
	/** Bit 6 swizzling required for X tiling */
810
	u32 bit_6_swizzle_x;
811
	/** Bit 6 swizzling required for Y tiling */
812
	u32 bit_6_swizzle_y;
813

814 815 816
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
817 818
};

819 820
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

821 822 823
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

824 825 826
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

827 828
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

829
struct ddi_vbt_port_info {
830 831 832
	/* Non-NULL if port present. */
	const struct child_device_config *child;

833 834
	int max_tmds_clock;

835 836 837 838 839 840
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
841
	u8 hdmi_level_shift;
842

843 844 845 846 847 848
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
849

850 851
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
852

853 854
	u8 dp_boost_level;
	u8 hdmi_boost_level;
855
	int dp_max_link_rate;		/* 0 for not limited by VBT */
856 857
};

R
Rodrigo Vivi 已提交
858 859 860 861 862
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
863 864
};

865 866 867 868 869 870 871 872 873
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
874
	unsigned int int_lvds_support:1;
875 876
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
877
	unsigned int panel_type:4;
878 879
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
880
	enum drm_panel_orientation orientation;
881

882 883
	enum drrs_support_type drrs_type;

884 885 886 887 888
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
889
		bool low_vswing;
890 891 892 893
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
894

R
Rodrigo Vivi 已提交
895
	struct {
896
		bool enable;
R
Rodrigo Vivi 已提交
897 898 899 900
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
901 902
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
903
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
904 905
	} psr;

906 907
	struct {
		u16 pwm_freq_hz;
908
		bool present;
909
		bool active_low_pwm;
910
		u8 min_brightness;	/* min_brightness/255 of max */
911
		u8 controller;		/* brightness controller number */
912
		enum intel_backlight_type type;
913 914
	} backlight;

915 916 917
	/* MIPI DSI */
	struct {
		u16 panel_id;
918 919
		struct mipi_config *config;
		struct mipi_pps_data *pps;
920 921
		u16 bl_ports;
		u16 cabc_ports;
922 923 924
		u8 seq_version;
		u32 size;
		u8 *data;
925
		const u8 *sequence[MIPI_SEQ_MAX];
926
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
927
		enum drm_panel_orientation orientation;
928 929
	} dsi;

930 931 932
	int crt_ddc_pin;

	int child_dev_num;
933
	struct child_device_config *child_dev;
934 935

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
936
	struct sdvo_device_mapping sdvo_mappings[2];
937 938
};

939 940 941 942 943
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

944 945
struct intel_wm_level {
	bool enable;
946 947 948 949
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
950 951
};

952
struct ilk_wm_values {
953 954 955 956
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
957 958 959 960
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

961
struct g4x_pipe_wm {
962 963
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
964
};
965

966
struct g4x_sr_wm {
967 968 969
	u16 plane;
	u16 cursor;
	u16 fbc;
970 971 972
};

struct vlv_wm_ddl_values {
973
	u8 plane[I915_MAX_PLANES];
974
};
975

976
struct vlv_wm_values {
977 978
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
979
	struct vlv_wm_ddl_values ddl[3];
980
	u8 level;
981
	bool cxsr;
982 983
};

984 985 986 987 988 989 990 991 992
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

993
struct skl_ddb_entry {
994
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
995 996
};

997
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
998
{
999
	return entry->end - entry->start;
1000 1001
}

1002 1003 1004 1005 1006 1007 1008 1009 1010
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1011
struct skl_ddb_allocation {
1012
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1013 1014
};

1015
struct skl_ddb_values {
1016
	unsigned dirty_pipes;
1017
	struct skl_ddb_allocation ddb;
1018 1019 1020
};

struct skl_wm_level {
1021
	u16 min_ddb_alloc;
1022 1023
	u16 plane_res_b;
	u8 plane_res_l;
1024
	bool plane_en;
1025
	bool ignore_lines;
1026 1027
};

1028 1029 1030 1031
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
1032
	bool is_planar;
1033 1034 1035 1036 1037
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
1038 1039
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
1040 1041
	u32 linetime_us;
	u32 dbuf_block_size;
1042 1043
};

1044 1045 1046 1047
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
1048 1049 1050 1051 1052
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
1053
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1054 1055 1056 1057 1058
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1059
	INTEL_PIPE_CRC_SOURCE_AUTO,
1060 1061 1062
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1063
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1064
struct intel_pipe_crc {
1065
	spinlock_t lock;
T
Tomeu Vizoso 已提交
1066
	int skipped;
1067
	enum intel_pipe_crc_source source;
1068 1069
};

1070
struct i915_frontbuffer_tracking {
1071
	spinlock_t lock;
1072 1073 1074 1075 1076 1077 1078 1079 1080

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1081 1082
struct i915_virtual_gpu {
	bool active;
1083
	u32 caps;
1084 1085
};

1086 1087 1088 1089 1090 1091 1092
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1093 1094 1095 1096 1097
struct i915_oa_format {
	u32 format;
	int size;
};

1098 1099 1100 1101 1102
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1117 1118

	atomic_t ref_count;
1119 1120
};

1121 1122
struct i915_perf_stream;

1123 1124 1125
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1126
struct i915_perf_stream_ops {
1127 1128 1129 1130
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1131 1132 1133
	 */
	void (*enable)(struct i915_perf_stream *stream);

1134 1135 1136 1137
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1138 1139 1140
	 */
	void (*disable)(struct i915_perf_stream *stream);

1141 1142
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1143 1144 1145 1146 1147 1148
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1149 1150 1151
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1152
	 * wait queue that would be passed to poll_wait().
1153 1154 1155
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1156 1157 1158 1159 1160 1161 1162
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1163
	 *
1164 1165
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1166
	 *
1167 1168
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1169
	 *
1170 1171 1172
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1173 1174 1175 1176 1177 1178
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1179 1180
	/**
	 * @destroy: Cleanup any stream specific resources.
1181 1182 1183 1184 1185 1186
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1187 1188 1189
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1190
struct i915_perf_stream {
1191 1192 1193
	/**
	 * @dev_priv: i915 drm device
	 */
1194 1195
	struct drm_i915_private *dev_priv;

1196 1197 1198
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1199 1200
	struct list_head link;

1201 1202 1203 1204
	/**
	 * @wakeref: As we keep the device awake while the perf stream is
	 * active, we track our runtime pm reference for later release.
	 */
1205 1206
	intel_wakeref_t wakeref;

1207 1208 1209 1210 1211
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1212
	u32 sample_flags;
1213 1214 1215 1216 1217 1218

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1219
	int sample_size;
1220

1221 1222 1223 1224
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1225
	struct i915_gem_context *ctx;
1226 1227 1228 1229 1230 1231

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1232 1233
	bool enabled;

1234 1235 1236 1237
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1238
	const struct i915_perf_stream_ops *ops;
1239 1240 1241 1242 1243

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323

	/**
	 * The OA context specific information.
	 */
	struct intel_context *pinned_ctx;
	u32 specific_ctx_id;
	u32 specific_ctx_id_mask;

	struct hrtimer poll_check_timer;
	wait_queue_head_t poll_wq;
	bool pollin;

	bool periodic;
	int period_exponent;

	/**
	 * State of the OA buffer.
	 */
	struct {
		struct i915_vma *vma;
		u8 *vaddr;
		u32 last_ctx_id;
		int format;
		int format_size;
		int size_exponent;

		/**
		 * Locks reads and writes to all head/tail state
		 *
		 * Consider: the head and tail pointer state needs to be read
		 * consistently from a hrtimer callback (atomic context) and
		 * read() fop (user context) with tail pointer updates happening
		 * in atomic context and head updates in user context and the
		 * (unlikely) possibility of read() errors needing to reset all
		 * head/tail state.
		 *
		 * Note: Contention/performance aren't currently a significant
		 * concern here considering the relatively low frequency of
		 * hrtimer callbacks (5ms period) and that reads typically only
		 * happen in response to a hrtimer event and likely complete
		 * before the next callback.
		 *
		 * Note: This lock is not held *while* reading and copying data
		 * to userspace so the value of head observed in htrimer
		 * callbacks won't represent any partial consumption of data.
		 */
		spinlock_t ptr_lock;

		/**
		 * One 'aging' tail pointer and one 'aged' tail pointer ready to
		 * used for reading.
		 *
		 * Initial values of 0xffffffff are invalid and imply that an
		 * update is required (and should be ignored by an attempted
		 * read)
		 */
		struct {
			u32 offset;
		} tails[2];

		/**
		 * Index for the aged tail ready to read() data up to.
		 */
		unsigned int aged_tail_idx;

		/**
		 * A monotonic timestamp for when the current aging tail pointer
		 * was read; used to determine when it is old enough to trust.
		 */
		u64 aging_timestamp;

		/**
		 * Although we can always read back the head pointer register,
		 * we prefer to avoid trusting the HW state, just to avoid any
		 * risk that some hardware condition could * somehow bump the
		 * head pointer unpredictably and cause us to forward the wrong
		 * OA buffer data to userspace.
		 */
		u32 head;
	} oa_buffer;
1324 1325
};

1326 1327 1328
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1329
struct i915_oa_ops {
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1349 1350 1351 1352
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1353 1354
	 * disabling EU clock gating as required.
	 */
1355
	int (*enable_metric_set)(struct i915_perf_stream *stream);
1356 1357 1358 1359 1360

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1361
	void (*disable_metric_set)(struct i915_perf_stream *stream);
1362 1363 1364 1365

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1366
	void (*oa_enable)(struct i915_perf_stream *stream);
1367 1368 1369 1370

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1371
	void (*oa_disable)(struct i915_perf_stream *stream);
1372 1373 1374 1375 1376

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1377 1378 1379 1380
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1381 1382

	/**
1383
	 * @oa_hw_tail_read: read the OA tail pointer register
1384
	 *
1385 1386 1387
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1388
	 */
1389
	u32 (*oa_hw_tail_read)(struct i915_perf_stream *stream);
1390 1391
};

1392
struct intel_cdclk_state {
1393
	unsigned int cdclk, vco, ref, bypass;
1394
	u8 voltage_level;
1395 1396
};

1397
struct drm_i915_private {
1398 1399
	struct drm_device drm;

1400
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1401
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1402
	struct intel_driver_caps caps;
1403

1404 1405 1406
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1407
	 * backed by stolen memory. Note that stolen_usable_size tells us
1408 1409 1410 1411
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1412 1413 1414 1415
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1416

1417 1418 1419 1420 1421 1422 1423 1424 1425
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1426
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1427

1428
	struct intel_uncore uncore;
1429

1430 1431
	struct i915_virtual_gpu vgpu;

1432
	struct intel_gvt *gvt;
1433

1434 1435
	struct intel_wopcm wopcm;

1436 1437
	struct intel_csr csr;

1438
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1439

1440 1441 1442 1443 1444
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1445 1446
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1447
	 */
1448
	u32 gpio_mmio_base;
1449

1450
	/* MMIO base address for MIPI regs */
1451
	u32 mipi_mmio_base;
1452

1453
	u32 psr_mmio_base;
1454

1455
	u32 pps_mmio_base;
1456

1457 1458
	wait_queue_head_t gmbus_wait_queue;

1459
	struct pci_dev *bridge_dev;
1460

1461 1462
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
1463 1464 1465

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
1466 1467 1468 1469 1470 1471

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1472 1473
	bool display_irqs_enabled;

1474 1475 1476
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1477 1478
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1479
	struct pm_qos_request sb_qos;
1480 1481

	/** Cached value of IMR to avoid reads in updating the bitfield */
1482 1483 1484 1485
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1486
	u32 gt_irq_mask;
1487
	u32 pm_rps_events;
1488
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1489

1490
	struct i915_hotplug hotplug;
1491
	struct intel_fbc fbc;
1492
	struct i915_drrs drrs;
1493
	struct intel_opregion opregion;
1494
	struct intel_vbt_data vbt;
1495

1496 1497
	bool preserve_bios_swizzle;

1498 1499 1500
	/* overlay */
	struct intel_overlay *overlay;

1501
	/* backlight registers and fields in struct intel_panel */
1502
	struct mutex backlight_lock;
1503

1504 1505 1506
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1507 1508 1509
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1510
	unsigned int fsb_freq, mem_freq, is_ddr3;
1511
	unsigned int skl_preferred_vco_freq;
1512
	unsigned int max_cdclk_freq;
1513

M
Mika Kahola 已提交
1514
	unsigned int max_dotclk_freq;
1515
	unsigned int rawclk_freq;
1516
	unsigned int hpll_freq;
1517
	unsigned int fdi_pll_freq;
1518
	unsigned int czclk_freq;
1519

1520
	struct {
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1535
		struct intel_cdclk_state hw;
1536 1537

		int force_min_cdclk;
1538
	} cdclk;
1539

1540 1541 1542 1543 1544 1545 1546
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1547 1548
	struct workqueue_struct *wq;

1549 1550 1551
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1552 1553 1554 1555 1556
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1557
	unsigned short pch_id;
1558 1559 1560

	unsigned long quirks;

1561
	struct drm_atomic_state *modeset_restore_state;
1562
	struct drm_modeset_acquire_ctx reset_ctx;
1563

1564
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1565

1566
	struct i915_gem_mm mm;
1567 1568
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1569 1570 1571

	/* Kernel Modesetting */

1572 1573
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1574

1575 1576 1577 1578
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1579
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1580 1581
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1582
	const struct intel_dpll_mgr *dpll_mgr;
1583

1584 1585 1586 1587 1588 1589 1590
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1591
	unsigned int active_crtcs;
1592 1593
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1594 1595
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1596

1597
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1598

1599
	struct i915_wa_list gt_wa_list;
1600

1601 1602
	struct i915_frontbuffer_tracking fb_tracking;

1603 1604 1605 1606 1607
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1608
	u16 orig_clock;
1609

1610
	bool mchbar_need_disable;
1611

1612 1613
	struct intel_l3_parity l3_parity;

1614 1615 1616 1617 1618
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1619

1620 1621
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1622

1623 1624
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1625
	struct intel_ilk_power_mgmt ips;
1626

1627
	struct i915_power_domains power_domains;
1628

R
Rodrigo Vivi 已提交
1629
	struct i915_psr psr;
1630

1631
	struct i915_gpu_error gpu_error;
1632

1633 1634
	struct drm_i915_gem_object *vlv_pctx;

1635 1636
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1637
	struct work_struct fbdev_suspend_work;
1638 1639

	struct drm_property *broadcast_rgb_property;
1640
	struct drm_property *force_audio_property;
1641

I
Imre Deak 已提交
1642
	/* hda/i915 audio component */
1643
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1644
	bool audio_component_registered;
1645 1646 1647 1648 1649
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1650
	int audio_power_refcount;
I
Imre Deak 已提交
1651

1652
	struct {
1653
		struct mutex mutex;
1654
		struct list_head list;
1655 1656
		struct llist_head free_list;
		struct work_struct free_work;
1657 1658 1659 1660 1661 1662 1663

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1664
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1665
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1666
		struct list_head hw_id_list;
1667
	} contexts;
1668

1669
	u32 fdi_rx_config;
1670

1671
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1672
	u32 chv_phy_control;
1673 1674 1675 1676 1677 1678
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1679
	u32 bxt_phy_grc;
1680

1681
	u32 suspend_count;
1682
	bool power_domains_suspended;
1683
	struct i915_suspend_saved_registers regfile;
1684
	struct vlv_s0ix_state vlv_s0ix_state;
1685

1686
	enum {
1687 1688 1689 1690 1691
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1692

1693 1694 1695 1696 1697 1698 1699
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1700
		u16 pri_latency[5];
1701
		/* sprite */
1702
		u16 spr_latency[5];
1703
		/* cursor */
1704
		u16 cur_latency[5];
1705 1706 1707 1708 1709
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1710
		u16 skl_latency[8];
1711 1712

		/* current hardware state */
1713 1714
		union {
			struct ilk_wm_values hw;
1715
			struct skl_ddb_values skl_hw;
1716
			struct vlv_wm_values vlv;
1717
			struct g4x_wm_values g4x;
1718
		};
1719

1720
		u8 max_level;
1721 1722 1723 1724

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1725
		 * crtc_state->wm.need_postvbl_update.
1726 1727
		 */
		struct mutex wm_mutex;
1728 1729 1730 1731 1732 1733 1734

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1735 1736
	} wm;

1737 1738
	struct dram_info {
		bool valid;
1739
		bool is_16gb_dimm;
1740
		u8 num_channels;
1741
		u8 ranks;
1742
		u32 bandwidth_kbps;
1743
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1744 1745 1746 1747 1748 1749 1750
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1751 1752
	} dram_info;

1753
	struct intel_bw_info {
1754 1755 1756
		unsigned int deratedbw[3]; /* for each QGV point */
		u8 num_qgv_points;
		u8 num_planes;
1757 1758 1759 1760
	} max_bw[6];

	struct drm_private_obj bw_obj;

1761
	struct intel_runtime_pm runtime_pm;
1762

1763 1764
	struct {
		bool initialized;
1765

1766
		struct kobject *metrics_kobj;
1767
		struct ctl_table_header *sysctl_header;
1768

1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1785 1786
		struct mutex lock;
		struct list_head streams;
1787

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
		/*
		 * The stream currently using the OA unit. If accessed
		 * outside a syscall associated to its file
		 * descriptor, you need to hold
		 * dev_priv->drm.struct_mutex.
		 */
		struct i915_perf_stream *exclusive_stream;

		/**
		 * For rate limiting any notifications of spurious
		 * invalid OA reports
		 */
		struct ratelimit_state spurious_report_rs;
1801

1802
		struct i915_oa_config test_config;
1803

1804 1805 1806
		u32 gen7_latched_oastatus1;
		u32 ctx_oactxctrl_offset;
		u32 ctx_flexeu0_offset;
1807

1808 1809 1810 1811 1812 1813
		/**
		 * The RPT_ID/reason field for Gen8+ includes a bit
		 * to determine if the CTX ID in the report is valid
		 * but the specific bit differs between Gen 8 and 9
		 */
		u32 gen8_valid_ctx_bit;
1814

1815 1816
		struct i915_oa_ops ops;
		const struct i915_oa_format *oa_formats;
1817 1818
	} perf;

1819
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1820
	struct intel_gt gt;
1821 1822

	struct {
1823 1824
		struct notifier_block pm_notifier;

1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
1841
		struct work_struct idle_work;
1842
	} gem;
1843

1844 1845 1846 1847 1848 1849 1850 1851
	/* For i945gm vblank irq vs. C3 workaround */
	struct {
		struct work_struct work;
		struct pm_qos_request pm_qos;
		u8 c3_disable_latency;
		u8 enabled;
	} i945gm_vblank;

1852 1853 1854
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1855 1856
	bool ipc_enabled;

1857 1858
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1859

1860 1861 1862 1863 1864 1865
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1866 1867
	struct i915_pmu pmu;

1868 1869 1870 1871 1872 1873
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1874 1875 1876 1877
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1878
};
L
Linus Torvalds 已提交
1879

1880 1881 1882 1883
struct dram_dimm_info {
	u8 size, width, ranks;
};

1884
struct dram_channel_info {
1885
	struct dram_dimm_info dimm_l, dimm_s;
1886
	u8 ranks;
1887
	bool is_16gb_dimm;
1888 1889
};

1890 1891
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1892
	return container_of(dev, struct drm_i915_private, drm);
1893 1894
}

1895
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1896
{
1897 1898 1899 1900 1901 1902
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1903 1904
}

1905
/* Simple iterator over all initialised engines */
1906 1907 1908 1909 1910
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1911 1912

/* Iterator over subset of engines selected by mask */
1913
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1914
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1915 1916 1917
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
1918

1919 1920 1921 1922 1923 1924 1925 1926
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1927
#define I915_GTT_OFFSET_NONE ((u32)-1)
1928

1929 1930
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1931
 * considered to be the frontbuffer for the given plane interface-wise. This
1932 1933 1934 1935 1936
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1937
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1938 1939 1940 1941 1942
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1943
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1944
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1945
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1946 1947
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1948

1949
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1950
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1951
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1952

1953
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1954
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1955

1956
#define REVID_FOREVER		0xff
1957
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1958

1959 1960 1961
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1962
	GENMASK((e) - 1, (s) - 1))
1963

R
Rodrigo Vivi 已提交
1964
/* Returns true if Gen is in inclusive range [Start, End] */
1965
#define IS_GEN_RANGE(dev_priv, s, e) \
1966
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1967

1968 1969
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1970
	 INTEL_INFO(dev_priv)->gen == (n))
1971

1972 1973 1974 1975 1976 1977 1978 1979
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
2041

2042 2043
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)

T
Tvrtko Ursulin 已提交
2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2056
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
2057 2058
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2059 2060 2061
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
2062
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2063
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
2064
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2075
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2076
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
2077
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
2078 2079
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2080 2081 2082 2083
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
2084
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2085
				 INTEL_INFO(dev_priv)->gt == 3)
2086 2087
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
2088
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2089
				 INTEL_INFO(dev_priv)->gt == 3)
2090
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
2091
				 INTEL_INFO(dev_priv)->gt == 1)
2092
/* ULX machines are also considered ULT. */
2093 2094 2095 2096 2097 2098 2099 2100 2101 2102
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
2103
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2104
				 INTEL_INFO(dev_priv)->gt == 2)
2105
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2106
				 INTEL_INFO(dev_priv)->gt == 3)
2107
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2108
				 INTEL_INFO(dev_priv)->gt == 4)
2109
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2110
				 INTEL_INFO(dev_priv)->gt == 2)
2111
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2112
				 INTEL_INFO(dev_priv)->gt == 3)
2113 2114
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
2115 2116
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
2117
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2118
				 INTEL_INFO(dev_priv)->gt == 2)
2119
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2120
				 INTEL_INFO(dev_priv)->gt == 3)
2121 2122 2123 2124
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
2125

2126 2127 2128 2129 2130 2131
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2132 2133
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2134

2135 2136
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2137
#define BXT_REVID_A0		0x0
2138
#define BXT_REVID_A1		0x1
2139
#define BXT_REVID_B0		0x3
2140
#define BXT_REVID_B_LAST	0x8
2141
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2142

2143 2144
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2145

M
Mika Kuoppala 已提交
2146 2147
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2148 2149 2150
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2151

2152 2153
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2154

2155 2156 2157 2158 2159 2160
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2161 2162
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2163
#define CNL_REVID_C0		0x2
2164 2165 2166 2167

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2168 2169 2170 2171 2172 2173 2174 2175 2176
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2177
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2178 2179
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2180

2181
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
2182

2183 2184 2185 2186
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
2187
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
2188 2189 2190 2191 2192 2193
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

2194 2195
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2196
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
2197 2198
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2199

2200
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2201

2202
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2203
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2204
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2205
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2206
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2207
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2208 2209 2210

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2211
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
2212 2213 2214 2215 2216
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

2217 2218
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
2219
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2220
})
2221

2222
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2223
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2224
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2225

2226
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2227
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2228

2229
/* WaRsDisableCoarsePowerGating:skl,cnl */
2230
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2231 2232
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2233

2234
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2235 2236 2237
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2238

2239 2240 2241
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2242
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2243 2244
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2245 2246
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2247

2248
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2249
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
2250
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2251

2252
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2253

2254
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2255

2256 2257 2258
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2259
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
2260

2261 2262
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2263
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2264

2265 2266
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

2267
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2268

2269 2270
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2271

2272
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2273

2274
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
2275

2276
/* Having GuC is not the same as using GuC */
2277 2278
#define USES_GUC(dev_priv)		intel_uc_supports_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_supports_guc_submission(&(dev_priv)->gt.uc)
2279

2280
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2281

2282 2283
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

2284
#define INTEL_PCH_DEVICE_ID_MASK		0xff80
2285 2286 2287 2288 2289
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2290 2291
#define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2292 2293
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2294
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2295
#define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2296
#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2297
#define INTEL_PCH_CMP_DEVICE_ID_TYPE		0x0280
2298
#define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2299
#define INTEL_PCH_MCC_DEVICE_ID_TYPE		0x4B00
2300
#define INTEL_PCH_MCC2_DEVICE_ID_TYPE		0x3880
2301
#define INTEL_PCH_TGP_DEVICE_ID_TYPE		0xA080
2302
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2303
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2304
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2305

2306
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2307
#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2308
#define HAS_PCH_MCC(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_MCC)
2309
#define HAS_PCH_TGP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_TGP)
2310
#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2311
#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2312 2313
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2314
#define HAS_PCH_LPT_LP(dev_priv) \
2315 2316
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2317
#define HAS_PCH_LPT_H(dev_priv) \
2318 2319
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2320 2321 2322 2323
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2324

R
Rodrigo Vivi 已提交
2325
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
2326

2327
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2328

2329
/* DPF == dynamic parity feature */
2330
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2331 2332
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2333

2334
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2335
#define GEN9_FREQ_SCALER 3
2336

2337 2338
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)

2339
static inline bool intel_vtd_active(void)
2340 2341
{
#ifdef CONFIG_INTEL_IOMMU
2342
	if (intel_iommu_gfx_mapped)
2343 2344 2345 2346 2347
		return true;
#endif
	return false;
}

2348 2349 2350 2351 2352
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2353 2354 2355
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2356
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2357 2358
}

2359
/* i915_drv.c */
2360 2361 2362 2363 2364 2365 2366
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2367
#ifdef CONFIG_COMPAT
2368
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
2369 2370
#else
#define i915_compat_ioctl NULL
2371
#endif
2372 2373
extern const struct dev_pm_ops i915_pm_ops;

2374
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
2375
void i915_driver_remove(struct drm_i915_private *i915);
2376

2377
void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2378
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2379

2380 2381
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2382
	return dev_priv->gvt;
2383 2384
}

2385
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2386
{
2387
	return dev_priv->vgpu.active;
2388
}
2389

2390 2391 2392
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

2393
/* i915_gem.c */
2394 2395
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2396
void i915_gem_sanitize(struct drm_i915_private *i915);
2397 2398
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2399
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2400 2401
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2402 2403
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2404 2405
	/*
	 * A single pass should suffice to release all the freed objects (along
2406 2407 2408 2409 2410
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
2411 2412
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
2413
		rcu_barrier();
2414
	}
2415 2416
}

2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
2427
	 * than 3 passes to catch all _recursive_ RCU delayed work.
2428 2429
	 *
	 */
2430
	int pass = 3;
2431
	do {
2432
		flush_workqueue(i915->wq);
2433
		rcu_barrier();
2434
		i915_gem_drain_freed_objects(i915);
2435
	} while (--pass);
2436
	drain_workqueue(i915->wq);
2437 2438
}

C
Chris Wilson 已提交
2439
struct i915_vma * __must_check
2440 2441
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2442
			 u64 size,
2443 2444
			 u64 alignment,
			 u64 flags);
2445

2446 2447 2448
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
2449

2450 2451
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

2452 2453 2454 2455 2456 2457
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

2458 2459 2460
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2461
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2462
		      u32 handle, u64 *offset);
2463
int i915_gem_mmap_gtt_version(void);
2464 2465 2466 2467 2468

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

2469
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
2470

M
Mika Kuoppala 已提交
2471 2472
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
2473
	return atomic_read(&error->reset_count);
2474
}
2475

2476 2477 2478
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
2479
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
2480 2481
}

2482
void i915_gem_init_mmio(struct drm_i915_private *i915);
2483 2484
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
2485 2486
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
2487
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
2488
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
2489
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2490
			   unsigned int flags, long timeout);
2491
void i915_gem_suspend(struct drm_i915_private *dev_priv);
2492
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
2493
void i915_gem_resume(struct drm_i915_private *dev_priv);
2494
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
2495

2496
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
2497
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2498

2499 2500 2501
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2502 2503 2504 2505 2506 2507
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2508 2509 2510 2511 2512 2513
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

2514 2515 2516 2517 2518
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

2519 2520 2521 2522 2523
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
2524 2525 2526 2527

	return ctx;
}

2528 2529
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);
2530 2531 2532 2533
int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
2534
void i915_oa_init_reg_state(struct intel_engine_cs *engine,
2535
			    struct intel_context *ce,
2536
			    u32 *reg_state);
2537

2538
/* i915_gem_evict.c */
2539
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2540
					  u64 min_size, u64 alignment,
2541
					  unsigned cache_level,
2542
					  u64 start, u64 end,
2543
					  unsigned flags);
2544 2545 2546
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
2547
int i915_gem_evict_vm(struct i915_address_space *vm);
2548

2549
/* i915_gem_stolen.c */
2550 2551 2552
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
2553 2554 2555 2556
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
2557 2558
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
2559
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
2560
void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
2561
struct drm_i915_gem_object *
2562 2563
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
			      resource_size_t size);
2564
struct drm_i915_gem_object *
2565
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
2566 2567 2568
					       resource_size_t stolen_offset,
					       resource_size_t gtt_offset,
					       resource_size_t size);
2569

2570 2571 2572
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2573
				phys_addr_t size);
2574

2575
/* i915_gem_shrinker.c */
2576
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
2577
			      unsigned long target,
2578
			      unsigned long *nr_scanned,
2579
			      unsigned flags);
2580 2581 2582 2583 2584 2585
#define I915_SHRINK_UNBOUND	BIT(0)
#define I915_SHRINK_BOUND	BIT(1)
#define I915_SHRINK_ACTIVE	BIT(2)
#define I915_SHRINK_VMAPS	BIT(3)
#define I915_SHRINK_WRITEBACK	BIT(4)

2586
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
2587 2588
void i915_gem_driver_register__shrinker(struct drm_i915_private *i915);
void i915_gem_driver_unregister__shrinker(struct drm_i915_private *i915);
2589 2590
void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
				    struct mutex *mutex);
2591

2592
/* i915_gem_tiling.c */
2593
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2594
{
2595
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2596 2597

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2598
		i915_gem_object_is_tiled(obj);
2599 2600
}

2601 2602 2603 2604 2605
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

2606
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2607

2608
/* i915_cmd_parser.c */
2609
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2610
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2611 2612 2613 2614 2615 2616 2617
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
2618

2619
/* i915_perf.c */
2620 2621 2622 2623
void i915_perf_init(struct drm_i915_private *dev_priv);
void i915_perf_fini(struct drm_i915_private *dev_priv);
void i915_perf_register(struct drm_i915_private *dev_priv);
void i915_perf_unregister(struct drm_i915_private *dev_priv);
2624

2625
/* i915_suspend.c */
2626 2627
int i915_save_state(struct drm_i915_private *dev_priv);
int i915_restore_state(struct drm_i915_private *dev_priv);
2628

B
Ben Widawsky 已提交
2629
/* i915_sysfs.c */
D
David Weinehall 已提交
2630 2631
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2632

2633 2634 2635 2636
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
2637
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2638 2639
}

B
Ben Widawsky 已提交
2640 2641
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2642

2643 2644
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2645

2646 2647
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2648

2649
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2650

2651
/* These are untraced mmio-accessors that are only valid to be used inside
2652
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2653
 * controlled.
2654
 *
2655
 * Think twice, and think again, before using these.
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2676
 */
2677 2678
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2679

2680 2681 2682
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

2699 2700 2701 2702 2703
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2704 2705 2706 2707 2708 2709 2710 2711
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2712 2713 2714 2715 2716 2717
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
static inline void add_taint_for_CI(unsigned int taint)
{
	/*
	 * The system is "ok", just about surviving for the user, but
	 * CI results are now unreliable as the HW is very suspect.
	 * CI checks the taint state after every test and will reboot
	 * the machine if the kernel is tainted.
	 */
	add_taint(taint, LOCKDEP_STILL_OK);
}

L
Linus Torvalds 已提交
2729
#endif