i915_drv.h 56.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53 54

#include <drm/intel-gtt.h>
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
55
#include <drm/drm_auth.h>
56
#include <drm/drm_cache.h>
57
#include <drm/drm_util.h>
58
#include <drm/drm_dsc.h>
59
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
60
#include <drm/drm_connector.h>
61
#include <drm/i915_mei_hdcp_interface.h>
62
#include <drm/ttm/ttm_device.h>
63 64 65

#include "i915_params.h"
#include "i915_reg.h"
66
#include "i915_utils.h"
67

68 69 70
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
71
#include "display/intel_dmc.h"
72
#include "display/intel_dpll_mgr.h"
73
#include "display/intel_dsb.h"
74
#include "display/intel_frontbuffer.h"
75
#include "display/intel_global_state.h"
76
#include "display/intel_gmbus.h"
77 78
#include "display/intel_opregion.h"

79
#include "gem/i915_gem_context_types.h"
80
#include "gem/i915_gem_shrinker.h"
81
#include "gem/i915_gem_stolen.h"
82
#include "gem/i915_gem_lmem.h"
83

84
#include "gt/intel_engine.h"
85
#include "gt/intel_gt_types.h"
86
#include "gt/intel_region_lmem.h"
87
#include "gt/intel_workarounds.h"
88
#include "gt/uc/intel_uc.h"
89

90
#include "intel_device_info.h"
91
#include "intel_memory_region.h"
92
#include "intel_pch.h"
93
#include "intel_runtime_pm.h"
94
#include "intel_step.h"
95
#include "intel_uncore.h"
96
#include "intel_wakeref.h"
97
#include "intel_wopcm.h"
98

99
#include "i915_gem.h"
100
#include "i915_gem_gtt.h"
101
#include "i915_gpu_error.h"
102
#include "i915_perf_types.h"
103
#include "i915_request.h"
104
#include "i915_scheduler.h"
105
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
106
#include "i915_vma.h"
107
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
108

109

L
Linus Torvalds 已提交
110 111 112 113 114
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
115 116
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
117

118 119
struct drm_i915_gem_object;

120 121 122 123 124 125
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
126
	HPD_PORT_A,
127 128 129
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
130
	HPD_PORT_E,
131 132 133 134 135 136
	HPD_PORT_TC1,
	HPD_PORT_TC2,
	HPD_PORT_TC3,
	HPD_PORT_TC4,
	HPD_PORT_TC5,
	HPD_PORT_TC6,
137

138 139 140
	HPD_NUM_PINS
};

141 142 143
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

144 145
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
146

147
struct i915_hotplug {
148
	struct delayed_work hotplug_work;
149

150 151
	const u32 *hpd, *pch_hpd;

152 153 154 155 156 157 158 159 160 161
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
162
	u32 retry_bits;
163 164 165 166 167 168
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

169 170 171
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
172
	unsigned int hpd_storm_threshold;
173 174
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
175

176 177 178 179 180 181 182 183 184 185
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

186 187 188 189 190 191
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
192

193
struct drm_i915_private;
194
struct i915_mm_struct;
195
struct i915_mmu_object;
196

197 198
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
199 200 201 202 203

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
204

205
	struct xarray context_xa;
206
	struct xarray vm_xa;
207

208
	unsigned int bsd_engine;
209

210 211 212 213 214 215 216
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
217
 */
218 219 220 221 222 223 224
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
225 226
};

L
Linus Torvalds 已提交
227 228 229
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
230 231
 * 1.2: Add Power Management
 * 1.3: Add vblank support
232
 * 1.4: Fix cmdbuffer path, add heap destroy
233
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
234 235
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
236 237
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
238
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
239 240
#define DRIVER_PATCHLEVEL	0

241 242 243
struct intel_overlay;
struct intel_overlay_error_state;

244
struct sdvo_device_mapping {
C
Chris Wilson 已提交
245
	u8 initialized;
246 247 248
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
249
	u8 i2c_pin;
250
	u8 ddc_pin;
251 252
};

253
struct intel_connector;
254
struct intel_encoder;
255
struct intel_atomic_state;
256
struct intel_cdclk_config;
257 258
struct intel_cdclk_state;
struct intel_cdclk_vals;
259
struct intel_initial_plane_config;
260
struct intel_crtc;
261 262
struct intel_limit;
struct dpll;
263

264
struct drm_i915_display_funcs {
265
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
266
			  struct intel_cdclk_config *cdclk_config);
267
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
268
			  const struct intel_cdclk_config *cdclk_config,
269
			  enum pipe pipe);
270
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
271 272
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
273 274 275 276
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
277
	void (*initial_watermarks)(struct intel_atomic_state *state,
278
				   struct intel_crtc *crtc);
279
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
280
					 struct intel_crtc *crtc);
281
	void (*optimize_watermarks)(struct intel_atomic_state *state,
282
				    struct intel_crtc *crtc);
283
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
284
	void (*update_wm)(struct intel_crtc *crtc);
285
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
286
	u8 (*calc_voltage_level)(int cdclk);
287 288 289
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
290
				struct intel_crtc_state *);
291 292
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
293 294
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
295 296 297 298
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
299
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
300
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
301 302 303 304 305 306
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
307 308
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
309
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
310
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
311 312 313 314 315
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
316

317
	int (*color_check)(struct intel_crtc_state *crtc_state);
318 319 320 321 322 323 324 325 326 327 328 329 330
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
331
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
332
	void (*read_luts)(struct intel_crtc_state *crtc_state);
333 334
};

335 336
enum i915_cache_level {
	I915_CACHE_NONE = 0,
337 338 339 340 341
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
342
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
343 344
};

345 346
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

347
struct intel_fbc {
P
Paulo Zanoni 已提交
348 349 350
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
351 352
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
353
	struct intel_crtc *crtc;
354

355
	struct drm_mm_node compressed_fb;
356
	struct drm_mm_node compressed_llb;
357

358 359
	u8 limit;

360 361
	bool false_color;

362
	bool active;
363
	bool activated;
364
	bool flip_pending;
365

366 367 368
	bool underrun_detected;
	struct work_struct underrun_work;

369 370 371 372 373
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
374 375 376
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
377
			u32 hsw_bdw_pixel_rate;
378 379 380 381 382 383 384
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
385 386 387 388 389 390 391 392
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
393

394
			u16 pixel_blend_mode;
395 396 397
		} plane;

		struct {
398
			const struct drm_format_info *format;
399
			unsigned int stride;
400
			u64 modifier;
401
		} fb;
402 403

		unsigned int fence_y_offset;
404
		u16 gen9_wa_cfb_stride;
405
		u16 interval;
406
		s8 fence_id;
407
		bool psr2_active;
408 409
	} state_cache;

410 411 412 413 414 415 416
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
417 418 419
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
420
			enum i9xx_plane_id i9xx_plane;
421 422 423
		} crtc;

		struct {
424
			const struct drm_format_info *format;
425
			unsigned int stride;
426
			u64 modifier;
427 428 429
		} fb;

		int cfb_size;
430
		unsigned int fence_y_offset;
431
		u16 gen9_wa_cfb_stride;
432
		u16 interval;
433
		s8 fence_id;
434
		bool plane_visible;
435 436
	} params;

437
	const char *no_fbc_reason;
438 439
};

440
/*
441 442 443 444 445 446 447 448 449 450 451 452 453 454
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
455 456
};

457
struct intel_dp;
458 459 460 461 462 463 464 465 466
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

467
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
468
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
469
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
470
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
471
#define QUIRK_INCREASE_T12_DELAY (1<<6)
472
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
473
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
474

475
struct intel_fbdev;
476
struct intel_fbc_work;
477

478 479
struct intel_gmbus {
	struct i2c_adapter adapter;
480
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
481
	u32 force_bit;
482
	u32 reg0;
483
	i915_reg_t gpio_reg;
484
	struct i2c_algo_bit_data bit_algo;
485 486 487
	struct drm_i915_private *dev_priv;
};

488
struct i915_suspend_saved_registers {
489
	u32 saveDSPARB;
J
Jesse Barnes 已提交
490 491
	u32 saveSWF0[16];
	u32 saveSWF1[16];
492
	u32 saveSWF3[3];
493
	u16 saveGCDGMBUS;
494
};
495

496
struct vlv_s0ix_state;
497

498
#define MAX_L3_SLICES 2
499
struct intel_l3_parity {
500
	u32 *remap_info[MAX_L3_SLICES];
501
	struct work_struct error_work;
502
	int which_slice;
503 504
};

505
struct i915_gem_mm {
506 507 508 509 510 511 512
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
513 514
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
515 516 517 518
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

519 520 521
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

522
	/**
523
	 * List of objects which are purgeable.
524
	 */
525 526
	struct list_head purge_list;

527
	/**
528
	 * List of objects which have allocated pages and are shrinkable.
529
	 */
530
	struct list_head shrink_list;
531

532 533 534 535 536
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
537 538 539 540 541
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
542

M
Matthew Auld 已提交
543 544 545 546 547
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

548 549
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

550
	struct notifier_block oom_notifier;
551
	struct notifier_block vmap_notifier;
552
	struct shrinker shrinker;
553

554
#ifdef CONFIG_MMU_NOTIFIER
555
	/**
556 557
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
558
	 */
559
	spinlock_t notifier_lock;
560
#endif
561

562 563 564
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
565 566
};

567 568
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

569 570 571 572 573 574 575 576 577
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

578 579 580
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

581 582
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

583
struct ddi_vbt_port_info {
584
	/* Non-NULL if port present. */
585
	struct intel_bios_encoder_data *devdata;
586

587 588
	int max_tmds_clock;

589
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
590
	u8 hdmi_level_shift;
591
	u8 hdmi_level_shift_set:1;
592

593 594
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
595

596
	int dp_max_link_rate;		/* 0 for not limited by VBT */
597 598
};

R
Rodrigo Vivi 已提交
599 600 601 602 603
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
604 605
};

606
struct intel_vbt_data {
607 608 609
	/* bdb version */
	u16 version;

610 611 612 613 614 615 616 617
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
618
	unsigned int int_lvds_support:1;
619 620
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
621
	unsigned int panel_type:4;
622 623
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
624
	enum drm_panel_orientation orientation;
625

626 627
	enum drrs_support_type drrs_type;

628 629 630 631 632
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
633
		bool low_vswing;
634 635 636
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
637
		bool hobl;
638
	} edp;
639

R
Rodrigo Vivi 已提交
640
	struct {
641
		bool enable;
R
Rodrigo Vivi 已提交
642 643 644 645
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
646 647
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
648
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
649 650
	} psr;

651 652
	struct {
		u16 pwm_freq_hz;
653
		bool present;
654
		bool active_low_pwm;
655
		u8 min_brightness;	/* min_brightness/255 of max */
656
		u8 controller;		/* brightness controller number */
657
		enum intel_backlight_type type;
658 659
	} backlight;

660 661 662
	/* MIPI DSI */
	struct {
		u16 panel_id;
663 664
		struct mipi_config *config;
		struct mipi_pps_data *pps;
665 666
		u16 bl_ports;
		u16 cabc_ports;
667 668 669
		u8 seq_version;
		u32 size;
		u8 *data;
670
		const u8 *sequence[MIPI_SEQ_MAX];
671
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
672
		enum drm_panel_orientation orientation;
673 674
	} dsi;

675 676
	int crt_ddc_pin;

677
	struct list_head display_devices;
678 679

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
680
	struct sdvo_device_mapping sdvo_mappings[2];
681 682
};

683 684 685 686 687
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

688
struct ilk_wm_values {
689 690 691
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
692 693 694 695
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

696
struct g4x_pipe_wm {
697 698
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
699
};
700

701
struct g4x_sr_wm {
702 703 704
	u16 plane;
	u16 cursor;
	u16 fbc;
705 706 707
};

struct vlv_wm_ddl_values {
708
	u8 plane[I915_MAX_PLANES];
709
};
710

711
struct vlv_wm_values {
712 713
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
714
	struct vlv_wm_ddl_values ddl[3];
715
	u8 level;
716
	bool cxsr;
717 718
};

719 720 721 722 723 724 725 726 727
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

728
struct skl_ddb_entry {
729
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
730 731
};

732
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
733
{
734
	return entry->end - entry->start;
735 736
}

737 738 739 740 741 742 743 744 745
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

746
struct i915_frontbuffer_tracking {
747
	spinlock_t lock;
748 749 750 751 752 753 754 755 756

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

757
struct i915_virtual_gpu {
758
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
759
	bool active;
760
	u32 caps;
761 762
};

763
struct intel_cdclk_config {
764
	unsigned int cdclk, vco, ref, bypass;
765
	u8 voltage_level;
766 767
};

768 769
struct i915_selftest_stash {
	atomic_t counter;
770
	struct ida mock_region_instances;
771 772
};

773
struct drm_i915_private {
774 775
	struct drm_device drm;

776 777 778
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

779 780 781
	/* i915 device parameters */
	struct i915_params params;

782
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
783
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
784
	struct intel_driver_caps caps;
785

786 787 788
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
789
	 * backed by stolen memory. Note that stolen_usable_size tells us
790 791 792 793
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
794 795 796 797
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
798

799 800 801 802 803 804 805 806 807
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
808
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
809

810
	struct intel_uncore uncore;
811
	struct intel_uncore_mmio_debug mmio_debug;
812

813 814
	struct i915_virtual_gpu vgpu;

815
	struct intel_gvt *gvt;
816

817 818
	struct intel_wopcm wopcm;

819
	struct intel_dmc dmc;
820

821
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
822

823 824 825 826 827
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
828 829
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
830
	 */
831
	u32 gpio_mmio_base;
832

833 834
	u32 hsw_psr_mmio_adjust;

835
	/* MMIO base address for MIPI regs */
836
	u32 mipi_mmio_base;
837

838
	u32 pps_mmio_base;
839

840 841
	wait_queue_head_t gmbus_wait_queue;

842
	struct pci_dev *bridge_dev;
843 844

	struct rb_root uabi_engines;
845 846 847 848 849 850

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

851 852
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
853 854
	/* Sideband mailbox protection */
	struct mutex sb_lock;
855
	struct pm_qos_request sb_qos;
856 857

	/** Cached value of IMR to avoid reads in updating the bitfield */
858 859 860 861
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
862
	u32 pipestat_irq_mask[I915_MAX_PIPES];
863

864
	struct i915_hotplug hotplug;
865
	struct intel_fbc fbc;
866
	struct i915_drrs drrs;
867
	struct intel_opregion opregion;
868
	struct intel_vbt_data vbt;
869

870 871
	bool preserve_bios_swizzle;

872 873 874
	/* overlay */
	struct intel_overlay *overlay;

875
	/* backlight registers and fields in struct intel_panel */
876
	struct mutex backlight_lock;
877

V
Ville Syrjälä 已提交
878 879 880
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

881
	unsigned int fsb_freq, mem_freq, is_ddr3;
882
	unsigned int skl_preferred_vco_freq;
883
	unsigned int max_cdclk_freq;
884

M
Mika Kahola 已提交
885
	unsigned int max_dotclk_freq;
886
	unsigned int hpll_freq;
887
	unsigned int fdi_pll_freq;
888
	unsigned int czclk_freq;
889

890
	struct {
891 892
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
893

894 895
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
896 897

		struct intel_global_obj obj;
898
	} cdclk;
899

900 901 902 903 904 905 906
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

907 908 909 910 911 912 913
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
914 915
	struct workqueue_struct *wq;

916 917
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
918 919
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
920

921 922 923 924 925
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
926
	unsigned short pch_id;
927 928 929

	unsigned long quirks;

930
	struct drm_atomic_state *modeset_restore_state;
931
	struct drm_modeset_acquire_ctx reset_ctx;
932

933
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
934

935
	struct i915_gem_mm mm;
936 937 938

	/* Kernel Modesetting */

939 940
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
941

942 943 944 945 946
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
947
	 */
948 949 950 951 952 953
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
954 955 956 957 958

		struct {
			int nssc;
			int ssc;
		} ref_clks;
959
	} dpll;
960

961 962
	struct list_head global_obj_list;

963
	/*
964 965
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
966
	 */
967
	u8 active_pipes;
968

969
	struct i915_wa_list gt_wa_list;
970

971 972
	struct i915_frontbuffer_tracking fb_tracking;

973 974 975 976 977
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

978
	bool mchbar_need_disable;
979

980 981
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
982 983 984 985 986 987 988 989
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

990 991 992 993 994
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
995

996
	struct i915_power_domains power_domains;
997

998
	struct i915_gpu_error gpu_error;
999

1000 1001
	struct drm_i915_gem_object *vlv_pctx;

1002 1003
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1004
	struct work_struct fbdev_suspend_work;
1005 1006

	struct drm_property *broadcast_rgb_property;
1007
	struct drm_property *force_audio_property;
1008

I
Imre Deak 已提交
1009
	/* hda/i915 audio component */
1010
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1011
	bool audio_component_registered;
1012 1013 1014 1015 1016
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1017
	int audio_power_refcount;
1018
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1019

1020
	u32 fdi_rx_config;
1021

1022
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1023
	u32 chv_phy_control;
1024 1025 1026 1027 1028 1029
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1030
	u32 bxt_phy_grc;
1031

1032
	u32 suspend_count;
1033
	bool power_domains_suspended;
1034
	struct i915_suspend_saved_registers regfile;
1035
	struct vlv_s0ix_state *vlv_s0ix_state;
1036

1037
	enum {
1038 1039 1040 1041 1042
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1043

1044 1045
	u32 sagv_block_time_us;

1046 1047 1048 1049 1050 1051 1052
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1053
		u16 pri_latency[5];
1054
		/* sprite */
1055
		u16 spr_latency[5];
1056
		/* cursor */
1057
		u16 cur_latency[5];
1058 1059 1060 1061 1062
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1063
		u16 skl_latency[8];
1064 1065

		/* current hardware state */
1066 1067
		union {
			struct ilk_wm_values hw;
1068
			struct vlv_wm_values vlv;
1069
			struct g4x_wm_values g4x;
1070
		};
1071

1072
		u8 max_level;
1073 1074 1075 1076

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1077
		 * crtc_state->wm.need_postvbl_update.
1078 1079
		 */
		struct mutex wm_mutex;
1080 1081
	} wm;

1082
	struct dram_info {
1083
		bool wm_lv_0_adjust_needed;
1084
		u8 num_channels;
1085
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1086 1087 1088 1089 1090
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
1091 1092 1093
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
1094
		} type;
1095
		u8 num_qgv_points;
1096 1097
	} dram_info;

1098
	struct intel_bw_info {
1099 1100
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1101 1102
		u8 num_qgv_points;
		u8 num_planes;
1103 1104
	} max_bw[6];

1105
	struct intel_global_obj bw_obj;
1106

1107
	struct intel_runtime_pm runtime_pm;
1108

1109
	struct i915_perf perf;
1110

1111
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1112
	struct intel_gt gt;
1113 1114

	struct {
1115 1116 1117 1118
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1119 1120 1121 1122 1123 1124 1125 1126 1127 1128

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1129
	} gem;
1130

1131 1132
	u8 framestart_delay;

1133 1134 1135
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

1136 1137
	u8 pch_ssc_use;

1138 1139
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1140

1141 1142 1143
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1144 1145
	bool ipc_enabled;

1146 1147
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1148

1149 1150 1151 1152 1153 1154
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1155 1156
	struct i915_pmu pmu;

1157 1158 1159 1160 1161 1162
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1163 1164 1165
	/* The TTM device structure. */
	struct ttm_device bdev;

1166 1167
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1168 1169 1170 1171
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1172
};
L
Linus Torvalds 已提交
1173

1174 1175
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1176
	return container_of(dev, struct drm_i915_private, drm);
1177 1178
}

1179
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1180
{
1181 1182 1183 1184 1185 1186
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1187 1188
}

1189
/* Simple iterator over all initialised engines */
1190 1191 1192 1193 1194
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1195 1196

/* Iterator over subset of engines selected by mask */
1197
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1198
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1199
	     (tmp__) ? \
1200
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1201
	     0;)
1202

1203 1204 1205 1206 1207 1208 1209 1210
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1211 1212 1213 1214 1215
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1216
#define I915_GTT_OFFSET_NONE ((u32)-1)
1217

1218 1219
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1220
 * considered to be the frontbuffer for the given plane interface-wise. This
1221 1222 1223 1224 1225
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1226
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1227 1228 1229 1230 1231
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1232
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1233
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1234
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1235 1236
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1237

1238
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1239
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1240
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1241

1242
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1243

1244 1245 1246 1247 1248 1249 1250 1251
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics_ver)
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media_ver)
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

1252
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
1253
#define IS_DISPLAY_VER(i915, from, until) \
1254 1255
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

1256
#define REVID_FOREVER		0xff
1257
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1258

1259 1260
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1261 1262 1263 1264 1265 1266 1267 1268
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1269 1270
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
#define INTEL_GT_STEP(__i915) (RUNTIME_INFO(__i915)->step.gt_step)
1271 1272 1273 1274 1275 1276 1277 1278 1279

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) <= (until))

#define IS_GT_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GT_STEP(__i915) == STEP_NONE), \
	 INTEL_GT_STEP(__i915) >= (since) && INTEL_GT_STEP(__i915) <= (until))

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1309
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1341

1342
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1343
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1344

T
Tvrtko Ursulin 已提交
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1357
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1358 1359
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1360 1361 1362
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1363
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1364
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1365
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1366
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1367 1368 1369 1370 1371 1372 1373 1374 1375
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1376
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
T
Tvrtko Ursulin 已提交
1377
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1378
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1379 1380
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1381
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1382
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1383
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1384
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1385
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1386 1387
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1388 1389 1390 1391
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1392
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1393
				 INTEL_INFO(dev_priv)->gt == 3)
1394 1395
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1396
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1397
				 INTEL_INFO(dev_priv)->gt == 3)
1398
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1399
				 INTEL_INFO(dev_priv)->gt == 1)
1400
/* ULX machines are also considered ULT. */
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1411
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1412
				 INTEL_INFO(dev_priv)->gt == 2)
1413
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1414
				 INTEL_INFO(dev_priv)->gt == 3)
1415
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1416
				 INTEL_INFO(dev_priv)->gt == 4)
1417
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1418
				 INTEL_INFO(dev_priv)->gt == 2)
1419
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1420
				 INTEL_INFO(dev_priv)->gt == 3)
1421 1422
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1423 1424
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1425
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1426
				 INTEL_INFO(dev_priv)->gt == 2)
1427
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1428
				 INTEL_INFO(dev_priv)->gt == 3)
1429 1430 1431 1432 1433 1434 1435 1436

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1437 1438 1439 1440
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1441

1442 1443 1444 1445 1446 1447
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1448 1449 1450 1451 1452 1453
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1454 1455
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1456

1457 1458
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1459
#define BXT_REVID_A0		0x0
1460
#define BXT_REVID_A1		0x1
1461
#define BXT_REVID_B0		0x3
1462
#define BXT_REVID_B_LAST	0x8
1463
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1464

1465 1466
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1467

1468 1469 1470 1471
#define IS_KBL_GT_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GT_STEP(dev_priv, since, until))
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1472

1473 1474
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1
1475 1476
#define GLK_REVID_A2		0x2
#define GLK_REVID_B0		0x3
1477 1478 1479 1480

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1481 1482
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1483
#define CNL_REVID_C0		0x2
1484 1485 1486 1487

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1488 1489 1490 1491 1492 1493 1494 1495 1496
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

1497
#define EHL_REVID_A0            0x0
1498
#define EHL_REVID_B0            0x1
1499

1500 1501
#define IS_JSL_EHL_REVID(p, since, until) \
	(IS_JSL_EHL(p) && IS_REVID(p, since, until))
1502

1503
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1504 1505
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1506

1507
#define IS_TGL_UY_GT_STEP(__i915, since, until) \
1508 1509
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
1510

1511
#define IS_TGL_GT_STEP(__i915, since, until) \
1512 1513
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1514

1515 1516 1517 1518 1519 1520 1521
#define RKL_REVID_A0		0x0
#define RKL_REVID_B0		0x1
#define RKL_REVID_C0		0x4

#define IS_RKL_REVID(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_REVID(p, since, until))

1522 1523 1524 1525 1526 1527
#define DG1_REVID_A0		0x0
#define DG1_REVID_B0		0x1

#define IS_DG1_REVID(p, since, until) \
	(IS_DG1(p) && IS_REVID(p, since, until))

1528
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1529 1530
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1531

1532
#define IS_ADLS_GT_STEP(__i915, since, until) \
1533 1534
	(IS_ALDERLAKE_S(__i915) && \
	 IS_GT_STEP(__i915, since, until))
1535

1536 1537 1538 1539 1540 1541 1542 1543
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

#define IS_ADLP_GT_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_GT_STEP(__i915, since, until))

1544 1545 1546
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1547

1548
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1549
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1550

1551
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1552 1553
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1554
	((gt)->info.engine_mask &						\
1555
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1556
})
1557 1558 1559 1560
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1561

1562 1563 1564 1565
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1566
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1567

1568 1569
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1570
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1571
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1572
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1573

1574
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1575

1576
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1577
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1578
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1579
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1580

1581 1582
#define HAS_MASTER_UNIT_IRQ(dev_priv) (INTEL_INFO(dev_priv)->has_master_unit_irq)

1583 1584
#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1585
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1586 1587 1588 1589 1590
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1591 1592
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1593
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1594
})
1595

1596
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1597
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1598
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1599

1600
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1601
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1602

1603
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1604
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1605

1606
/* WaRsDisableCoarsePowerGating:skl,cnl */
1607 1608 1609 1610
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
	(IS_CANNONLAKE(dev_priv) ||					\
	 IS_SKL_GT3(dev_priv) ||					\
	 IS_SKL_GT4(dev_priv))
1611

1612 1613
#define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 10 || \
R
Ramalingam C 已提交
1614 1615
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1616

1617 1618 1619
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1620 1621
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1622 1623
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1624

1625
#define HAS_FW_BLC(dev_priv)	(GRAPHICS_VER(dev_priv) > 2)
1626
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
1627
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
1628

1629
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1630

1631
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1632

1633
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1634
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1635
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1636
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1637 1638
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1639
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (GRAPHICS_VER(dev_priv) >= 12)
1640
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1641

1642 1643
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1644
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1645

1646 1647
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1648
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1649

1650
#define HAS_MSO(i915)		(GRAPHICS_VER(i915) >= 12)
1651

1652 1653
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1654

1655
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1656

1657
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1658
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1659

1660
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1661

1662
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1663

1664 1665
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1666

R
Rodrigo Vivi 已提交
1667
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1668

1669
#define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
1670

1671
/* DPF == dynamic parity feature */
1672
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1673 1674
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1675

1676
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1677
#define GEN9_FREQ_SCALER 3
1678

1679
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1680

1681
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1682

1683
#define HAS_VRR(i915)	(GRAPHICS_VER(i915) >= 12)
1684

1685
/* Only valid when HAS_DISPLAY() is true */
1686
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1687
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1688

1689 1690 1691 1692 1693
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1694 1695 1696
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1697
static inline bool intel_vtd_active(void)
1698 1699
{
#ifdef CONFIG_INTEL_IOMMU
1700
	if (intel_iommu_gfx_mapped)
1701 1702
		return true;
#endif
1703 1704

	/* Running as a guest, we assume the host is enforcing VT'd */
1705
	return run_as_guest();
1706 1707
}

1708 1709
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1710
	return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active();
1711 1712
}

1713
static inline bool
1714
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1715
{
1716 1717 1718 1719 1720
	return IS_BROXTON(i915) && intel_vtd_active();
}

static inline bool
intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
1721
{
1722
	return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1723 1724
}

1725
/* i915_drv.c */
1726 1727
extern const struct dev_pm_ops i915_pm_ops;

1728
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1729
void i915_driver_remove(struct drm_i915_private *i915);
1730
void i915_driver_shutdown(struct drm_i915_private *i915);
1731 1732 1733

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1734

1735 1736 1737
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1738
/* i915_gem.c */
1739 1740
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1741
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1742
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1743

1744 1745
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915,
						 u16 type, u16 instance);
M
Matthew Auld 已提交
1746

1747 1748
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1749 1750
	/*
	 * A single pass should suffice to release all the freed objects (along
1751 1752 1753 1754 1755
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1756 1757
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1758
		rcu_barrier();
1759
	}
1760 1761
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1772
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1773 1774
	 *
	 */
1775
	int pass = 3;
1776
	do {
1777
		flush_workqueue(i915->wq);
1778
		rcu_barrier();
1779
		i915_gem_drain_freed_objects(i915);
1780
	} while (--pass);
1781
	drain_workqueue(i915->wq);
1782 1783
}

C
Chris Wilson 已提交
1784
struct i915_vma * __must_check
1785 1786 1787 1788 1789 1790
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1791 1792
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1793 1794 1795 1796
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1797

1798 1799 1800
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1801
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1802
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1803
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1804

1805 1806
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1807 1808 1809
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1810

1811
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1812

M
Mika Kuoppala 已提交
1813 1814
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1815
	return atomic_read(&error->reset_count);
1816
}
1817

1818
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1819
					  const struct intel_engine_cs *engine)
1820
{
1821
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1822 1823
}

1824
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1825 1826
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1827
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1828
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1829
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1830
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1831
void i915_gem_resume(struct drm_i915_private *dev_priv);
1832

1833
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1834

1835 1836 1837
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1838 1839 1840
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1841
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1842

1843 1844 1845
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
1846
	return xa_load(&file_priv->context_xa, id);
1847 1848
}

1849 1850 1851 1852 1853
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1854 1855 1856 1857 1858
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1859 1860 1861 1862

	return ctx;
}

1863
/* i915_gem_evict.c */
1864
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1865
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1866
					  unsigned long color,
1867
					  u64 start, u64 end,
1868
					  unsigned flags);
1869 1870 1871
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1872
int i915_gem_evict_vm(struct i915_address_space *vm);
1873

1874 1875 1876
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1877
				phys_addr_t size);
1878

1879
/* i915_gem_tiling.c */
1880
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1881
{
1882
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1883

1884
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1885
		i915_gem_object_is_tiled(obj);
1886 1887
}

1888 1889 1890 1891 1892
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1893
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1894

1895
/* i915_cmd_parser.c */
1896
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1897
int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1898
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1899 1900 1901
unsigned long *intel_engine_cmd_parser_alloc_jump_whitelist(u32 batch_length,
							    bool trampoline);

1902
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1903
			    struct i915_vma *batch,
1904 1905
			    unsigned long batch_offset,
			    unsigned long batch_length,
1906
			    struct i915_vma *shadow,
1907 1908 1909
			    unsigned long *jump_whitelist,
			    void *shadow_map,
			    const void *batch_map);
1910
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1911

1912 1913 1914 1915
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1916
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1917 1918
}

B
Ben Widawsky 已提交
1919 1920
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1921

1922
/* i915_mm.c */
1923 1924 1925
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);
1926 1927 1928
int remap_io_sg(struct vm_area_struct *vma,
		unsigned long addr, unsigned long size,
		struct scatterlist *sgl, resource_size_t iobase);
1929

1930 1931
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
1932
	if (GRAPHICS_VER(i915) >= 10)
1933 1934 1935 1936 1937
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1938
static inline enum i915_map_type
1939 1940
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1941
{
1942 1943 1944 1945 1946 1947
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1948 1949
}

L
Linus Torvalds 已提交
1950
#endif