i915_drv.h 57.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/dma-resv.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
70
#include "display/intel_dsb.h"
71
#include "display/intel_frontbuffer.h"
72
#include "display/intel_gmbus.h"
73 74
#include "display/intel_opregion.h"

75
#include "gem/i915_gem_context_types.h"
76
#include "gem/i915_gem_shrinker.h"
77 78
#include "gem/i915_gem_stolen.h"

79 80
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
81
#include "gt/intel_gt_types.h"
82
#include "gt/intel_workarounds.h"
83
#include "gt/uc/intel_uc.h"
84

85
#include "intel_device_info.h"
86
#include "intel_pch.h"
87
#include "intel_runtime_pm.h"
88
#include "intel_memory_region.h"
89
#include "intel_uncore.h"
90
#include "intel_wakeref.h"
91
#include "intel_wopcm.h"
92

93
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
94
#include "i915_gem_fence_reg.h"
95
#include "i915_gem_gtt.h"
96
#include "i915_gpu_error.h"
97
#include "i915_perf_types.h"
98
#include "i915_request.h"
99
#include "i915_scheduler.h"
100
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
101
#include "i915_vma.h"
102
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
103

104 105
#include "intel_region_lmem.h"

106 107
#include "intel_gvt.h"

L
Linus Torvalds 已提交
108 109 110 111 112
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
113
#define DRIVER_DATE		"20191101"
114
#define DRIVER_TIMESTAMP	1572604873
L
Linus Torvalds 已提交
115

116 117
struct drm_i915_gem_object;

118 119 120 121 122 123
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
124
	HPD_PORT_A,
125 126 127
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
128
	HPD_PORT_E,
129
	HPD_PORT_F,
130 131 132 133
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

134 135 136
	HPD_NUM_PINS
};

137 138 139
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

140 141
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
142

143
struct i915_hotplug {
144
	struct delayed_work hotplug_work;
145 146 147 148 149 150 151 152 153 154 155

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
156
	u32 retry_bits;
157 158 159 160 161 162
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

163 164 165
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
166
	unsigned int hpd_storm_threshold;
167 168
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
169

170 171 172 173 174 175 176 177 178 179
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

180 181 182 183 184 185
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
186

187
struct drm_i915_private;
188
struct i915_mm_struct;
189
struct i915_mmu_object;
190

191 192
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
193 194 195 196 197

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
198 199 200 201 202

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
203

204
	struct idr context_idr;
205
	struct mutex context_idr_lock; /* guards context_idr */
206

207 208 209
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

210
	unsigned int bsd_engine;
211

212 213 214 215 216 217 218
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
219
 */
220 221 222 223 224 225 226
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
227 228
};

L
Linus Torvalds 已提交
229 230 231
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
232 233
 * 1.2: Add Power Management
 * 1.3: Add vblank support
234
 * 1.4: Fix cmdbuffer path, add heap destroy
235
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
236 237
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
238 239
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
240
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
241 242
#define DRIVER_PATCHLEVEL	0

243 244 245
struct intel_overlay;
struct intel_overlay_error_state;

246
struct sdvo_device_mapping {
C
Chris Wilson 已提交
247
	u8 initialized;
248 249 250
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
251
	u8 i2c_pin;
252
	u8 ddc_pin;
253 254
};

255
struct intel_connector;
256
struct intel_encoder;
257
struct intel_atomic_state;
258
struct intel_crtc_state;
259
struct intel_initial_plane_config;
260
struct intel_crtc;
261 262
struct intel_limit;
struct dpll;
263
struct intel_cdclk_state;
264

265
struct drm_i915_display_funcs {
266 267
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
268
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
269 270
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
271 272
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
273 274
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
275
	void (*initial_watermarks)(struct intel_atomic_state *state,
276
				   struct intel_crtc_state *crtc_state);
277
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
278
					 struct intel_crtc_state *crtc_state);
279
	void (*optimize_watermarks)(struct intel_atomic_state *state,
280
				    struct intel_crtc_state *crtc_state);
281
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
282
	void (*update_wm)(struct intel_crtc *crtc);
283
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
284
	u8 (*calc_voltage_level)(int cdclk);
285 286 287
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
288
				struct intel_crtc_state *);
289 290
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
291 292
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
293
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
294
			    struct intel_atomic_state *old_state);
295
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
296
			     struct intel_atomic_state *old_state);
297
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
298
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
299 300 301 302 303 304
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
305 306
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
307
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
308
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
309 310 311 312 313
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
314

315
	int (*color_check)(struct intel_crtc_state *crtc_state);
316 317 318 319 320 321 322 323 324 325 326 327 328
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
329
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
330
	void (*read_luts)(struct intel_crtc_state *crtc_state);
331 332
};

333
struct intel_csr {
334
	struct work_struct work;
335
	const char *fw_path;
336 337 338 339 340 341
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
342 343
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
344
	u32 dc_state;
345
	u32 target_dc_state;
346
	u32 allowed_dc_mask;
347
	intel_wakeref_t wakeref;
348 349
};

350 351
enum i915_cache_level {
	I915_CACHE_NONE = 0,
352 353 354 355 356
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
357
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
358 359
};

360 361
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

362
struct intel_fbc {
P
Paulo Zanoni 已提交
363 364 365
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
366
	unsigned threshold;
367 368
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
369
	unsigned int visible_pipes_mask;
370
	struct intel_crtc *crtc;
371

372
	struct drm_mm_node compressed_fb;
373 374
	struct drm_mm_node *compressed_llb;

375 376
	bool false_color;

377
	bool enabled;
378
	bool active;
379
	bool flip_pending;
380

381 382 383
	bool underrun_detected;
	struct work_struct underrun_work;

384 385 386 387 388
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
389
	struct intel_fbc_state_cache {
390
		struct i915_vma *vma;
391
		unsigned long flags;
392

393 394
		struct {
			unsigned int mode_flags;
395
			u32 hsw_bdw_pixel_rate;
396 397 398 399 400 401 402
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
403 404 405 406 407 408 409 410
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
411 412

			int y;
413

414
			u16 pixel_blend_mode;
415 416 417
		} plane;

		struct {
418
			const struct drm_format_info *format;
419 420 421 422
			unsigned int stride;
		} fb;
	} state_cache;

423 424 425 426 427 428 429
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
430
	struct intel_fbc_reg_params {
431
		struct i915_vma *vma;
432
		unsigned long flags;
433

434 435
		struct {
			enum pipe pipe;
436
			enum i9xx_plane_id i9xx_plane;
437 438 439 440
			unsigned int fence_y_offset;
		} crtc;

		struct {
441
			const struct drm_format_info *format;
442 443 444 445
			unsigned int stride;
		} fb;

		int cfb_size;
446
		unsigned int gen9_wa_cfb_stride;
447 448
	} params;

449
	const char *no_fbc_reason;
450 451
};

452
/*
453 454 455 456 457 458 459 460 461 462 463 464 465 466
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
467 468
};

469
struct intel_dp;
470 471 472 473 474 475 476 477 478
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
479
struct i915_psr {
480
	struct mutex lock;
481 482 483 484 485

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
486
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
487 488 489
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
490
	bool sink_support;
491
	bool enabled;
492
	struct intel_dp *dp;
493
	enum pipe pipe;
494
	enum transcoder transcoder;
495
	bool active;
496
	struct work_struct work;
497
	unsigned busy_frontbuffer_bits;
498
	bool sink_psr2_support;
499
	bool link_standby;
500
	bool colorimetry_support;
501
	bool psr2_enabled;
502
	u8 sink_sync_latency;
503 504
	ktime_t last_entry_attempt;
	ktime_t last_exit;
505
	bool sink_not_reliable;
506
	bool irq_aux_error;
507
	u16 su_x_granularity;
508 509 510
	bool dc3co_enabled;
	u32 dc3co_exit_delay;
	struct delayed_work idle_work;
511
};
512

513
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
514
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
515
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
516
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
517
#define QUIRK_INCREASE_T12_DELAY (1<<6)
518
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
519

520
struct intel_fbdev;
521
struct intel_fbc_work;
522

523 524
struct intel_gmbus {
	struct i2c_adapter adapter;
525
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
526
	u32 force_bit;
527
	u32 reg0;
528
	i915_reg_t gpio_reg;
529
	struct i2c_algo_bit_data bit_algo;
530 531 532
	struct drm_i915_private *dev_priv;
};

533
struct i915_suspend_saved_registers {
534
	u32 saveDSPARB;
J
Jesse Barnes 已提交
535
	u32 saveFBC_CONTROL;
536 537
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
538 539
	u32 saveSWF0[16];
	u32 saveSWF1[16];
540
	u32 saveSWF3[3];
541
	u64 saveFENCE[I915_MAX_NUM_FENCES];
542
	u32 savePCH_PORT_HOTPLUG;
543
	u16 saveGCDGMBUS;
544
};
545

546
struct vlv_s0ix_state;
547

548
#define MAX_L3_SLICES 2
549
struct intel_l3_parity {
550
	u32 *remap_info[MAX_L3_SLICES];
551
	struct work_struct error_work;
552
	int which_slice;
553 554
};

555 556 557
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
558 559 560 561
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

562 563 564
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

565
	/**
566
	 * List of objects which are purgeable.
567
	 */
568 569
	struct list_head purge_list;

570
	/**
571
	 * List of objects which have allocated pages and are shrinkable.
572
	 */
573
	struct list_head shrink_list;
574

575 576 577 578 579
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
580 581 582 583 584
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
585

586 587 588
	/**
	 * Small stash of WC pages
	 */
589
	struct pagestash wc_stash;
590

M
Matthew Auld 已提交
591 592 593 594 595
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

596 597
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

598
	struct notifier_block oom_notifier;
599
	struct notifier_block vmap_notifier;
600
	struct shrinker shrinker;
601

602 603 604 605 606 607 608
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

609 610 611
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
612 613
};

614 615
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

616 617 618
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

619 620 621
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

622 623
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

624
struct ddi_vbt_port_info {
625 626 627
	/* Non-NULL if port present. */
	const struct child_device_config *child;

628 629
	int max_tmds_clock;

630 631 632 633 634 635
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
636
	u8 hdmi_level_shift;
637

638 639 640 641 642 643
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
644

645 646
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
647

648 649
	u8 dp_boost_level;
	u8 hdmi_boost_level;
650
	int dp_max_link_rate;		/* 0 for not limited by VBT */
651 652
};

R
Rodrigo Vivi 已提交
653 654 655 656 657
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
658 659
};

660 661 662 663 664 665 666 667 668
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
669
	unsigned int int_lvds_support:1;
670 671
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
672
	unsigned int panel_type:4;
673 674
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
675
	enum drm_panel_orientation orientation;
676

677 678
	enum drrs_support_type drrs_type;

679 680 681 682 683
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
684
		bool low_vswing;
685 686 687 688
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
689

R
Rodrigo Vivi 已提交
690
	struct {
691
		bool enable;
R
Rodrigo Vivi 已提交
692 693 694 695
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
696 697
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
698
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
699 700
	} psr;

701 702
	struct {
		u16 pwm_freq_hz;
703
		bool present;
704
		bool active_low_pwm;
705
		u8 min_brightness;	/* min_brightness/255 of max */
706
		u8 controller;		/* brightness controller number */
707
		enum intel_backlight_type type;
708 709
	} backlight;

710 711 712
	/* MIPI DSI */
	struct {
		u16 panel_id;
713 714
		struct mipi_config *config;
		struct mipi_pps_data *pps;
715 716
		u16 bl_ports;
		u16 cabc_ports;
717 718 719
		u8 seq_version;
		u32 size;
		u8 *data;
720
		const u8 *sequence[MIPI_SEQ_MAX];
721
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
722
		enum drm_panel_orientation orientation;
723 724
	} dsi;

725 726 727
	int crt_ddc_pin;

	int child_dev_num;
728
	struct child_device_config *child_dev;
729 730

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
731
	struct sdvo_device_mapping sdvo_mappings[2];
732 733
};

734 735 736 737 738
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

739 740
struct intel_wm_level {
	bool enable;
741 742 743 744
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
745 746
};

747
struct ilk_wm_values {
748 749 750 751
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
752 753 754 755
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

756
struct g4x_pipe_wm {
757 758
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
759
};
760

761
struct g4x_sr_wm {
762 763 764
	u16 plane;
	u16 cursor;
	u16 fbc;
765 766 767
};

struct vlv_wm_ddl_values {
768
	u8 plane[I915_MAX_PLANES];
769
};
770

771
struct vlv_wm_values {
772 773
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
774
	struct vlv_wm_ddl_values ddl[3];
775
	u8 level;
776
	bool cxsr;
777 778
};

779 780 781 782 783 784 785 786 787
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

788
struct skl_ddb_entry {
789
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
790 791
};

792
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
793
{
794
	return entry->end - entry->start;
795 796
}

797 798 799 800 801 802 803 804 805
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

806
struct skl_ddb_allocation {
807
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
808 809
};

810
struct skl_ddb_values {
811
	unsigned dirty_pipes;
812
	struct skl_ddb_allocation ddb;
813 814 815
};

struct skl_wm_level {
816
	u16 min_ddb_alloc;
817 818
	u16 plane_res_b;
	u8 plane_res_l;
819
	bool plane_en;
820
	bool ignore_lines;
821 822
};

823 824 825 826
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
827
	bool is_planar;
828 829 830 831 832
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
833 834
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
835 836
	u32 linetime_us;
	u32 dbuf_block_size;
837 838
};

839 840 841 842
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
843 844 845 846 847
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
848
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
849 850 851 852 853
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
854
	INTEL_PIPE_CRC_SOURCE_AUTO,
855 856 857
	INTEL_PIPE_CRC_SOURCE_MAX,
};

858
#define INTEL_PIPE_CRC_ENTRIES_NR	128
859
struct intel_pipe_crc {
860
	spinlock_t lock;
T
Tomeu Vizoso 已提交
861
	int skipped;
862
	enum intel_pipe_crc_source source;
863 864
};

865
struct i915_frontbuffer_tracking {
866
	spinlock_t lock;
867 868 869 870 871 872 873 874 875

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

876
struct i915_virtual_gpu {
877
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
878
	bool active;
879
	u32 caps;
880 881
};

882 883 884 885 886 887 888
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

889
struct intel_cdclk_state {
890
	unsigned int cdclk, vco, ref, bypass;
891
	u8 voltage_level;
892 893
};

894
struct drm_i915_private {
895 896
	struct drm_device drm;

897
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
898
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
899
	struct intel_driver_caps caps;
900

901 902 903
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
904
	 * backed by stolen memory. Note that stolen_usable_size tells us
905 906 907 908
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
909 910 911 912
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
913

914 915 916 917 918 919 920 921 922
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
923
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
924

925
	struct intel_uncore uncore;
926
	struct intel_uncore_mmio_debug mmio_debug;
927

928 929
	struct i915_virtual_gpu vgpu;

930
	struct intel_gvt *gvt;
931

932 933
	struct intel_wopcm wopcm;

934 935
	struct intel_csr csr;

936
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
937

938 939 940 941 942
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
943 944
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
945
	 */
946
	u32 gpio_mmio_base;
947

948 949
	u32 hsw_psr_mmio_adjust;

950
	/* MMIO base address for MIPI regs */
951
	u32 mipi_mmio_base;
952

953
	u32 pps_mmio_base;
954

955 956
	wait_queue_head_t gmbus_wait_queue;

957
	struct pci_dev *bridge_dev;
958

959 960
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
961 962 963

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
964 965 966 967 968 969

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

970 971
	bool display_irqs_enabled;

972 973 974
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
975 976
	/* Sideband mailbox protection */
	struct mutex sb_lock;
977
	struct pm_qos_request sb_qos;
978 979

	/** Cached value of IMR to avoid reads in updating the bitfield */
980 981 982 983
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
984
	u32 pipestat_irq_mask[I915_MAX_PIPES];
985

986
	struct i915_hotplug hotplug;
987
	struct intel_fbc fbc;
988
	struct i915_drrs drrs;
989
	struct intel_opregion opregion;
990
	struct intel_vbt_data vbt;
991

992 993
	bool preserve_bios_swizzle;

994 995 996
	/* overlay */
	struct intel_overlay *overlay;

997
	/* backlight registers and fields in struct intel_panel */
998
	struct mutex backlight_lock;
999

V
Ville Syrjälä 已提交
1000 1001 1002
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1003
	unsigned int fsb_freq, mem_freq, is_ddr3;
1004
	unsigned int skl_preferred_vco_freq;
1005
	unsigned int max_cdclk_freq;
1006

M
Mika Kahola 已提交
1007
	unsigned int max_dotclk_freq;
1008
	unsigned int rawclk_freq;
1009
	unsigned int hpll_freq;
1010
	unsigned int fdi_pll_freq;
1011
	unsigned int czclk_freq;
1012

1013 1014 1015 1016
	/*
	 * For reading holding any crtc lock is sufficient,
	 * for writing must hold all of them.
	 */
1017
	struct {
1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1029
		struct intel_cdclk_state hw;
1030

1031 1032 1033
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;

1034
		int force_min_cdclk;
1035
	} cdclk;
1036

1037 1038 1039 1040 1041 1042 1043
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1044 1045
	struct workqueue_struct *wq;

1046 1047
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
1048 1049
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
1050

1051 1052 1053 1054 1055
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1056
	unsigned short pch_id;
1057 1058 1059

	unsigned long quirks;

1060
	struct drm_atomic_state *modeset_restore_state;
1061
	struct drm_modeset_acquire_ctx reset_ctx;
1062

1063
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1064

1065
	struct i915_gem_mm mm;
1066 1067
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1068 1069 1070

	/* Kernel Modesetting */

1071 1072
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1073

1074 1075 1076 1077
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1078
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1079 1080
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1081
	const struct intel_dpll_mgr *dpll_mgr;
1082

1083 1084 1085 1086 1087 1088 1089
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1090 1091 1092 1093
	/*
	 * For reading active_pipes, min_cdclk, min_voltage_level holding
	 * any crtc lock is sufficient, for writing must hold all of them.
	 */
1094
	u8 active_pipes;
1095 1096
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1097 1098
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1099

1100
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1101

1102
	struct i915_wa_list gt_wa_list;
1103

1104 1105
	struct i915_frontbuffer_tracking fb_tracking;

1106 1107 1108 1109 1110
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1111
	u16 orig_clock;
1112

1113
	bool mchbar_need_disable;
1114

1115 1116
	struct intel_l3_parity l3_parity;

1117 1118 1119 1120 1121
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1122

1123
	struct i915_power_domains power_domains;
1124

R
Rodrigo Vivi 已提交
1125
	struct i915_psr psr;
1126

1127
	struct i915_gpu_error gpu_error;
1128

1129 1130
	struct drm_i915_gem_object *vlv_pctx;

1131 1132
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1133
	struct work_struct fbdev_suspend_work;
1134 1135

	struct drm_property *broadcast_rgb_property;
1136
	struct drm_property *force_audio_property;
1137

I
Imre Deak 已提交
1138
	/* hda/i915 audio component */
1139
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1140
	bool audio_component_registered;
1141 1142 1143 1144 1145
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1146
	int audio_power_refcount;
1147
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1148

1149
	u32 fdi_rx_config;
1150

1151
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1152
	u32 chv_phy_control;
1153 1154 1155 1156 1157 1158
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1159
	u32 bxt_phy_grc;
1160

1161
	u32 suspend_count;
1162
	bool power_domains_suspended;
1163
	struct i915_suspend_saved_registers regfile;
1164
	struct vlv_s0ix_state *vlv_s0ix_state;
1165

1166
	enum {
1167 1168 1169 1170 1171
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1172

1173 1174
	u32 sagv_block_time_us;

1175 1176 1177 1178 1179 1180 1181
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1182
		u16 pri_latency[5];
1183
		/* sprite */
1184
		u16 spr_latency[5];
1185
		/* cursor */
1186
		u16 cur_latency[5];
1187 1188 1189 1190 1191
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1192
		u16 skl_latency[8];
1193 1194

		/* current hardware state */
1195 1196
		union {
			struct ilk_wm_values hw;
1197
			struct skl_ddb_values skl_hw;
1198
			struct vlv_wm_values vlv;
1199
			struct g4x_wm_values g4x;
1200
		};
1201

1202
		u8 max_level;
1203 1204 1205 1206

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1207
		 * crtc_state->wm.need_postvbl_update.
1208 1209
		 */
		struct mutex wm_mutex;
1210 1211 1212 1213 1214 1215 1216

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1217 1218
	} wm;

1219 1220
	struct dram_info {
		bool valid;
1221
		bool is_16gb_dimm;
1222
		u8 num_channels;
1223
		u8 ranks;
1224
		u32 bandwidth_kbps;
1225
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1226 1227 1228 1229 1230 1231 1232
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1233 1234
	} dram_info;

1235
	struct intel_bw_info {
1236 1237 1238
		unsigned int deratedbw[3]; /* for each QGV point */
		u8 num_qgv_points;
		u8 num_planes;
1239 1240 1241 1242
	} max_bw[6];

	struct drm_private_obj bw_obj;

1243
	struct intel_runtime_pm runtime_pm;
1244

1245
	struct i915_perf perf;
1246

1247
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1248
	struct intel_gt gt;
1249 1250

	struct {
1251
		struct notifier_block pm_notifier;
1252 1253 1254 1255 1256 1257 1258 1259

		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;

			struct llist_head free_list;
			struct work_struct free_work;
		} contexts;
1260
	} gem;
1261

1262 1263
	u8 pch_ssc_use;

1264 1265
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1266

1267 1268 1269
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1270 1271
	bool ipc_enabled;

1272 1273
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1274

1275 1276 1277 1278 1279 1280
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1281 1282
	struct i915_pmu pmu;

1283 1284 1285 1286 1287 1288
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1289 1290 1291 1292
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1293
};
L
Linus Torvalds 已提交
1294

1295 1296 1297 1298
struct dram_dimm_info {
	u8 size, width, ranks;
};

1299
struct dram_channel_info {
1300
	struct dram_dimm_info dimm_l, dimm_s;
1301
	u8 ranks;
1302
	bool is_16gb_dimm;
1303 1304
};

1305 1306
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1307
	return container_of(dev, struct drm_i915_private, drm);
1308 1309
}

1310
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1311
{
1312 1313 1314 1315 1316 1317
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1318 1319
}

1320
/* Simple iterator over all initialised engines */
1321 1322 1323 1324 1325
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1326 1327

/* Iterator over subset of engines selected by mask */
1328 1329
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
	for ((tmp__) = (mask__) & INTEL_INFO((gt__)->i915)->engine_mask; \
1330
	     (tmp__) ? \
1331
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1332
	     0;)
1333

1334 1335 1336 1337 1338 1339 1340 1341
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1342
#define I915_GTT_OFFSET_NONE ((u32)-1)
1343

1344 1345
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1346
 * considered to be the frontbuffer for the given plane interface-wise. This
1347 1348 1349 1350 1351
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1352
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1353 1354 1355 1356 1357
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1358
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1359
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1360
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1361 1362
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1363

1364
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1365
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1366
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1367

1368
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1369
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1370

1371
#define REVID_FOREVER		0xff
1372
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1373

1374 1375 1376
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1377
	GENMASK((e) - 1, (s) - 1))
1378

R
Rodrigo Vivi 已提交
1379
/* Returns true if Gen is in inclusive range [Start, End] */
1380
#define IS_GEN_RANGE(dev_priv, s, e) \
1381
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1382

1383 1384
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1385
	 INTEL_INFO(dev_priv)->gen == (n))
1386

1387 1388
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1389 1390 1391 1392 1393 1394 1395 1396
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1458

1459
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1460
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1461

T
Tvrtko Ursulin 已提交
1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1474
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1475 1476
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1477 1478 1479
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1480
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1481
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1482
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1493
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1494
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1495
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1496 1497
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1498 1499 1500 1501
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1502
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1503
				 INTEL_INFO(dev_priv)->gt == 3)
1504 1505
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1506
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1507
				 INTEL_INFO(dev_priv)->gt == 3)
1508
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1509
				 INTEL_INFO(dev_priv)->gt == 1)
1510
/* ULX machines are also considered ULT. */
1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1521
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1522
				 INTEL_INFO(dev_priv)->gt == 2)
1523
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1524
				 INTEL_INFO(dev_priv)->gt == 3)
1525
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1526
				 INTEL_INFO(dev_priv)->gt == 4)
1527
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1528
				 INTEL_INFO(dev_priv)->gt == 2)
1529
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1530
				 INTEL_INFO(dev_priv)->gt == 3)
1531 1532
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1533 1534
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1535
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1536
				 INTEL_INFO(dev_priv)->gt == 2)
1537
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1538
				 INTEL_INFO(dev_priv)->gt == 3)
1539 1540 1541 1542
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1543

1544 1545 1546 1547 1548 1549
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1550 1551
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1552

1553 1554
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1555
#define BXT_REVID_A0		0x0
1556
#define BXT_REVID_A1		0x1
1557
#define BXT_REVID_B0		0x3
1558
#define BXT_REVID_B_LAST	0x8
1559
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1560

1561 1562
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1563

M
Mika Kuoppala 已提交
1564 1565
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
1566 1567 1568
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
1569

1570 1571
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
1572

1573 1574 1575 1576 1577 1578
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1579 1580
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1581
#define CNL_REVID_C0		0x2
1582 1583 1584 1585

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1586 1587 1588 1589 1590 1591 1592 1593 1594
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

M
Mika Kuoppala 已提交
1595 1596 1597 1598 1599
#define TGL_REVID_A0		0x0

#define IS_TGL_REVID(p, since, until) \
	(IS_TIGERLAKE(p) && IS_REVID(p, since, until))

1600
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1601 1602
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1603

1604
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
1605

1606 1607 1608 1609
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
1610
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1611 1612 1613 1614 1615 1616
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

1617 1618
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1619
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1620 1621
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1622

1623
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1624

1625
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1626
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1627
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1628
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1629
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1630
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1631 1632 1633

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1634
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1635 1636 1637 1638 1639
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1640 1641
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1642
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1643
})
1644

1645
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1646
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1647
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1648

1649
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1650
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1651

1652
/* WaRsDisableCoarsePowerGating:skl,cnl */
1653
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
1654 1655
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1656

1657
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1658 1659 1660
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1661

1662 1663 1664
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1665
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1666 1667
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1668 1669
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1670

1671
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1672
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1673
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1674

1675
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1676

1677
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1678

1679 1680 1681
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1682
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
1683

1684 1685
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1686
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1687

1688 1689
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1690
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1691

1692 1693
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1694

1695
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1696

1697
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1698
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1699

1700
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1701

1702
/* Having GuC is not the same as using GuC */
1703 1704
#define USES_GUC(dev_priv)		intel_uc_uses_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
1705

1706
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1707

1708 1709
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1710

R
Rodrigo Vivi 已提交
1711
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1712

1713
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1714

1715
/* DPF == dynamic parity feature */
1716
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1717 1718
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1719

1720
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1721
#define GEN9_FREQ_SCALER 3
1722

1723
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1724

1725
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1726

1727 1728 1729
/* Only valid when HAS_DISPLAY() is true */
#define INTEL_DISPLAY_ENABLED(dev_priv) (WARN_ON(!HAS_DISPLAY(dev_priv)), !i915_modparams.disable_display)

1730
static inline bool intel_vtd_active(void)
1731 1732
{
#ifdef CONFIG_INTEL_IOMMU
1733
	if (intel_iommu_gfx_mapped)
1734 1735 1736 1737 1738
		return true;
#endif
	return false;
}

1739 1740 1741 1742 1743
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1744 1745 1746
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1747
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1748 1749
}

1750
/* i915_drv.c */
1751
#ifdef CONFIG_COMPAT
1752
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
1753 1754
#else
#define i915_compat_ioctl NULL
1755
#endif
1756 1757
extern const struct dev_pm_ops i915_pm_ops;

1758
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1759
void i915_driver_remove(struct drm_i915_private *i915);
1760 1761 1762

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1763

1764
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1765

1766 1767
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
1768
	return dev_priv->gvt;
1769 1770
}

1771
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
1772
{
1773
	return dev_priv->vgpu.active;
1774
}
1775

1776 1777 1778
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1779
/* i915_gem.c */
1780 1781
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1782
void i915_gem_sanitize(struct drm_i915_private *i915);
1783
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1784
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1785
int i915_gem_freeze(struct drm_i915_private *dev_priv);
1786 1787
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

M
Matthew Auld 已提交
1788 1789
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1790 1791
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1792 1793
	/*
	 * A single pass should suffice to release all the freed objects (along
1794 1795 1796 1797 1798
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1799 1800
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1801
		rcu_barrier();
1802
	}
1803 1804
}

1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1815
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1816 1817
	 *
	 */
1818
	int pass = 3;
1819
	do {
1820
		flush_workqueue(i915->wq);
1821
		rcu_barrier();
1822
		i915_gem_drain_freed_objects(i915);
1823
	} while (--pass);
1824
	drain_workqueue(i915->wq);
1825 1826
}

C
Chris Wilson 已提交
1827
struct i915_vma * __must_check
1828 1829
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1830
			 u64 size,
1831 1832
			 u64 alignment,
			 u64 flags);
1833

1834 1835 1836
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1837

1838 1839
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1840 1841 1842 1843 1844 1845
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

1846 1847 1848
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1849
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1850
		      u32 handle, u64 *offset);
1851
int i915_gem_mmap_gtt_version(void);
1852

1853
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1854

M
Mika Kuoppala 已提交
1855 1856
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1857
	return atomic_read(&error->reset_count);
1858
}
1859

1860 1861 1862
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
1863
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1864 1865
}

1866
void i915_gem_init_mmio(struct drm_i915_private *i915);
1867
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1868 1869
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1870
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1871
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1872
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1873
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1874
void i915_gem_resume(struct drm_i915_private *dev_priv);
1875
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
1876

1877
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1878
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1879

1880 1881 1882
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1883 1884 1885
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1886
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1887

1888 1889 1890 1891 1892 1893
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

1894 1895 1896 1897 1898
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1899 1900 1901 1902 1903
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1904 1905 1906 1907

	return ctx;
}

1908
/* i915_gem_evict.c */
1909
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1910
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1911
					  unsigned long color,
1912
					  u64 start, u64 end,
1913
					  unsigned flags);
1914 1915 1916
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1917
int i915_gem_evict_vm(struct i915_address_space *vm);
1918

1919 1920 1921
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1922
				phys_addr_t size);
1923

1924
/* i915_gem_tiling.c */
1925
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1926
{
1927
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1928

1929
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1930
		i915_gem_object_is_tiled(obj);
1931 1932
}

1933 1934 1935 1936 1937
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1938
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1939

1940
/* i915_cmd_parser.c */
1941
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1942
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1943 1944 1945 1946 1947 1948 1949
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
1950

1951 1952 1953 1954
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1955
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1956 1957
}

B
Ben Widawsky 已提交
1958 1959
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1960

1961 1962
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
1963

1964 1965
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
1966

1967
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
1968

1969
/* These are untraced mmio-accessors that are only valid to be used inside
1970
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
1971
 * controlled.
1972
 *
1973
 * Think twice, and think again, before using these.
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
1994
 */
1995 1996
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
1997

1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
/* register wait wrappers for display regs */
#define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
	intel_wait_for_register(&(dev_priv_)->uncore, \
				(reg_), (mask_), (value_), (timeout_))

#define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({	\
	u32 mask__ = (mask_);						\
	intel_de_wait_for_register((dev_priv_), (reg_),			\
				   mask__, mask__, (timeout_)); \
})

#define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
	intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))

2012 2013 2014 2015 2016
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2017 2018 2019 2020 2021 2022 2023 2024
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2025 2026 2027 2028 2029 2030
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
2031
#endif