i915_drv.h 69.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69 70 71 72
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
#include "display/intel_frontbuffer.h"
#include "display/intel_opregion.h"

73
#include "gem/i915_gem_context_types.h"
74
#include "gem/i915_gem_shrinker.h"
75 76
#include "gem/i915_gem_stolen.h"

77 78
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
79
#include "gt/intel_gt_types.h"
80
#include "gt/intel_workarounds.h"
81
#include "gt/uc/intel_uc.h"
82

83
#include "intel_device_info.h"
84
#include "intel_pch.h"
85
#include "intel_runtime_pm.h"
86
#include "intel_uncore.h"
87
#include "intel_wakeref.h"
88
#include "intel_wopcm.h"
89

90
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
91
#include "i915_gem_fence_reg.h"
92
#include "i915_gem_gtt.h"
93
#include "i915_gpu_error.h"
94
#include "i915_request.h"
95
#include "i915_scheduler.h"
96
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
97
#include "i915_vma.h"
98
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
99

100 101
#include "intel_gvt.h"

L
Linus Torvalds 已提交
102 103 104 105 106
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
107 108
#define DRIVER_DATE		"20190813"
#define DRIVER_TIMESTAMP	1565765993
L
Linus Torvalds 已提交
109

110 111
struct drm_i915_gem_object;

112 113 114 115 116 117
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
118
	HPD_PORT_A,
119 120 121
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
122
	HPD_PORT_E,
123
	HPD_PORT_F,
124 125 126 127
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

128 129 130
	HPD_NUM_PINS
};

131 132 133
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

134 135
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
136

137
struct i915_hotplug {
138
	struct delayed_work hotplug_work;
139 140 141 142 143 144 145 146 147 148 149

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
150
	u32 retry_bits;
151 152 153 154 155 156
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

157 158 159
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
160
	unsigned int hpd_storm_threshold;
161 162
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
163

164 165 166 167 168 169 170 171 172 173
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

174 175 176 177 178 179
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
180

181
struct drm_i915_private;
182
struct i915_mm_struct;
183
struct i915_mmu_object;
184

185 186 187 188 189 190 191 192
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
193

194
	struct idr context_idr;
195
	struct mutex context_idr_lock; /* guards context_idr */
196

197 198 199
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

200
	unsigned int bsd_engine;
201

202 203 204 205 206 207 208
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
209
 */
210 211 212 213 214 215 216
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
217 218
};

L
Linus Torvalds 已提交
219 220 221
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
222 223
 * 1.2: Add Power Management
 * 1.3: Add vblank support
224
 * 1.4: Fix cmdbuffer path, add heap destroy
225
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
226 227
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
228 229
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
230
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
231 232
#define DRIVER_PATCHLEVEL	0

233 234 235
struct intel_overlay;
struct intel_overlay_error_state;

236
struct sdvo_device_mapping {
C
Chris Wilson 已提交
237
	u8 initialized;
238 239 240
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
241
	u8 i2c_pin;
242
	u8 ddc_pin;
243 244
};

245
struct intel_connector;
246
struct intel_encoder;
247
struct intel_atomic_state;
248
struct intel_crtc_state;
249
struct intel_initial_plane_config;
250
struct intel_crtc;
251 252
struct intel_limit;
struct dpll;
253
struct intel_cdclk_state;
254

255
struct drm_i915_display_funcs {
256 257
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
258
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
259 260
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
261 262
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
263 264
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
265
	void (*initial_watermarks)(struct intel_atomic_state *state,
266
				   struct intel_crtc_state *crtc_state);
267
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
268
					 struct intel_crtc_state *crtc_state);
269
	void (*optimize_watermarks)(struct intel_atomic_state *state,
270
				    struct intel_crtc_state *crtc_state);
271
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
272
	void (*update_wm)(struct intel_crtc *crtc);
273
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
274 275 276
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
277
				struct intel_crtc_state *);
278 279
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
280 281
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
282
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
283
			    struct intel_atomic_state *old_state);
284
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
285 286
			     struct intel_atomic_state *old_state);
	void (*update_crtcs)(struct intel_atomic_state *state);
287 288 289 290 291 292
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
293 294
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
295
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
296
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
297 298 299 300 301
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
302

303
	int (*color_check)(struct intel_crtc_state *crtc_state);
304 305 306 307 308 309 310 311 312 313 314 315 316
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
317
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
318
	void (*read_luts)(struct intel_crtc_state *crtc_state);
319 320
};

321
struct intel_csr {
322
	struct work_struct work;
323
	const char *fw_path;
324 325 326 327 328 329
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
330 331
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
332 333
	u32 dc_state;
	u32 allowed_dc_mask;
334
	intel_wakeref_t wakeref;
335 336
};

337 338
enum i915_cache_level {
	I915_CACHE_NONE = 0,
339 340 341 342 343
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
344
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
345 346
};

347 348
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

349
struct intel_fbc {
P
Paulo Zanoni 已提交
350 351 352
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
353
	unsigned threshold;
354 355
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
356
	unsigned int visible_pipes_mask;
357
	struct intel_crtc *crtc;
358

359
	struct drm_mm_node compressed_fb;
360 361
	struct drm_mm_node *compressed_llb;

362 363
	bool false_color;

364
	bool enabled;
365
	bool active;
366
	bool flip_pending;
367

368 369 370
	bool underrun_detected;
	struct work_struct underrun_work;

371 372 373 374 375
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
376
	struct intel_fbc_state_cache {
377
		struct i915_vma *vma;
378
		unsigned long flags;
379

380 381
		struct {
			unsigned int mode_flags;
382
			u32 hsw_bdw_pixel_rate;
383 384 385 386 387 388 389
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
390 391 392 393 394 395 396 397
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
398 399

			int y;
400

401
			u16 pixel_blend_mode;
402 403 404
		} plane;

		struct {
405
			const struct drm_format_info *format;
406 407 408 409
			unsigned int stride;
		} fb;
	} state_cache;

410 411 412 413 414 415 416
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
417
	struct intel_fbc_reg_params {
418
		struct i915_vma *vma;
419
		unsigned long flags;
420

421 422
		struct {
			enum pipe pipe;
423
			enum i9xx_plane_id i9xx_plane;
424 425 426 427
			unsigned int fence_y_offset;
		} crtc;

		struct {
428
			const struct drm_format_info *format;
429 430 431 432
			unsigned int stride;
		} fb;

		int cfb_size;
433
		unsigned int gen9_wa_cfb_stride;
434 435
	} params;

436
	const char *no_fbc_reason;
437 438
};

439
/*
440 441 442 443 444 445 446 447 448 449 450 451 452 453
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
454 455
};

456
struct intel_dp;
457 458 459 460 461 462 463 464 465
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
466
struct i915_psr {
467
	struct mutex lock;
468 469 470 471 472

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
473
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
474 475 476
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
477
	bool sink_support;
478
	bool enabled;
479
	struct intel_dp *dp;
480
	enum pipe pipe;
481
	bool active;
482
	struct work_struct work;
483
	unsigned busy_frontbuffer_bits;
484
	bool sink_psr2_support;
485
	bool link_standby;
486
	bool colorimetry_support;
487
	bool psr2_enabled;
488
	u8 sink_sync_latency;
489 490
	ktime_t last_entry_attempt;
	ktime_t last_exit;
491
	bool sink_not_reliable;
492
	bool irq_aux_error;
493
	u16 su_x_granularity;
494
};
495

496
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
497
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
498
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
499
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
500
#define QUIRK_INCREASE_T12_DELAY (1<<6)
501
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
502

503
struct intel_fbdev;
504
struct intel_fbc_work;
505

506 507
struct intel_gmbus {
	struct i2c_adapter adapter;
508
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
509
	u32 force_bit;
510
	u32 reg0;
511
	i915_reg_t gpio_reg;
512
	struct i2c_algo_bit_data bit_algo;
513 514 515
	struct drm_i915_private *dev_priv;
};

516
struct i915_suspend_saved_registers {
517
	u32 saveDSPARB;
J
Jesse Barnes 已提交
518
	u32 saveFBC_CONTROL;
519 520
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
521 522
	u32 saveSWF0[16];
	u32 saveSWF1[16];
523
	u32 saveSWF3[3];
524
	u64 saveFENCE[I915_MAX_NUM_FENCES];
525
	u32 savePCH_PORT_HOTPLUG;
526
	u16 saveGCDGMBUS;
527
};
528

529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
587
	u32 pcbr;
588 589 590
	u32 clock_gate_dis2;
};

591
struct intel_rps_ei {
592
	ktime_t ktime;
593 594
	u32 render_c0;
	u32 media_c0;
595 596
};

597
struct intel_rps {
598 599
	struct mutex lock; /* protects enabling and the worker */

I
Imre Deak 已提交
600 601 602 603
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
604
	struct work_struct work;
I
Imre Deak 已提交
605
	bool interrupts_enabled;
606
	u32 pm_iir;
607

608
	/* PM interrupt bits that should never be masked */
609
	u32 pm_intrmsk_mbz;
610

611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
626
	u8 boost_freq;		/* Frequency to request when wait boosting */
627
	u8 idle_freq;		/* Frequency to request when we are idle */
628 629 630
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
631
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
632

633
	int last_adj;
C
Chris Wilson 已提交
634 635 636 637 638 639 640 641 642 643

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
644

645
	bool enabled;
646 647
	atomic_t num_waiters;
	atomic_t boosts;
648

649
	/* manual wa residency calculations */
650
	struct intel_rps_ei ei;
651 652
};

653 654
struct intel_rc6 {
	bool enabled;
655 656
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
657 658 659 660 661 662
};

struct intel_llc_pstate {
	bool enabled;
};

663 664
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
665 666
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
667 668
};

D
Daniel Vetter 已提交
669 670 671
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

672 673 674 675 676 677 678 679 680 681 682
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
683
	u64 last_time2;
684 685 686 687 688 689 690
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

691
#define MAX_L3_SLICES 2
692
struct intel_l3_parity {
693
	u32 *remap_info[MAX_L3_SLICES];
694
	struct work_struct error_work;
695
	int which_slice;
696 697
};

698 699 700
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
701 702 703 704
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

705 706 707
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

708
	/**
709
	 * List of objects which are purgeable.
710
	 */
711 712
	struct list_head purge_list;

713
	/**
714
	 * List of objects which have allocated pages and are shrinkable.
715
	 */
716
	struct list_head shrink_list;
717

718 719 720 721 722
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
723 724 725 726 727
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
728

729 730 731
	/**
	 * Small stash of WC pages
	 */
732
	struct pagestash wc_stash;
733

M
Matthew Auld 已提交
734 735 736 737 738
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

739
	struct notifier_block oom_notifier;
740
	struct notifier_block vmap_notifier;
741
	struct shrinker shrinker;
742

743 744 745 746 747 748 749
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

750 751
	u64 unordered_timeline;

752
	/** Bit 6 swizzling required for X tiling */
753
	u32 bit_6_swizzle_x;
754
	/** Bit 6 swizzling required for Y tiling */
755
	u32 bit_6_swizzle_y;
756

757 758 759
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
760 761
};

762 763
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

764 765 766
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

767 768 769
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

770 771
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

772
struct ddi_vbt_port_info {
773 774 775
	/* Non-NULL if port present. */
	const struct child_device_config *child;

776 777
	int max_tmds_clock;

778 779 780 781 782 783
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
784
	u8 hdmi_level_shift;
785

786 787 788 789 790 791
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
792

793 794
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
795

796 797
	u8 dp_boost_level;
	u8 hdmi_boost_level;
798
	int dp_max_link_rate;		/* 0 for not limited by VBT */
799 800
};

R
Rodrigo Vivi 已提交
801 802 803 804 805
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
806 807
};

808 809 810 811 812 813 814 815 816
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
817
	unsigned int int_lvds_support:1;
818 819
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
820
	unsigned int panel_type:4;
821 822
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
823
	enum drm_panel_orientation orientation;
824

825 826
	enum drrs_support_type drrs_type;

827 828 829 830 831
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
832
		bool low_vswing;
833 834 835 836
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
837

R
Rodrigo Vivi 已提交
838
	struct {
839
		bool enable;
R
Rodrigo Vivi 已提交
840 841 842 843
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
844 845
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
846
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
847 848
	} psr;

849 850
	struct {
		u16 pwm_freq_hz;
851
		bool present;
852
		bool active_low_pwm;
853
		u8 min_brightness;	/* min_brightness/255 of max */
854
		u8 controller;		/* brightness controller number */
855
		enum intel_backlight_type type;
856 857
	} backlight;

858 859 860
	/* MIPI DSI */
	struct {
		u16 panel_id;
861 862
		struct mipi_config *config;
		struct mipi_pps_data *pps;
863 864
		u16 bl_ports;
		u16 cabc_ports;
865 866 867
		u8 seq_version;
		u32 size;
		u8 *data;
868
		const u8 *sequence[MIPI_SEQ_MAX];
869
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
870
		enum drm_panel_orientation orientation;
871 872
	} dsi;

873 874 875
	int crt_ddc_pin;

	int child_dev_num;
876
	struct child_device_config *child_dev;
877 878

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
879
	struct sdvo_device_mapping sdvo_mappings[2];
880 881
};

882 883 884 885 886
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

887 888
struct intel_wm_level {
	bool enable;
889 890 891 892
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
893 894
};

895
struct ilk_wm_values {
896 897 898 899
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
900 901 902 903
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

904
struct g4x_pipe_wm {
905 906
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
907
};
908

909
struct g4x_sr_wm {
910 911 912
	u16 plane;
	u16 cursor;
	u16 fbc;
913 914 915
};

struct vlv_wm_ddl_values {
916
	u8 plane[I915_MAX_PLANES];
917
};
918

919
struct vlv_wm_values {
920 921
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
922
	struct vlv_wm_ddl_values ddl[3];
923
	u8 level;
924
	bool cxsr;
925 926
};

927 928 929 930 931 932 933 934 935
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

936
struct skl_ddb_entry {
937
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
938 939
};

940
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
941
{
942
	return entry->end - entry->start;
943 944
}

945 946 947 948 949 950 951 952 953
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

954
struct skl_ddb_allocation {
955
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
956 957
};

958
struct skl_ddb_values {
959
	unsigned dirty_pipes;
960
	struct skl_ddb_allocation ddb;
961 962 963
};

struct skl_wm_level {
964
	u16 min_ddb_alloc;
965 966
	u16 plane_res_b;
	u8 plane_res_l;
967
	bool plane_en;
968
	bool ignore_lines;
969 970
};

971 972 973 974
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
975
	bool is_planar;
976 977 978 979 980
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
981 982
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
983 984
	u32 linetime_us;
	u32 dbuf_block_size;
985 986
};

987 988 989 990
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
991 992 993 994 995
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
996
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
997 998 999 1000 1001
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1002
	INTEL_PIPE_CRC_SOURCE_AUTO,
1003 1004 1005
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1006
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1007
struct intel_pipe_crc {
1008
	spinlock_t lock;
T
Tomeu Vizoso 已提交
1009
	int skipped;
1010
	enum intel_pipe_crc_source source;
1011 1012
};

1013
struct i915_frontbuffer_tracking {
1014
	spinlock_t lock;
1015 1016 1017 1018 1019 1020 1021 1022 1023

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1024 1025
struct i915_virtual_gpu {
	bool active;
1026
	u32 caps;
1027 1028
};

1029 1030 1031 1032 1033 1034 1035
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1036 1037 1038 1039 1040
struct i915_oa_format {
	u32 format;
	int size;
};

1041 1042 1043 1044 1045
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1060 1061

	atomic_t ref_count;
1062 1063
};

1064 1065
struct i915_perf_stream;

1066 1067 1068
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1069
struct i915_perf_stream_ops {
1070 1071 1072 1073
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1074 1075 1076
	 */
	void (*enable)(struct i915_perf_stream *stream);

1077 1078 1079 1080
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1081 1082 1083
	 */
	void (*disable)(struct i915_perf_stream *stream);

1084 1085
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1086 1087 1088 1089 1090 1091
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1092 1093 1094
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1095
	 * wait queue that would be passed to poll_wait().
1096 1097 1098
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1099 1100 1101 1102 1103 1104 1105
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1106
	 *
1107 1108
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1109
	 *
1110 1111
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1112
	 *
1113 1114 1115
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1116 1117 1118 1119 1120 1121
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1122 1123
	/**
	 * @destroy: Cleanup any stream specific resources.
1124 1125 1126 1127 1128 1129
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1130 1131 1132
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1133
struct i915_perf_stream {
1134 1135 1136
	/**
	 * @dev_priv: i915 drm device
	 */
1137 1138
	struct drm_i915_private *dev_priv;

1139 1140 1141
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1142 1143
	struct list_head link;

1144 1145 1146 1147
	/**
	 * @wakeref: As we keep the device awake while the perf stream is
	 * active, we track our runtime pm reference for later release.
	 */
1148 1149
	intel_wakeref_t wakeref;

1150 1151 1152 1153 1154
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1155
	u32 sample_flags;
1156 1157 1158 1159 1160 1161

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1162
	int sample_size;
1163

1164 1165 1166 1167
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1168
	struct i915_gem_context *ctx;
1169 1170 1171 1172 1173 1174

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1175 1176
	bool enabled;

1177 1178 1179 1180
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1181
	const struct i915_perf_stream_ops *ops;
1182 1183 1184 1185 1186

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266

	/**
	 * The OA context specific information.
	 */
	struct intel_context *pinned_ctx;
	u32 specific_ctx_id;
	u32 specific_ctx_id_mask;

	struct hrtimer poll_check_timer;
	wait_queue_head_t poll_wq;
	bool pollin;

	bool periodic;
	int period_exponent;

	/**
	 * State of the OA buffer.
	 */
	struct {
		struct i915_vma *vma;
		u8 *vaddr;
		u32 last_ctx_id;
		int format;
		int format_size;
		int size_exponent;

		/**
		 * Locks reads and writes to all head/tail state
		 *
		 * Consider: the head and tail pointer state needs to be read
		 * consistently from a hrtimer callback (atomic context) and
		 * read() fop (user context) with tail pointer updates happening
		 * in atomic context and head updates in user context and the
		 * (unlikely) possibility of read() errors needing to reset all
		 * head/tail state.
		 *
		 * Note: Contention/performance aren't currently a significant
		 * concern here considering the relatively low frequency of
		 * hrtimer callbacks (5ms period) and that reads typically only
		 * happen in response to a hrtimer event and likely complete
		 * before the next callback.
		 *
		 * Note: This lock is not held *while* reading and copying data
		 * to userspace so the value of head observed in htrimer
		 * callbacks won't represent any partial consumption of data.
		 */
		spinlock_t ptr_lock;

		/**
		 * One 'aging' tail pointer and one 'aged' tail pointer ready to
		 * used for reading.
		 *
		 * Initial values of 0xffffffff are invalid and imply that an
		 * update is required (and should be ignored by an attempted
		 * read)
		 */
		struct {
			u32 offset;
		} tails[2];

		/**
		 * Index for the aged tail ready to read() data up to.
		 */
		unsigned int aged_tail_idx;

		/**
		 * A monotonic timestamp for when the current aging tail pointer
		 * was read; used to determine when it is old enough to trust.
		 */
		u64 aging_timestamp;

		/**
		 * Although we can always read back the head pointer register,
		 * we prefer to avoid trusting the HW state, just to avoid any
		 * risk that some hardware condition could * somehow bump the
		 * head pointer unpredictably and cause us to forward the wrong
		 * OA buffer data to userspace.
		 */
		u32 head;
	} oa_buffer;
1267 1268
};

1269 1270 1271
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1272
struct i915_oa_ops {
1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1292 1293 1294 1295
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1296 1297
	 * disabling EU clock gating as required.
	 */
1298
	int (*enable_metric_set)(struct i915_perf_stream *stream);
1299 1300 1301 1302 1303

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1304
	void (*disable_metric_set)(struct i915_perf_stream *stream);
1305 1306 1307 1308

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1309
	void (*oa_enable)(struct i915_perf_stream *stream);
1310 1311 1312 1313

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1314
	void (*oa_disable)(struct i915_perf_stream *stream);
1315 1316 1317 1318 1319

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1320 1321 1322 1323
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1324 1325

	/**
1326
	 * @oa_hw_tail_read: read the OA tail pointer register
1327
	 *
1328 1329 1330
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1331
	 */
1332
	u32 (*oa_hw_tail_read)(struct i915_perf_stream *stream);
1333 1334
};

1335
struct intel_cdclk_state {
1336
	unsigned int cdclk, vco, ref, bypass;
1337
	u8 voltage_level;
1338 1339
};

1340
struct drm_i915_private {
1341 1342
	struct drm_device drm;

1343
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1344
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1345
	struct intel_driver_caps caps;
1346

1347 1348 1349
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1350
	 * backed by stolen memory. Note that stolen_usable_size tells us
1351 1352 1353 1354
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1355 1356 1357 1358
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1359

1360 1361 1362 1363 1364 1365 1366 1367 1368
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1369
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1370

1371
	struct intel_uncore uncore;
1372
	struct intel_uncore_mmio_debug mmio_debug;
1373

1374 1375
	struct i915_virtual_gpu vgpu;

1376
	struct intel_gvt *gvt;
1377

1378 1379
	struct intel_wopcm wopcm;

1380 1381
	struct intel_csr csr;

1382
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1383

1384 1385 1386 1387 1388
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1389 1390
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1391
	 */
1392
	u32 gpio_mmio_base;
1393

1394
	/* MMIO base address for MIPI regs */
1395
	u32 mipi_mmio_base;
1396

1397
	u32 psr_mmio_base;
1398

1399
	u32 pps_mmio_base;
1400

1401 1402
	wait_queue_head_t gmbus_wait_queue;

1403
	struct pci_dev *bridge_dev;
1404

1405 1406
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
1407 1408 1409

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
1410 1411 1412 1413 1414 1415

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1416 1417
	bool display_irqs_enabled;

1418 1419 1420
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1421 1422
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1423
	struct pm_qos_request sb_qos;
1424 1425

	/** Cached value of IMR to avoid reads in updating the bitfield */
1426 1427 1428 1429
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1430
	u32 pm_rps_events;
1431
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1432

1433
	struct i915_hotplug hotplug;
1434
	struct intel_fbc fbc;
1435
	struct i915_drrs drrs;
1436
	struct intel_opregion opregion;
1437
	struct intel_vbt_data vbt;
1438

1439 1440
	bool preserve_bios_swizzle;

1441 1442 1443
	/* overlay */
	struct intel_overlay *overlay;

1444
	/* backlight registers and fields in struct intel_panel */
1445
	struct mutex backlight_lock;
1446

V
Ville Syrjälä 已提交
1447 1448 1449
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1450
	unsigned int fsb_freq, mem_freq, is_ddr3;
1451
	unsigned int skl_preferred_vco_freq;
1452
	unsigned int max_cdclk_freq;
1453

M
Mika Kahola 已提交
1454
	unsigned int max_dotclk_freq;
1455
	unsigned int rawclk_freq;
1456
	unsigned int hpll_freq;
1457
	unsigned int fdi_pll_freq;
1458
	unsigned int czclk_freq;
1459

1460
	struct {
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1475
		struct intel_cdclk_state hw;
1476 1477

		int force_min_cdclk;
1478
	} cdclk;
1479

1480 1481 1482 1483 1484 1485 1486
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1487 1488
	struct workqueue_struct *wq;

1489 1490 1491
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1492 1493 1494 1495 1496
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1497
	unsigned short pch_id;
1498 1499 1500

	unsigned long quirks;

1501
	struct drm_atomic_state *modeset_restore_state;
1502
	struct drm_modeset_acquire_ctx reset_ctx;
1503

1504
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1505

1506
	struct i915_gem_mm mm;
1507 1508
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1509 1510 1511

	/* Kernel Modesetting */

1512 1513
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1514

1515 1516 1517 1518
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1519
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1520 1521
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1522
	const struct intel_dpll_mgr *dpll_mgr;
1523

1524 1525 1526 1527 1528 1529 1530
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1531
	unsigned int active_crtcs;
1532 1533
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1534 1535
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1536

1537
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1538

1539
	struct i915_wa_list gt_wa_list;
1540

1541 1542
	struct i915_frontbuffer_tracking fb_tracking;

1543 1544 1545 1546 1547
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1548
	u16 orig_clock;
1549

1550
	bool mchbar_need_disable;
1551

1552 1553
	struct intel_l3_parity l3_parity;

1554 1555 1556 1557 1558
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1559

1560 1561
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1562

1563 1564
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1565
	struct intel_ilk_power_mgmt ips;
1566

1567
	struct i915_power_domains power_domains;
1568

R
Rodrigo Vivi 已提交
1569
	struct i915_psr psr;
1570

1571
	struct i915_gpu_error gpu_error;
1572

1573 1574
	struct drm_i915_gem_object *vlv_pctx;

1575 1576
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1577
	struct work_struct fbdev_suspend_work;
1578 1579

	struct drm_property *broadcast_rgb_property;
1580
	struct drm_property *force_audio_property;
1581

I
Imre Deak 已提交
1582
	/* hda/i915 audio component */
1583
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1584
	bool audio_component_registered;
1585 1586 1587 1588 1589
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1590
	int audio_power_refcount;
I
Imre Deak 已提交
1591

1592
	struct {
1593
		struct mutex mutex;
1594
		struct list_head list;
1595 1596
		struct llist_head free_list;
		struct work_struct free_work;
1597 1598 1599 1600 1601 1602 1603

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1604
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1605
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1606
		struct list_head hw_id_list;
1607
	} contexts;
1608

1609
	u32 fdi_rx_config;
1610

1611
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1612
	u32 chv_phy_control;
1613 1614 1615 1616 1617 1618
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1619
	u32 bxt_phy_grc;
1620

1621
	u32 suspend_count;
1622
	bool power_domains_suspended;
1623
	struct i915_suspend_saved_registers regfile;
1624
	struct vlv_s0ix_state vlv_s0ix_state;
1625

1626
	enum {
1627 1628 1629 1630 1631
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1632

1633 1634 1635 1636 1637 1638 1639
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1640
		u16 pri_latency[5];
1641
		/* sprite */
1642
		u16 spr_latency[5];
1643
		/* cursor */
1644
		u16 cur_latency[5];
1645 1646 1647 1648 1649
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1650
		u16 skl_latency[8];
1651 1652

		/* current hardware state */
1653 1654
		union {
			struct ilk_wm_values hw;
1655
			struct skl_ddb_values skl_hw;
1656
			struct vlv_wm_values vlv;
1657
			struct g4x_wm_values g4x;
1658
		};
1659

1660
		u8 max_level;
1661 1662 1663 1664

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1665
		 * crtc_state->wm.need_postvbl_update.
1666 1667
		 */
		struct mutex wm_mutex;
1668 1669 1670 1671 1672 1673 1674

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1675 1676
	} wm;

1677 1678
	struct dram_info {
		bool valid;
1679
		bool is_16gb_dimm;
1680
		u8 num_channels;
1681
		u8 ranks;
1682
		u32 bandwidth_kbps;
1683
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1684 1685 1686 1687 1688 1689 1690
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1691 1692
	} dram_info;

1693
	struct intel_bw_info {
1694 1695 1696
		unsigned int deratedbw[3]; /* for each QGV point */
		u8 num_qgv_points;
		u8 num_planes;
1697 1698 1699 1700
	} max_bw[6];

	struct drm_private_obj bw_obj;

1701
	struct intel_runtime_pm runtime_pm;
1702

1703 1704
	struct {
		bool initialized;
1705

1706
		struct kobject *metrics_kobj;
1707
		struct ctl_table_header *sysctl_header;
1708

1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1725 1726
		struct mutex lock;
		struct list_head streams;
1727

1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
		/*
		 * The stream currently using the OA unit. If accessed
		 * outside a syscall associated to its file
		 * descriptor, you need to hold
		 * dev_priv->drm.struct_mutex.
		 */
		struct i915_perf_stream *exclusive_stream;

		/**
		 * For rate limiting any notifications of spurious
		 * invalid OA reports
		 */
		struct ratelimit_state spurious_report_rs;
1741

1742
		struct i915_oa_config test_config;
1743

1744 1745 1746
		u32 gen7_latched_oastatus1;
		u32 ctx_oactxctrl_offset;
		u32 ctx_flexeu0_offset;
1747

1748 1749 1750 1751 1752 1753
		/**
		 * The RPT_ID/reason field for Gen8+ includes a bit
		 * to determine if the CTX ID in the report is valid
		 * but the specific bit differs between Gen 8 and 9
		 */
		u32 gen8_valid_ctx_bit;
1754

1755 1756
		struct i915_oa_ops ops;
		const struct i915_oa_format *oa_formats;
1757 1758
	} perf;

1759
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1760
	struct intel_gt gt;
1761 1762

	struct {
1763 1764
		struct notifier_block pm_notifier;

1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
1781
		struct work_struct idle_work;
1782
	} gem;
1783

1784 1785 1786 1787 1788 1789 1790 1791
	/* For i945gm vblank irq vs. C3 workaround */
	struct {
		struct work_struct work;
		struct pm_qos_request pm_qos;
		u8 c3_disable_latency;
		u8 enabled;
	} i945gm_vblank;

1792 1793 1794
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1795 1796
	bool ipc_enabled;

1797 1798
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1799

1800 1801 1802 1803 1804 1805
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1806 1807
	struct i915_pmu pmu;

1808 1809 1810 1811 1812 1813
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1814 1815 1816 1817
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1818
};
L
Linus Torvalds 已提交
1819

1820 1821 1822 1823
struct dram_dimm_info {
	u8 size, width, ranks;
};

1824
struct dram_channel_info {
1825
	struct dram_dimm_info dimm_l, dimm_s;
1826
	u8 ranks;
1827
	bool is_16gb_dimm;
1828 1829
};

1830 1831
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1832
	return container_of(dev, struct drm_i915_private, drm);
1833 1834
}

1835
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1836
{
1837 1838 1839 1840 1841 1842
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1843 1844
}

1845
/* Simple iterator over all initialised engines */
1846 1847 1848 1849 1850
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1851 1852

/* Iterator over subset of engines selected by mask */
1853
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1854
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1855 1856 1857
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
1858

1859 1860 1861 1862 1863 1864 1865 1866
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1867
#define I915_GTT_OFFSET_NONE ((u32)-1)
1868

1869 1870
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1871
 * considered to be the frontbuffer for the given plane interface-wise. This
1872 1873 1874 1875 1876
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1877
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1878 1879 1880 1881 1882
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1883
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1884
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1885
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1886 1887
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1888

1889
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1890
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1891
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1892

1893
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1894
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1895

1896
#define REVID_FOREVER		0xff
1897
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1898

1899 1900 1901
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1902
	GENMASK((e) - 1, (s) - 1))
1903

R
Rodrigo Vivi 已提交
1904
/* Returns true if Gen is in inclusive range [Start, End] */
1905
#define IS_GEN_RANGE(dev_priv, s, e) \
1906
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1907

1908 1909
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1910
	 INTEL_INFO(dev_priv)->gen == (n))
1911

1912 1913 1914 1915 1916 1917 1918 1919
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1981

1982 1983
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)

T
Tvrtko Ursulin 已提交
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1996
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1997 1998
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1999 2000 2001
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
2002
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2003
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
2004
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2015
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2016
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
2017
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
2018 2019
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2020 2021 2022 2023
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
2024
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2025
				 INTEL_INFO(dev_priv)->gt == 3)
2026 2027
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
2028
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2029
				 INTEL_INFO(dev_priv)->gt == 3)
2030
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
2031
				 INTEL_INFO(dev_priv)->gt == 1)
2032
/* ULX machines are also considered ULT. */
2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
2043
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2044
				 INTEL_INFO(dev_priv)->gt == 2)
2045
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2046
				 INTEL_INFO(dev_priv)->gt == 3)
2047
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2048
				 INTEL_INFO(dev_priv)->gt == 4)
2049
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2050
				 INTEL_INFO(dev_priv)->gt == 2)
2051
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2052
				 INTEL_INFO(dev_priv)->gt == 3)
2053 2054
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
2055 2056
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
2057
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2058
				 INTEL_INFO(dev_priv)->gt == 2)
2059
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2060
				 INTEL_INFO(dev_priv)->gt == 3)
2061 2062 2063 2064
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
2065

2066 2067 2068 2069 2070 2071
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2072 2073
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2074

2075 2076
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2077
#define BXT_REVID_A0		0x0
2078
#define BXT_REVID_A1		0x1
2079
#define BXT_REVID_B0		0x3
2080
#define BXT_REVID_B_LAST	0x8
2081
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2082

2083 2084
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2085

M
Mika Kuoppala 已提交
2086 2087
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2088 2089 2090
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2091

2092 2093
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2094

2095 2096 2097 2098 2099 2100
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2101 2102
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2103
#define CNL_REVID_C0		0x2
2104 2105 2106 2107

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2108 2109 2110 2111 2112 2113 2114 2115 2116
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2117
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2118 2119
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2120

2121
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
2122

2123 2124 2125 2126
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
2127
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
2128 2129 2130 2131 2132 2133
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

2134 2135
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2136
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
2137 2138
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2139

2140
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2141

2142
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2143
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2144
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2145
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2146
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2147
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2148 2149 2150

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2151
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
2152 2153 2154 2155 2156
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

2157 2158
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
2159
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2160
})
2161

2162
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2163
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2164
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2165

2166
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2167
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2168

2169
/* WaRsDisableCoarsePowerGating:skl,cnl */
2170
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2171 2172
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2173

2174
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2175 2176 2177
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2178

2179 2180 2181
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2182
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2183 2184
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2185 2186
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2187

2188
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2189
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
2190
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2191

2192
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2193

2194
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2195

2196 2197 2198
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2199
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
2200

2201 2202
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2203
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2204

2205 2206
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

2207
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2208

2209 2210
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2211

2212
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2213

2214
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
2215

2216
/* Having GuC is not the same as using GuC */
2217 2218
#define USES_GUC(dev_priv)		intel_uc_supports_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_supports_guc_submission(&(dev_priv)->gt.uc)
2219

2220
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2221

2222 2223
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

2224

R
Rodrigo Vivi 已提交
2225
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
2226

2227
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2228

2229
/* DPF == dynamic parity feature */
2230
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2231 2232
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2233

2234
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2235
#define GEN9_FREQ_SCALER 3
2236

2237 2238
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)

2239
static inline bool intel_vtd_active(void)
2240 2241
{
#ifdef CONFIG_INTEL_IOMMU
2242
	if (intel_iommu_gfx_mapped)
2243 2244 2245 2246 2247
		return true;
#endif
	return false;
}

2248 2249 2250 2251 2252
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2253 2254 2255
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2256
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2257 2258
}

2259
/* i915_drv.c */
2260
#ifdef CONFIG_COMPAT
2261
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
2262 2263
#else
#define i915_compat_ioctl NULL
2264
#endif
2265 2266
extern const struct dev_pm_ops i915_pm_ops;

2267
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
2268
void i915_driver_remove(struct drm_i915_private *i915);
2269

2270
void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2271
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2272

2273 2274
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2275
	return dev_priv->gvt;
2276 2277
}

2278
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2279
{
2280
	return dev_priv->vgpu.active;
2281
}
2282

2283 2284 2285
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

2286
/* i915_gem.c */
2287 2288
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2289
void i915_gem_sanitize(struct drm_i915_private *i915);
2290 2291
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2292
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2293 2294
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2295 2296
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2297 2298
	/*
	 * A single pass should suffice to release all the freed objects (along
2299 2300 2301 2302 2303
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
2304 2305
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
2306
		rcu_barrier();
2307
	}
2308 2309
}

2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
2320
	 * than 3 passes to catch all _recursive_ RCU delayed work.
2321 2322
	 *
	 */
2323
	int pass = 3;
2324
	do {
2325
		flush_workqueue(i915->wq);
2326
		rcu_barrier();
2327
		i915_gem_drain_freed_objects(i915);
2328
	} while (--pass);
2329
	drain_workqueue(i915->wq);
2330 2331
}

C
Chris Wilson 已提交
2332
struct i915_vma * __must_check
2333 2334
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2335
			 u64 size,
2336 2337
			 u64 alignment,
			 u64 flags);
2338

2339 2340 2341
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
2342

2343 2344
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

2345 2346 2347 2348 2349 2350
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

2351 2352 2353
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2354
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2355
		      u32 handle, u64 *offset);
2356
int i915_gem_mmap_gtt_version(void);
2357

2358
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
2359

M
Mika Kuoppala 已提交
2360 2361
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
2362
	return atomic_read(&error->reset_count);
2363
}
2364

2365 2366 2367
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
2368
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
2369 2370
}

2371
void i915_gem_init_mmio(struct drm_i915_private *i915);
2372 2373
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
2374 2375
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
2376
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
2377
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
2378
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2379
			   unsigned int flags, long timeout);
2380
void i915_gem_suspend(struct drm_i915_private *dev_priv);
2381
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
2382
void i915_gem_resume(struct drm_i915_private *dev_priv);
2383
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
2384

2385
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
2386
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2387

2388 2389 2390
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2391 2392 2393 2394 2395 2396
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2397 2398 2399 2400 2401 2402
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

2403 2404 2405 2406 2407
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

2408 2409 2410 2411 2412
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
2413 2414 2415 2416

	return ctx;
}

2417
/* i915_gem_evict.c */
2418
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2419
					  u64 min_size, u64 alignment,
2420
					  unsigned cache_level,
2421
					  u64 start, u64 end,
2422
					  unsigned flags);
2423 2424 2425
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
2426
int i915_gem_evict_vm(struct i915_address_space *vm);
2427

2428 2429 2430
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2431
				phys_addr_t size);
2432

2433
/* i915_gem_tiling.c */
2434
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2435
{
2436
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2437 2438

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2439
		i915_gem_object_is_tiled(obj);
2440 2441
}

2442 2443 2444 2445 2446
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

2447
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2448

2449
/* i915_cmd_parser.c */
2450
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2451
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2452 2453 2454 2455 2456 2457 2458
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
2459

2460 2461 2462 2463
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
2464
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2465 2466
}

B
Ben Widawsky 已提交
2467 2468
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2469

2470 2471
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2472

2473 2474
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2475

2476
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2477

2478
/* These are untraced mmio-accessors that are only valid to be used inside
2479
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2480
 * controlled.
2481
 *
2482
 * Think twice, and think again, before using these.
2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2503
 */
2504 2505
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2506

2507 2508 2509 2510 2511
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2512 2513 2514 2515 2516 2517 2518 2519
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2520 2521 2522 2523 2524 2525
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
2526
#endif