amdgpu_vm.c 86.5 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111 112 113 114 115 116

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
117
	void *kptr;
118 119
};

120 121 122
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
123
struct amdgpu_prt_cb {
124 125 126 127

	/**
	 * @adev: amdgpu device
	 */
128
	struct amdgpu_device *adev;
129 130 131 132

	/**
	 * @cb: callback
	 */
133 134 135
	struct dma_fence_cb cb;
};

136 137 138 139
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
140
 * @level: VMPT level
141
 *
142 143
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
144 145 146 147
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
148 149 150 151 152 153 154
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
155
			adev->vm_manager.block_size;
156 157 158 159 160 161 162 163 164
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
165 166
}

A
Alex Deucher 已提交
167
/**
168
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
169 170
 *
 * @adev: amdgpu_device pointer
171
 * @level: VMPT level
A
Alex Deucher 已提交
172
 *
173 174
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
175
 */
176 177
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
178
{
179 180
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
181

182
	if (level == adev->vm_manager.root_level)
183
		/* For the root directory */
184
		return round_up(adev->vm_manager.max_pfn, 1ULL << shift) >> shift;
185
	else if (level != AMDGPU_VM_PTB)
186 187 188
		/* Everything in between */
		return 512;
	else
189
		/* For the page tables on the leaves */
190
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
191 192
}

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/**
 * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
 *
 * @adev: amdgpu_device pointer
 * @level: VMPT level
 *
 * Returns:
 * The mask to extract the entry number of a PD/PT from an address.
 */
static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
				       unsigned int level)
{
	if (level <= adev->vm_manager.root_level)
		return 0xffffffff;
	else if (level != AMDGPU_VM_PTB)
		return 0x1ff;
	else
		return AMDGPU_VM_PTE_COUNT(adev) - 1;
}

A
Alex Deucher 已提交
213
/**
214
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
215 216
 *
 * @adev: amdgpu_device pointer
217
 * @level: VMPT level
A
Alex Deucher 已提交
218
 *
219 220
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
221
 */
222
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
223
{
224
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
225 226
}

227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
/**
 * amdgpu_vm_bo_evicted - vm_bo is evicted
 *
 * @vm_bo: vm_bo which is evicted
 *
 * State for PDs/PTs and per VM BOs which are not at the location they should
 * be.
 */
static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
{
	struct amdgpu_vm *vm = vm_bo->vm;
	struct amdgpu_bo *bo = vm_bo->bo;

	vm_bo->moved = true;
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&vm_bo->vm_status, &vm->evicted);
	else
		list_move_tail(&vm_bo->vm_status, &vm->evicted);
}

/**
 * amdgpu_vm_bo_relocated - vm_bo is reloacted
 *
 * @vm_bo: vm_bo which is relocated
 *
 * State for PDs/PTs which needs to update their parent PD.
 */
static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
}

/**
 * amdgpu_vm_bo_moved - vm_bo is moved
 *
 * @vm_bo: vm_bo which is moved
 *
 * State for per VM BOs which are moved, but that change is not yet reflected
 * in the page tables.
 */
static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
}

/**
 * amdgpu_vm_bo_idle - vm_bo is idle
 *
 * @vm_bo: vm_bo which is now idle
 *
 * State for PDs/PTs and per VM BOs which have gone through the state machine
 * and are now idle.
 */
static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
	vm_bo->moved = false;
}

/**
 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
 *
 * @vm_bo: vm_bo which is now invalidated
 *
 * State for normal BOs which are invalidated and that change not yet reflected
 * in the PTs.
 */
static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

/**
 * amdgpu_vm_bo_done - vm_bo is done
 *
 * @vm_bo: vm_bo which is now done
 *
 * State for normal BOs which are invalidated and that change has been updated
 * in the PTs.
 */
static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_del_init(&vm_bo->vm_status);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
332
	base->next = NULL;
333 334 335 336
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
337 338
	base->next = bo->vm_bo;
	bo->vm_bo = base;
339 340 341 342 343 344

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	vm->bulk_moveable = false;
	if (bo->tbo.type == ttm_bo_type_kernel)
345
		amdgpu_vm_bo_relocated(base);
346
	else
347
		amdgpu_vm_bo_idle(base);
348 349 350 351 352 353 354 355 356 357

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
358
	amdgpu_vm_bo_evicted(base);
359 360
}

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
/**
 * amdgpu_vm_pt_parent - get the parent page directory
 *
 * @pt: child page table
 *
 * Helper to get the parent entry for the child page table. NULL if we are at
 * the root page directory.
 */
static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
{
	struct amdgpu_bo *parent = pt->base.bo->parent;

	if (!parent)
		return NULL;

376
	return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
377 378
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
/**
 * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
 */
struct amdgpu_vm_pt_cursor {
	uint64_t pfn;
	struct amdgpu_vm_pt *parent;
	struct amdgpu_vm_pt *entry;
	unsigned level;
};

/**
 * amdgpu_vm_pt_start - start PD/PT walk
 *
 * @adev: amdgpu_device pointer
 * @vm: amdgpu_vm structure
 * @start: start address of the walk
 * @cursor: state to initialize
 *
 * Initialize a amdgpu_vm_pt_cursor to start a walk.
 */
static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm, uint64_t start,
			       struct amdgpu_vm_pt_cursor *cursor)
{
	cursor->pfn = start;
	cursor->parent = NULL;
	cursor->entry = &vm->root;
	cursor->level = adev->vm_manager.root_level;
}

/**
 * amdgpu_vm_pt_descendant - go to child node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the child node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
				    struct amdgpu_vm_pt_cursor *cursor)
{
422
	unsigned mask, shift, idx;
423 424 425 426 427

	if (!cursor->entry->entries)
		return false;

	BUG_ON(!cursor->entry->base.bo);
428
	mask = amdgpu_vm_entries_mask(adev, cursor->level);
429 430 431
	shift = amdgpu_vm_level_shift(adev, cursor->level);

	++cursor->level;
432
	idx = (cursor->pfn >> shift) & mask;
433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544
	cursor->parent = cursor->entry;
	cursor->entry = &cursor->entry->entries[idx];
	return true;
}

/**
 * amdgpu_vm_pt_sibling - go to sibling node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the sibling node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
				 struct amdgpu_vm_pt_cursor *cursor)
{
	unsigned shift, num_entries;

	/* Root doesn't have a sibling */
	if (!cursor->parent)
		return false;

	/* Go to our parents and see if we got a sibling */
	shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
	num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);

	if (cursor->entry == &cursor->parent->entries[num_entries - 1])
		return false;

	cursor->pfn += 1ULL << shift;
	cursor->pfn &= ~((1ULL << shift) - 1);
	++cursor->entry;
	return true;
}

/**
 * amdgpu_vm_pt_ancestor - go to parent node
 *
 * @cursor: current state
 *
 * Walk to the parent node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->parent)
		return false;

	--cursor->level;
	cursor->entry = cursor->parent;
	cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
	return true;
}

/**
 * amdgpu_vm_pt_next - get next PD/PT in hieratchy
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk the PD/PT tree to the next node.
 */
static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
			      struct amdgpu_vm_pt_cursor *cursor)
{
	/* First try a newborn child */
	if (amdgpu_vm_pt_descendant(adev, cursor))
		return;

	/* If that didn't worked try to find a sibling */
	while (!amdgpu_vm_pt_sibling(adev, cursor)) {
		/* No sibling, go to our parents and grandparents */
		if (!amdgpu_vm_pt_ancestor(cursor)) {
			cursor->pfn = ~0ll;
			return;
		}
	}
}

/**
 * amdgpu_vm_pt_first_leaf - get first leaf PD/PT
 *
 * @adev: amdgpu_device pointer
 * @vm: amdgpu_vm structure
 * @start: start addr of the walk
 * @cursor: state to initialize
 *
 * Start a walk and go directly to the leaf node.
 */
static void amdgpu_vm_pt_first_leaf(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm, uint64_t start,
				    struct amdgpu_vm_pt_cursor *cursor)
{
	amdgpu_vm_pt_start(adev, vm, start, cursor);
	while (amdgpu_vm_pt_descendant(adev, cursor));
}

/**
 * amdgpu_vm_pt_next_leaf - get next leaf PD/PT
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk the PD/PT tree to the next leaf node.
 */
static void amdgpu_vm_pt_next_leaf(struct amdgpu_device *adev,
				   struct amdgpu_vm_pt_cursor *cursor)
{
	amdgpu_vm_pt_next(adev, cursor);
C
Christian König 已提交
545 546
	if (cursor->pfn != ~0ll)
		while (amdgpu_vm_pt_descendant(adev, cursor));
547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
}

/**
 * for_each_amdgpu_vm_pt_leaf - walk over all leaf PDs/PTs in the hierarchy
 */
#define for_each_amdgpu_vm_pt_leaf(adev, vm, start, end, cursor)		\
	for (amdgpu_vm_pt_first_leaf((adev), (vm), (start), &(cursor));		\
	     (cursor).pfn <= end; amdgpu_vm_pt_next_leaf((adev), &(cursor)))

/**
 * amdgpu_vm_pt_first_dfs - start a deep first search
 *
 * @adev: amdgpu_device structure
 * @vm: amdgpu_vm structure
 * @cursor: state to initialize
 *
 * Starts a deep first traversal of the PD/PT tree.
 */
static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_vm_pt_cursor *cursor)
{
	amdgpu_vm_pt_start(adev, vm, 0, cursor);
	while (amdgpu_vm_pt_descendant(adev, cursor));
}

/**
 * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
 *
 * @adev: amdgpu_device structure
 * @cursor: current state
 *
 * Move the cursor to the next node in a deep first search.
 */
static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->entry)
		return;

	if (!cursor->parent)
		cursor->entry = NULL;
	else if (amdgpu_vm_pt_sibling(adev, cursor))
		while (amdgpu_vm_pt_descendant(adev, cursor));
	else
		amdgpu_vm_pt_ancestor(cursor);
}

/**
 * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
 */
#define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry)			\
	for (amdgpu_vm_pt_first_dfs((adev), (vm), &(cursor)),			\
	     (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
	     (entry); (entry) = (cursor).entry,					\
	     amdgpu_vm_pt_next_dfs((adev), &(cursor)))

A
Alex Deucher 已提交
604
/**
605
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
606 607
 *
 * @vm: vm providing the BOs
608
 * @validated: head of validation list
609
 * @entry: entry to add
A
Alex Deucher 已提交
610 611
 *
 * Add the page directory to the list of BOs to
612
 * validate for command submission.
A
Alex Deucher 已提交
613
 */
614 615 616
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
617
{
618
	entry->priority = 0;
619
	entry->tv.bo = &vm->root.base.bo->tbo;
620 621
	/* One for the VM updates, one for TTM and one for the CS job */
	entry->tv.num_shared = 3;
622
	entry->user_pages = NULL;
623 624
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
625

626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

667
/**
668
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
669
 *
670
 * @adev: amdgpu device pointer
671
 * @vm: vm providing the BOs
672 673 674 675
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
676 677 678
 *
 * Returns:
 * Validation result.
679
 */
680 681 682
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
683
{
684 685
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
686

687 688
	vm->bulk_moveable &= list_empty(&vm->evicted);

689 690
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
691

692 693 694
		r = validate(param, bo);
		if (r)
			break;
695

696
		if (bo->tbo.type != ttm_bo_type_kernel) {
697
			amdgpu_vm_bo_moved(bo_base);
698
		} else {
699 700 701 702
			if (vm->use_cpu_for_update)
				r = amdgpu_bo_kmap(bo, NULL);
			else
				r = amdgpu_ttm_alloc_gart(&bo->tbo);
703 704
			if (r)
				break;
705 706 707 708 709
			if (bo->shadow) {
				r = amdgpu_ttm_alloc_gart(&bo->shadow->tbo);
				if (r)
					break;
			}
710
			amdgpu_vm_bo_relocated(bo_base);
711
		}
712 713
	}

714
	return r;
715 716
}

717
/**
718
 * amdgpu_vm_ready - check VM is ready for updates
719
 *
720
 * @vm: VM to check
A
Alex Deucher 已提交
721
 *
722
 * Check if all VM PDs/PTs are ready for updates
723 724 725
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
726
 */
727
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
728
{
729
	return list_empty(&vm->evicted);
730 731
}

732 733 734 735
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
736
 * @vm: VM to clear BO from
737 738
 * @bo: BO to clear
 * @level: level this BO is at
739
 * @pte_support_ats: indicate ATS support from PTE
740 741
 *
 * Root PD needs to be reserved when calling this.
742 743 744
 *
 * Returns:
 * 0 on success, errno otherwise.
745 746
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
747 748
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
749 750 751
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
752
	unsigned entries, ats_entries;
753 754
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
755
	uint64_t addr;
756 757
	int r;

758 759 760 761 762 763
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
764
			ats_entries = AMDGPU_GMC_HOLE_START >> ats_entries;
765 766 767 768 769 770
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
771
	} else {
772
		ats_entries = 0;
773 774
	}

775
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
776 777 778 779 780

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

781 782 783 784
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r)
		return r;

785 786 787 788
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

789
	addr = amdgpu_bo_gpu_offset(bo);
790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

806 807 808
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
809 810 811 812 813
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

814 815
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
816 817 818 819 820
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
821 822 823 824 825

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

826 827 828 829 830 831 832 833 834
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

835 836 837 838 839 840 841 842 843 844 845 846 847 848 849
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
850 851 852
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
853 854
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
855 856
	else if (!vm->root.base.bo || vm->root.base.bo->shadow)
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
857 858 859 860 861
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

862 863 864 865 866 867 868 869
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
870
 * Make sure the page directories and page tables are allocated
871 872 873
 *
 * Returns:
 * 0 on success, errno otherwise.
874 875 876 877 878
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
879 880
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_bo *pt;
881
	bool ats = false;
882 883
	uint64_t eaddr;
	int r;
884 885 886 887 888 889

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
890 891

	if (vm->pte_support_ats)
892
		ats = saddr < AMDGPU_GMC_HOLE_START;
893 894 895 896

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

897 898 899 900 901 902
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952
	for_each_amdgpu_vm_pt_leaf(adev, vm, saddr, eaddr, cursor) {
		struct amdgpu_vm_pt *entry = cursor.entry;
		struct amdgpu_bo_param bp;

		if (cursor.level < AMDGPU_VM_PTB) {
			unsigned num_entries;

			num_entries = amdgpu_vm_num_entries(adev, cursor.level);
			entry->entries = kvmalloc_array(num_entries,
							sizeof(*entry->entries),
							GFP_KERNEL |
							__GFP_ZERO);
			if (!entry->entries)
				return -ENOMEM;
		}


		if (entry->base.bo)
			continue;

		amdgpu_vm_bo_param(adev, vm, cursor.level, &bp);

		r = amdgpu_bo_create(adev, &bp, &pt);
		if (r)
			return r;

		r = amdgpu_vm_clear_bo(adev, vm, pt, cursor.level, ats);
		if (r)
			goto error_free_pt;

		if (vm->use_cpu_for_update) {
			r = amdgpu_bo_kmap(pt, NULL);
			if (r)
				goto error_free_pt;
		}

		/* Keep a reference to the root directory to avoid
		* freeing them up in the wrong order.
		*/
		pt->parent = amdgpu_bo_ref(cursor.parent->base.bo);

		amdgpu_vm_bo_base_init(&entry->base, vm, pt);
	}

	return 0;

error_free_pt:
	amdgpu_bo_unref(&pt->shadow);
	amdgpu_bo_unref(&pt);
	return r;
953 954
}

955 956 957 958
/**
 * amdgpu_vm_free_pts - free PD/PT levels
 *
 * @adev: amdgpu device structure
959
 * @vm: amdgpu vm structure
960 961 962 963 964 965 966 967 968 969 970 971
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm)
{
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;

	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry) {

		if (entry->base.bo) {
972
			entry->base.bo->vm_bo = NULL;
973 974 975 976 977 978 979 980 981 982
			list_del(&entry->base.vm_status);
			amdgpu_bo_unref(&entry->base.bo->shadow);
			amdgpu_bo_unref(&entry->base.bo);
		}
		kvfree(entry->entries);
	}

	BUG_ON(vm->root.base.bo);
}

983 984 985 986 987 988
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
989
{
990
	const struct amdgpu_ip_block *ip_block;
991 992 993
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
994

995
	has_compute_vm_bug = false;
996

997
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
998 999 1000 1001 1002 1003 1004 1005 1006
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
1007

1008 1009 1010 1011 1012
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
1013
		else
1014
			ring->has_compute_vm_bug = false;
1015 1016 1017
	}
}

1018 1019 1020 1021 1022 1023 1024 1025 1026
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
1027 1028
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
1029
{
1030 1031
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
1032 1033
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
1034
	bool gds_switch_needed;
1035
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
1036

1037
	if (job->vmid == 0)
1038
		return false;
1039
	id = &id_mgr->ids[job->vmid];
1040 1041 1042 1043 1044 1045 1046
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
1047

1048
	if (amdgpu_vmid_had_gpu_reset(adev, id))
1049
		return true;
A
Alex Xie 已提交
1050

1051
	return vm_flush_needed || gds_switch_needed;
1052 1053
}

A
Alex Deucher 已提交
1054 1055 1056 1057
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
1058
 * @job:  related job
1059
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
1060
 *
1061
 * Emit a VM flush when it is necessary.
1062 1063 1064
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
1065
 */
M
Monk Liu 已提交
1066
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
1067
{
1068
	struct amdgpu_device *adev = ring->adev;
1069
	unsigned vmhub = ring->funcs->vmhub;
1070
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1071
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1072
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1073 1074 1075 1076 1077 1078
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
1079
	bool vm_flush_needed = job->vm_needs_flush;
1080 1081 1082 1083
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
1084
	unsigned patch_offset = 0;
1085
	int r;
1086

1087
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1088 1089
		gds_switch_needed = true;
		vm_flush_needed = true;
1090
		pasid_mapping_needed = true;
1091
	}
1092

1093
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1094 1095
	vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
			job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1096 1097 1098
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
1099
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1100
		return 0;
1101

1102 1103
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
1104

M
Monk Liu 已提交
1105 1106 1107
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

1108
	if (vm_flush_needed) {
1109
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1110
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1111 1112 1113 1114
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1115

1116
	if (vm_flush_needed || pasid_mapping_needed) {
1117
		r = amdgpu_fence_emit(ring, &fence, 0);
1118 1119
		if (r)
			return r;
1120
	}
1121

1122
	if (vm_flush_needed) {
1123
		mutex_lock(&id_mgr->lock);
1124
		dma_fence_put(id->last_flush);
1125 1126 1127
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
1128
		mutex_unlock(&id_mgr->lock);
1129
	}
1130

1131 1132 1133 1134 1135 1136 1137
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

1138
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1139 1140 1141 1142 1143 1144
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
1145
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
1158
	}
1159
	return 0;
1160 1161
}

A
Alex Deucher 已提交
1162 1163 1164 1165 1166 1167
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
1168
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
1169 1170 1171 1172
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
1173 1174 1175
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
1176 1177 1178 1179
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
1180
	struct amdgpu_vm_bo_base *base;
A
Alex Deucher 已提交
1181

1182 1183 1184 1185 1186
	for (base = bo->vm_bo; base; base = base->next) {
		if (base->vm != vm)
			continue;

		return container_of(base, struct amdgpu_bo_va, base);
A
Alex Deucher 已提交
1187 1188 1189 1190 1191
	}
	return NULL;
}

/**
1192
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
1193
 *
1194
 * @params: see amdgpu_pte_update_params definition
1195
 * @bo: PD/PT to update
A
Alex Deucher 已提交
1196 1197 1198 1199 1200 1201 1202 1203 1204
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
1205
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
1206
				  struct amdgpu_bo *bo,
1207 1208
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
1209
				  uint64_t flags)
A
Alex Deucher 已提交
1210
{
1211
	pe += amdgpu_bo_gpu_offset(bo);
1212
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
1213

1214
	if (count < 3) {
1215 1216
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
1217 1218

	} else {
1219
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
1220 1221 1222 1223
				      count, incr, flags);
	}
}

1224 1225 1226 1227
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
1228
 * @bo: PD/PT to update
1229 1230 1231 1232 1233 1234 1235 1236 1237
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
1238
				   struct amdgpu_bo *bo,
1239 1240
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
1241
				   uint64_t flags)
1242
{
1243
	uint64_t src = (params->src + (addr >> 12) * 8);
1244

1245
	pe += amdgpu_bo_gpu_offset(bo);
1246 1247 1248
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
1249 1250
}

A
Alex Deucher 已提交
1251
/**
1252
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
1253
 *
1254
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
1255 1256 1257
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
1258 1259 1260 1261
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
1262
 */
1263
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1264 1265 1266
{
	uint64_t result;

1267 1268
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1269

1270 1271
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1272

1273
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1274 1275 1276 1277

	return result;
}

1278 1279 1280 1281
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
1282
 * @bo: PD/PT to update
1283 1284 1285 1286 1287 1288 1289 1290 1291
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
1292
				   struct amdgpu_bo *bo,
1293 1294 1295 1296 1297
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1298
	uint64_t value;
1299

1300 1301
	pe += (unsigned long)amdgpu_bo_kptr(bo);

1302 1303
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1304
	for (i = 0; i < count; i++) {
1305 1306 1307
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1308 1309
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
1310 1311 1312 1313
		addr += incr;
	}
}

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
1325 1326
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1327 1328 1329 1330 1331
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1332
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1333 1334 1335 1336 1337 1338
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
/**
 * amdgpu_vm_update_func - helper to call update function
 *
 * Calls the update function for both the given BO as well as its shadow.
 */
static void amdgpu_vm_update_func(struct amdgpu_pte_update_params *params,
				  struct amdgpu_bo *bo,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint64_t flags)
{
	if (bo->shadow)
		params->func(params, bo->shadow, pe, addr, count, incr, flags);
	params->func(params, bo, pe, addr, count, incr, flags);
}

1355
/*
1356
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1357
 *
1358
 * @param: parameters for the update
1359
 * @vm: requested vm
1360
 * @parent: parent directory
1361
 * @entry: entry to update
1362
 *
1363
 * Makes sure the requested entry in parent is up to date.
1364
 */
1365 1366 1367 1368
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1369
{
1370
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1371 1372
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1373

1374 1375 1376
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1377

1378
	for (level = 0, pbo = bo->parent; pbo; ++level)
1379 1380
		pbo = pbo->parent;

1381
	level += params->adev->vm_manager.root_level;
1382
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1383
	pde = (entry - parent->entries) * 8;
1384
	amdgpu_vm_update_func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1385 1386
}

1387
/*
1388
 * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1389
 *
1390 1391
 * @adev: amdgpu_device pointer
 * @vm: related vm
1392 1393 1394
 *
 * Mark all PD level as invalid after an error.
 */
1395 1396
static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
				     struct amdgpu_vm *vm)
1397
{
1398 1399
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;
1400

1401 1402
	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry)
		if (entry->base.bo && !entry->base.moved)
1403
			amdgpu_vm_bo_relocated(&entry->base);
1404 1405
}

1406 1407 1408 1409 1410 1411 1412
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1413 1414 1415
 *
 * Returns:
 * 0 for success, error for failure.
1416 1417 1418 1419
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1420 1421 1422
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1423
	int r = 0;
1424

1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1448
	while (!list_empty(&vm->relocated)) {
1449
		struct amdgpu_vm_pt *pt, *entry;
1450

1451 1452 1453
		entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
					 base.vm_status);
		amdgpu_vm_bo_idle(&entry->base);
1454

1455 1456
		pt = amdgpu_vm_pt_parent(entry);
		if (!pt)
1457 1458 1459 1460 1461 1462 1463
			continue;

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1464
	}
1465

1466 1467 1468
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1469
		amdgpu_asic_flush_hdp(adev, NULL);
1470 1471 1472 1473 1474 1475 1476
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1477
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1478 1479 1480 1481 1482 1483
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1484 1485
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1486 1487 1488 1489 1490 1491
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1492 1493
	}

1494 1495 1496 1497 1498 1499
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1500
	amdgpu_vm_invalidate_pds(adev, vm);
1501
	amdgpu_job_free(job);
1502
	return r;
1503 1504
}

1505
/**
1506
 * amdgpu_vm_update_huge - figure out parameters for PTE updates
1507
 *
1508
 * Make sure to set the right flags for the PTEs at the desired level.
1509
 */
1510 1511 1512 1513 1514
static void amdgpu_vm_update_huge(struct amdgpu_pte_update_params *params,
				  struct amdgpu_bo *bo, unsigned level,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint64_t flags)
1515

1516 1517
{
	if (level != AMDGPU_VM_PTB) {
1518
		flags |= AMDGPU_PDE_PTE;
1519
		amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1520 1521
	}

1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557
	amdgpu_vm_update_func(params, bo, pe, addr, count, incr, flags);
}

/**
 * amdgpu_vm_fragment - get fragment for PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @flags: hw mapping flags
 * @frag: resulting fragment size
 * @frag_end: end of this fragment
 *
 * Returns the first possible fragment for the start and end address.
 */
static void amdgpu_vm_fragment(struct amdgpu_pte_update_params *params,
			       uint64_t start, uint64_t end, uint64_t flags,
			       unsigned int *frag, uint64_t *frag_end)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
1558 1559 1560
	 *
	 * Starting with Vega10 the fragment size only controls the L1. The L2
	 * is now directly feed with small/huge/giant pages from the walker.
1561
	 */
1562 1563 1564 1565 1566 1567
	unsigned max_frag;

	if (params->adev->asic_type < CHIP_VEGA10)
		max_frag = params->adev->vm_manager.fragment_size;
	else
		max_frag = 31;
1568 1569

	/* system pages are non continuously */
1570
	if (params->src) {
1571 1572
		*frag = 0;
		*frag_end = end;
1573
		return;
1574
	}
1575

1576 1577 1578 1579 1580 1581 1582 1583
	/* This intentionally wraps around if no bit is set */
	*frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
	if (*frag >= max_frag) {
		*frag = max_frag;
		*frag_end = end & ~((1ULL << max_frag) - 1);
	} else {
		*frag_end = start + (1 << *frag);
	}
1584 1585
}

A
Alex Deucher 已提交
1586 1587 1588
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1589
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1590 1591
 * @start: start of GPU address range
 * @end: end of GPU address range
1592
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1593 1594
 * @flags: mapping flags
 *
1595
 * Update the page tables in the range @start - @end.
1596 1597 1598
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1599
 */
1600
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1601 1602
				 uint64_t start, uint64_t end,
				 uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1603
{
1604
	struct amdgpu_device *adev = params->adev;
1605
	struct amdgpu_vm_pt_cursor cursor;
1606 1607 1608 1609 1610
	uint64_t frag_start = start, frag_end;
	unsigned int frag;

	/* figure out the initial fragment */
	amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
A
Alex Deucher 已提交
1611

1612 1613 1614
	/* walk over the address space and update the PTs */
	amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
	while (cursor.pfn < end) {
1615
		struct amdgpu_bo *pt = cursor.entry->base.bo;
1616
		unsigned shift, parent_shift, mask;
1617
		uint64_t incr, entry_end, pe_start;
1618

1619
		if (!pt)
1620
			return -ENOENT;
1621

1622 1623 1624 1625
		/* The root level can't be a huge page */
		if (cursor.level == adev->vm_manager.root_level) {
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
1626
			continue;
1627
		}
1628

1629 1630 1631 1632 1633 1634
		/* If it isn't already handled it can't be a huge page */
		if (cursor.entry->huge) {
			/* Add the entry to the relocated list to update it. */
			cursor.entry->huge = false;
			amdgpu_vm_bo_relocated(&cursor.entry->base);
		}
1635

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652
		shift = amdgpu_vm_level_shift(adev, cursor.level);
		parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
		if (adev->asic_type < CHIP_VEGA10) {
			/* No huge page support before GMC v9 */
			if (cursor.level != AMDGPU_VM_PTB) {
				if (!amdgpu_vm_pt_descendant(adev, &cursor))
					return -ENOENT;
				continue;
			}
		} else if (frag < shift) {
			/* We can't use this level when the fragment size is
			 * smaller than the address shift. Go to the next
			 * child entry and try again.
			 */
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
			continue;
1653 1654
		} else if (frag >= parent_shift &&
			   cursor.level - 1 != adev->vm_manager.root_level) {
1655
			/* If the fragment size is even larger than the parent
1656 1657
			 * shift we should go up one level and check it again
			 * unless one level up is the root level.
1658 1659 1660 1661
			 */
			if (!amdgpu_vm_pt_ancestor(&cursor))
				return -ENOENT;
			continue;
1662 1663
		}

1664
		/* Looks good so far, calculate parameters for the update */
1665
		incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
1666 1667
		mask = amdgpu_vm_entries_mask(adev, cursor.level);
		pe_start = ((cursor.pfn >> shift) & mask) * 8;
1668
		entry_end = (uint64_t)(mask + 1) << shift;
1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
		entry_end += cursor.pfn & ~(entry_end - 1);
		entry_end = min(entry_end, end);

		do {
			uint64_t upd_end = min(entry_end, frag_end);
			unsigned nptes = (upd_end - frag_start) >> shift;

			amdgpu_vm_update_huge(params, pt, cursor.level,
					      pe_start, dst, nptes, incr,
					      flags | AMDGPU_PTE_FRAG(frag));

			pe_start += nptes * 8;
1681
			dst += (uint64_t)nptes * AMDGPU_GPU_PAGE_SIZE << shift;
1682 1683 1684 1685 1686 1687 1688 1689 1690 1691

			frag_start = upd_end;
			if (frag_start >= frag_end) {
				/* figure out the next fragment */
				amdgpu_vm_fragment(params, frag_start, end,
						   flags, &frag, &frag_end);
				if (frag < shift)
					break;
			}
		} while (frag_start < entry_end);
1692

1693 1694 1695 1696 1697 1698 1699 1700 1701
		if (amdgpu_vm_pt_descendant(adev, &cursor)) {
			/* Mark all child entries as huge */
			while (cursor.pfn < frag_start) {
				cursor.entry->huge = true;
				amdgpu_vm_pt_next(adev, &cursor);
			}

		} else if (frag >= shift) {
			/* or just move on to the next on the same level. */
1702
			amdgpu_vm_pt_next(adev, &cursor);
1703
		}
1704
	}
1705 1706

	return 0;
A
Alex Deucher 已提交
1707 1708 1709 1710 1711 1712
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1713
 * @exclusive: fence we need to sync to
1714
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1715
 * @vm: requested vm
1716 1717 1718
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1719 1720 1721
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1722
 * Fill in the page table entries between @start and @last.
1723 1724 1725
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1726 1727
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1728
				       struct dma_fence *exclusive,
1729
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1730
				       struct amdgpu_vm *vm,
1731
				       uint64_t start, uint64_t last,
1732
				       uint64_t flags, uint64_t addr,
1733
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1734
{
1735
	struct amdgpu_ring *ring;
1736
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1737
	unsigned nptes, ncmds, ndw;
1738
	struct amdgpu_job *job;
1739
	struct amdgpu_pte_update_params params;
1740
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1741 1742
	int r;

1743 1744
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1745
	params.vm = vm;
1746

1747 1748 1749 1750
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1751 1752 1753 1754 1755 1756 1757 1758
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1759
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1760 1761 1762 1763 1764
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
1765 1766
		return amdgpu_vm_update_ptes(&params, start, last + 1,
					     addr, flags);
1767 1768
	}

1769
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1770

1771
	nptes = last - start + 1;
A
Alex Deucher 已提交
1772 1773

	/*
1774
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1775
	 *  entries or 2k dwords (whatever is smaller)
1776 1777
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1778
	 */
1779 1780 1781 1782
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1783 1784 1785 1786

	/* padding, etc. */
	ndw = 64;

1787
	if (pages_addr) {
1788
		/* copy commands needed */
1789
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1790

1791
		/* and also PTEs */
A
Alex Deucher 已提交
1792 1793
		ndw += nptes * 2;

1794 1795
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1796 1797
	} else {
		/* set page commands needed */
1798
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1799

1800
		/* extra commands for begin/end fragments */
1801 1802 1803 1804
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1805 1806

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1807 1808
	}

1809 1810
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1811
		return r;
1812

1813
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1814

1815
	if (pages_addr) {
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1829
		addr = 0;
1830 1831
	}

1832
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1833 1834 1835
	if (r)
		goto error_free;

1836
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1837
			     owner, false);
1838 1839
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1840

1841
	r = amdgpu_vm_update_ptes(&params, start, last + 1, addr, flags);
1842 1843
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1844

1845 1846
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1847
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1848 1849
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1850

1851
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1852 1853
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1854
	return 0;
C
Chunming Zhou 已提交
1855 1856

error_free:
1857
	amdgpu_job_free(job);
1858
	return r;
A
Alex Deucher 已提交
1859 1860
}

1861 1862 1863 1864
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1865
 * @exclusive: fence we need to sync to
1866
 * @pages_addr: DMA addresses to use for mapping
1867 1868
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1869
 * @flags: HW flags for the mapping
1870
 * @nodes: array of drm_mm_nodes with the MC addresses
1871 1872 1873 1874
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1875 1876 1877
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1878 1879
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1880
				      struct dma_fence *exclusive,
1881
				      dma_addr_t *pages_addr,
1882 1883
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1884
				      uint64_t flags,
1885
				      struct drm_mm_node *nodes,
1886
				      struct dma_fence **fence)
1887
{
1888
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1889
	uint64_t pfn, start = mapping->start;
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1900 1901 1902
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1903 1904 1905
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1906 1907 1908 1909 1910 1911
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1912 1913
	trace_amdgpu_vm_bo_update(mapping);

1914 1915 1916 1917 1918 1919
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1920
	}
1921

1922
	do {
1923
		dma_addr_t *dma_addr = NULL;
1924 1925
		uint64_t max_entries;
		uint64_t addr, last;
1926

1927 1928 1929
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1930
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1931 1932 1933 1934
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1935

1936
		if (pages_addr) {
1937 1938
			uint64_t count;

1939
			max_entries = min(max_entries, 16ull * 1024ull);
1940
			for (count = 1;
1941
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1942
			     ++count) {
1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1955
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1956 1957
			}

1958 1959
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1960
			addr += pfn << PAGE_SHIFT;
1961 1962
		}

1963
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1964
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1965 1966 1967 1968 1969
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1970
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1971 1972 1973 1974
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1975
		start = last + 1;
1976

1977
	} while (unlikely(start != mapping->last + 1));
1978 1979 1980 1981

	return 0;
}

A
Alex Deucher 已提交
1982 1983 1984 1985 1986
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1987
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1988 1989
 *
 * Fill in the page table entries for @bo_va.
1990 1991 1992
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1993 1994 1995
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1996
			bool clear)
A
Alex Deucher 已提交
1997
{
1998 1999
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2000
	struct amdgpu_bo_va_mapping *mapping;
2001
	dma_addr_t *pages_addr = NULL;
2002
	struct ttm_mem_reg *mem;
2003
	struct drm_mm_node *nodes;
2004
	struct dma_fence *exclusive, **last_update;
2005
	uint64_t flags;
A
Alex Deucher 已提交
2006 2007
	int r;

2008
	if (clear || !bo) {
2009
		mem = NULL;
2010
		nodes = NULL;
2011 2012
		exclusive = NULL;
	} else {
2013 2014
		struct ttm_dma_tt *ttm;

2015
		mem = &bo->tbo.mem;
2016 2017
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
2018
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
2019
			pages_addr = ttm->dma_address;
2020
		}
2021
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
2022 2023
	}

2024
	if (bo)
2025
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
2026
	else
2027
		flags = 0x0;
A
Alex Deucher 已提交
2028

2029 2030 2031 2032 2033
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

2034 2035
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
2036
		list_splice_init(&bo_va->valids, &bo_va->invalids);
2037

2038 2039
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
2040
	}
2041 2042

	list_for_each_entry(mapping, &bo_va->invalids, list) {
2043
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
2044
					       mapping, flags, nodes,
2045
					       last_update);
A
Alex Deucher 已提交
2046 2047 2048 2049
		if (r)
			return r;
	}

2050 2051 2052
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
2053
		amdgpu_asic_flush_hdp(adev, NULL);
2054 2055
	}

2056 2057 2058 2059
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
2060 2061 2062 2063
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
2064
			amdgpu_vm_bo_evicted(&bo_va->base);
2065
		else
2066
			amdgpu_vm_bo_idle(&bo_va->base);
2067
	} else {
2068
		amdgpu_vm_bo_done(&bo_va->base);
2069
	}
A
Alex Deucher 已提交
2070

2071 2072 2073 2074 2075 2076
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
2077 2078
	}

A
Alex Deucher 已提交
2079 2080 2081
	return 0;
}

2082 2083
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
2084 2085
 *
 * @adev: amdgpu_device pointer
2086 2087 2088 2089 2090 2091 2092
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
2093
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
2094
	adev->gmc.gmc_funcs->set_prt(adev, enable);
2095 2096 2097
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

2098
/**
2099
 * amdgpu_vm_prt_get - add a PRT user
2100 2101
 *
 * @adev: amdgpu_device pointer
2102 2103 2104
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
2105
	if (!adev->gmc.gmc_funcs->set_prt)
2106 2107
		return;

2108 2109 2110 2111
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

2112 2113
/**
 * amdgpu_vm_prt_put - drop a PRT user
2114 2115
 *
 * @adev: amdgpu_device pointer
2116 2117 2118
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
2119
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
2120 2121 2122
		amdgpu_vm_update_prt_state(adev);
}

2123
/**
2124
 * amdgpu_vm_prt_cb - callback for updating the PRT status
2125 2126
 *
 * @fence: fence for the callback
2127
 * @_cb: the callback function
2128 2129 2130 2131 2132
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

2133
	amdgpu_vm_prt_put(cb->adev);
2134 2135 2136
	kfree(cb);
}

2137 2138
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
2139 2140 2141
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
2142 2143 2144 2145
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
2146
	struct amdgpu_prt_cb *cb;
2147

2148
	if (!adev->gmc.gmc_funcs->set_prt)
2149 2150 2151
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
2152 2153 2154 2155 2156
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

2157
		amdgpu_vm_prt_put(adev);
2158 2159 2160 2161 2162 2163 2164 2165
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
2181 2182 2183 2184
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
2185

2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
2196
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
2197 2198 2199
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
2200

2201 2202 2203 2204 2205 2206 2207 2208 2209
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
2210
	}
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
2222 2223
}

A
Alex Deucher 已提交
2224 2225 2226 2227 2228
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2229 2230
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
2231 2232 2233
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
2234 2235 2236 2237
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
2238 2239
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2240 2241
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2242 2243
{
	struct amdgpu_bo_va_mapping *mapping;
2244
	uint64_t init_pte_value = 0;
2245
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2246 2247 2248 2249 2250 2251
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2252

2253 2254
		if (vm->pte_support_ats &&
		    mapping->start < AMDGPU_GMC_HOLE_START)
2255
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2256

2257
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2258
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2259
						init_pte_value, 0, &f);
2260
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2261
		if (r) {
2262
			dma_fence_put(f);
A
Alex Deucher 已提交
2263
			return r;
2264
		}
2265
	}
A
Alex Deucher 已提交
2266

2267 2268 2269 2270 2271
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2272
	}
2273

A
Alex Deucher 已提交
2274 2275 2276 2277 2278
	return 0;

}

/**
2279
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2280 2281 2282 2283
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2284
 * Make sure all BOs which are moved are updated in the PTs.
2285 2286 2287
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
2288
 *
2289
 * PTs have to be reserved!
A
Alex Deucher 已提交
2290
 */
2291
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2292
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2293
{
2294
	struct amdgpu_bo_va *bo_va, *tmp;
2295
	struct reservation_object *resv;
2296
	bool clear;
2297
	int r;
A
Alex Deucher 已提交
2298

2299 2300 2301 2302 2303 2304
	list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
		/* Per VM BOs never need to bo cleared in the page tables */
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;
	}
2305

2306 2307 2308 2309 2310 2311
	spin_lock(&vm->invalidated_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
					 base.vm_status);
		resv = bo_va->base.bo->tbo.resv;
		spin_unlock(&vm->invalidated_lock);
2312 2313

		/* Try to reserve the BO to avoid clearing its ptes */
2314
		if (!amdgpu_vm_debug && reservation_object_trylock(resv))
2315 2316 2317 2318
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
2319 2320

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
2321
		if (r)
A
Alex Deucher 已提交
2322 2323
			return r;

2324
		if (!clear)
2325
			reservation_object_unlock(resv);
2326
		spin_lock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2327
	}
2328
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2329

2330
	return 0;
A
Alex Deucher 已提交
2331 2332 2333 2334 2335 2336 2337 2338 2339
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2340
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2341
 * Add @bo to the list of bos associated with the vm
2342 2343 2344
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2358
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2359

A
Alex Deucher 已提交
2360
	bo_va->ref_count = 1;
2361 2362
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2363

A
Alex Deucher 已提交
2364 2365 2366
	return bo_va;
}

2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2384
	mapping->bo_va = bo_va;
2385 2386 2387 2388 2389 2390
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2391 2392 2393
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
		list_move(&bo_va->base.vm_status, &vm->moved);
2394 2395 2396 2397
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2398 2399 2400 2401 2402 2403 2404
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2405
 * @size: BO size in bytes
A
Alex Deucher 已提交
2406 2407 2408
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2409 2410 2411
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2412
 *
2413
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2414 2415 2416 2417
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2418
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2419
{
2420
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2421 2422
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2423 2424
	uint64_t eaddr;

2425 2426
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2427
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2428 2429
		return -EINVAL;

A
Alex Deucher 已提交
2430
	/* make sure object fit at this offset */
2431
	eaddr = saddr + size - 1;
2432
	if (saddr >= eaddr ||
2433
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2434 2435 2436 2437 2438
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2439 2440
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2441 2442
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2443
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2444
			tmp->start, tmp->last + 1);
2445
		return -EINVAL;
A
Alex Deucher 已提交
2446 2447 2448
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2449 2450
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2451

2452 2453
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2454 2455 2456
	mapping->offset = offset;
	mapping->flags = flags;

2457
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2469
 * @size: BO size in bytes
2470 2471 2472 2473
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2474 2475 2476
 *
 * Returns:
 * 0 for success, error for failure.
2477 2478 2479 2480 2481 2482 2483 2484 2485
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2486
	struct amdgpu_bo *bo = bo_va->base.bo;
2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2498
	    (bo && offset + size > amdgpu_bo_size(bo)))
2499 2500 2501 2502 2503 2504 2505
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2506
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2507 2508 2509 2510 2511 2512 2513 2514
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2515 2516
	mapping->start = saddr;
	mapping->last = eaddr;
2517 2518 2519
	mapping->offset = offset;
	mapping->flags = flags;

2520
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2521

A
Alex Deucher 已提交
2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2533 2534 2535
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2536
 *
2537
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2538 2539 2540 2541 2542 2543
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2544
	struct amdgpu_vm *vm = bo_va->base.vm;
2545
	bool valid = true;
A
Alex Deucher 已提交
2546

2547
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2548

2549
	list_for_each_entry(mapping, &bo_va->valids, list) {
2550
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2551 2552 2553
			break;
	}

2554 2555 2556 2557
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2558
			if (mapping->start == saddr)
2559 2560 2561
				break;
		}

2562
		if (&mapping->list == &bo_va->invalids)
2563
			return -ENOENT;
A
Alex Deucher 已提交
2564
	}
2565

A
Alex Deucher 已提交
2566
	list_del(&mapping->list);
2567
	amdgpu_vm_it_remove(mapping, &vm->va);
2568
	mapping->bo_va = NULL;
2569
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2570

2571
	if (valid)
A
Alex Deucher 已提交
2572
		list_add(&mapping->list, &vm->freed);
2573
	else
2574 2575
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2576 2577 2578 2579

	return 0;
}

2580 2581 2582 2583 2584 2585 2586 2587 2588
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2589 2590 2591
 *
 * Returns:
 * 0 for success, error for failure.
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2609
	INIT_LIST_HEAD(&before->list);
2610 2611 2612 2613 2614 2615

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2616
	INIT_LIST_HEAD(&after->list);
2617 2618

	/* Now gather all removed mappings */
2619 2620
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2621
		/* Remember mapping split at the start */
2622 2623 2624
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2625 2626
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2627 2628
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2629 2630 2631
		}

		/* Remember mapping split at the end */
2632 2633 2634
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2635
			after->offset = tmp->offset;
2636
			after->offset += after->start - tmp->start;
2637
			after->flags = tmp->flags;
2638 2639
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2640 2641 2642 2643
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2644 2645

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2646 2647 2648 2649
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2650
		amdgpu_vm_it_remove(tmp, &vm->va);
2651 2652
		list_del(&tmp->list);

2653 2654 2655 2656
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2657

2658
		tmp->bo_va = NULL;
2659 2660 2661 2662
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2663 2664
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2665
		amdgpu_vm_it_insert(before, &vm->va);
2666 2667 2668 2669 2670 2671 2672
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2673
	if (!list_empty(&after->list)) {
2674
		amdgpu_vm_it_insert(after, &vm->va);
2675 2676 2677 2678 2679 2680 2681 2682 2683
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2684 2685 2686 2687
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2688
 * @addr: the address
2689 2690
 *
 * Find a mapping by it's address.
2691 2692 2693 2694
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2695 2696 2697 2698 2699 2700 2701
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2731 2732 2733 2734 2735 2736
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2737
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2738 2739 2740 2741 2742 2743 2744
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2745
	struct amdgpu_bo *bo = bo_va->base.bo;
2746
	struct amdgpu_vm *vm = bo_va->base.vm;
2747
	struct amdgpu_vm_bo_base **base;
A
Alex Deucher 已提交
2748

2749 2750 2751
	if (bo) {
		if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			vm->bulk_moveable = false;
2752

2753 2754 2755 2756 2757 2758 2759 2760 2761
		for (base = &bo_va->base.bo->vm_bo; *base;
		     base = &(*base)->next) {
			if (*base != &bo_va->base)
				continue;

			*base = bo_va->base.next;
			break;
		}
	}
A
Alex Deucher 已提交
2762

2763
	spin_lock(&vm->invalidated_lock);
2764
	list_del(&bo_va->base.vm_status);
2765
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2766

2767
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2768
		list_del(&mapping->list);
2769
		amdgpu_vm_it_remove(mapping, &vm->va);
2770
		mapping->bo_va = NULL;
2771
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2772 2773 2774 2775
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2776
		amdgpu_vm_it_remove(mapping, &vm->va);
2777 2778
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2779
	}
2780

2781
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2782 2783 2784 2785 2786 2787 2788 2789
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2790
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2791
 *
2792
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2793 2794
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2795
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2796
{
2797 2798
	struct amdgpu_vm_bo_base *bo_base;

2799 2800 2801 2802
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2803
	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2804 2805 2806
		struct amdgpu_vm *vm = bo_base->vm;

		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2807
			amdgpu_vm_bo_evicted(bo_base);
2808 2809 2810
			continue;
		}

2811
		if (bo_base->moved)
2812
			continue;
2813
		bo_base->moved = true;
2814

2815 2816 2817 2818 2819 2820
		if (bo->tbo.type == ttm_bo_type_kernel)
			amdgpu_vm_bo_relocated(bo_base);
		else if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			amdgpu_vm_bo_moved(bo_base);
		else
			amdgpu_vm_bo_invalidated(bo_base);
A
Alex Deucher 已提交
2821 2822 2823
	}
}

2824 2825 2826 2827 2828 2829 2830 2831
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2845 2846
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2847 2848
 *
 * @adev: amdgpu_device pointer
2849
 * @min_vm_size: the minimum vm size in GB if it's set auto
2850 2851 2852 2853
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2854
 */
2855
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2856 2857
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2858
{
2859 2860
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2861 2862 2863
	uint64_t tmp;

	/* adjust vm size first */
2864
	if (amdgpu_vm_size != -1) {
2865
		vm_size = amdgpu_vm_size;
2866 2867 2868 2869 2870
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2895
	}
2896 2897

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2898 2899

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2900 2901
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2902 2903
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2917
	/* block size depends on vm size and hw setup*/
2918
	if (amdgpu_vm_block_size != -1)
2919
		adev->vm_manager.block_size =
2920 2921 2922 2923 2924
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2925
	else
2926
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2927

2928 2929 2930 2931
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2932

2933 2934 2935
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2936
		 adev->vm_manager.fragment_size);
2937 2938
}

2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
static struct amdgpu_retryfault_hashtable *init_fault_hash(void)
{
	struct amdgpu_retryfault_hashtable *fault_hash;

	fault_hash = kmalloc(sizeof(*fault_hash), GFP_KERNEL);
	if (!fault_hash)
		return fault_hash;

	INIT_CHASH_TABLE(fault_hash->hash,
			AMDGPU_PAGEFAULT_HASH_BITS, 8, 0);
	spin_lock_init(&fault_hash->lock);
	fault_hash->count = 0;

	return fault_hash;
}

A
Alex Deucher 已提交
2955 2956 2957 2958 2959
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2960
 * @vm_context: Indicates if it GFX or Compute context
2961
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2962
 *
2963
 * Init @vm fields.
2964 2965 2966
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2967
 */
2968
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2969
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2970
{
2971
	struct amdgpu_bo_param bp;
2972
	struct amdgpu_bo *root;
2973
	int r, i;
A
Alex Deucher 已提交
2974

2975
	vm->va = RB_ROOT_CACHED;
2976 2977
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2978
	INIT_LIST_HEAD(&vm->evicted);
2979
	INIT_LIST_HEAD(&vm->relocated);
2980
	INIT_LIST_HEAD(&vm->moved);
2981
	INIT_LIST_HEAD(&vm->idle);
2982 2983
	INIT_LIST_HEAD(&vm->invalidated);
	spin_lock_init(&vm->invalidated_lock);
A
Alex Deucher 已提交
2984
	INIT_LIST_HEAD(&vm->freed);
2985

2986
	/* create scheduler entity for page table updates */
2987 2988
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2989
	if (r)
2990
		return r;
2991

Y
Yong Zhao 已提交
2992 2993 2994
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2995 2996
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2997

2998
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2999
			vm->pte_support_ats = true;
3000
	} else {
3001 3002
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
3003
	}
3004 3005
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
3006
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
3007
		  "CPU update of VM recommended only for large BAR system\n");
3008
	vm->last_update = NULL;
3009

3010
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
3011 3012
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
3013
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
3014
	if (r)
3015 3016
		goto error_free_sched_entity;

3017
	r = amdgpu_bo_reserve(root, true);
3018 3019 3020
	if (r)
		goto error_free_root;

3021 3022 3023 3024
	r = reservation_object_reserve_shared(root->tbo.resv, 1);
	if (r)
		goto error_unreserve;

3025
	r = amdgpu_vm_clear_bo(adev, vm, root,
3026 3027
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
3028 3029 3030
	if (r)
		goto error_unreserve;

3031
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
3032
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
3033

3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
3045 3046
	}

3047 3048 3049 3050 3051 3052
	vm->fault_hash = init_fault_hash();
	if (!vm->fault_hash) {
		r = -ENOMEM;
		goto error_free_root;
	}

3053
	INIT_KFIFO(vm->faults);
A
Alex Deucher 已提交
3054 3055

	return 0;
3056

3057 3058 3059
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

3060
error_free_root:
3061 3062 3063
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
3064 3065

error_free_sched_entity:
3066
	drm_sched_entity_destroy(&vm->entity);
3067 3068

	return r;
A
Alex Deucher 已提交
3069 3070
}

3071 3072 3073
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
3074 3075 3076
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
3077 3078 3079 3080 3081 3082 3083 3084 3085
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
3086
 * setting.
3087
 *
3088 3089
 * Returns:
 * 0 for success, -errno for errors.
3090
 */
3091
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
3092
{
3093
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
3094 3095 3096 3097 3098 3099 3100 3101 3102
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
3117 3118 3119 3120 3121 3122 3123 3124 3125 3126
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
3127
			goto free_idr;
3128 3129 3130 3131 3132 3133 3134 3135
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
3136
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
3137 3138 3139 3140 3141 3142 3143 3144 3145
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

3146 3147 3148 3149
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
3150 3151 3152
		vm->pasid = 0;
	}

3153 3154 3155
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
3170 3171 3172 3173
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

A
Alex Deucher 已提交
3194 3195 3196 3197 3198 3199
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
3200
 * Tear down @vm.
A
Alex Deucher 已提交
3201 3202 3203 3204 3205
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
3206
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
3207
	struct amdgpu_bo *root;
3208
	u64 fault;
3209
	int i, r;
A
Alex Deucher 已提交
3210

3211 3212
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

3213 3214
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
3215
		amdgpu_vm_clear_fault(vm->fault_hash, fault);
3216

3217 3218 3219 3220 3221 3222 3223 3224
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

3225 3226 3227
	kfree(vm->fault_hash);
	vm->fault_hash = NULL;

3228
	drm_sched_entity_destroy(&vm->entity);
3229

3230
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
3231 3232
		dev_err(adev->dev, "still active bo inside vm\n");
	}
3233 3234
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
C
Christian König 已提交
3235 3236 3237
		/* Don't remove the mapping here, we don't want to trigger a
		 * rebalance and the tree is about to be destroyed anyway.
		 */
A
Alex Deucher 已提交
3238 3239 3240 3241
		list_del(&mapping->list);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
3242
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
3243
			amdgpu_vm_prt_fini(adev, vm);
3244
			prt_fini_needed = false;
3245
		}
3246

A
Alex Deucher 已提交
3247
		list_del(&mapping->list);
3248
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
3249 3250
	}

3251 3252 3253 3254 3255
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
3256
		amdgpu_vm_free_pts(adev, vm);
3257 3258 3259
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
3260
	dma_fence_put(vm->last_update);
3261
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3262
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
3263
}
3264

3265 3266 3267 3268 3269 3270 3271 3272 3273
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
3274
	unsigned i;
3275

3276
	amdgpu_vmid_mgr_init(adev);
3277

3278 3279
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3280 3281 3282
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

3283
	spin_lock_init(&adev->vm_manager.prt_lock);
3284
	atomic_set(&adev->vm_manager.num_prt_users, 0);
3285 3286 3287 3288 3289 3290

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
3291
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3292 3293 3294 3295 3296 3297 3298 3299 3300 3301
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

3302 3303
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
3304 3305
}

3306 3307 3308 3309 3310 3311 3312 3313 3314
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3315 3316 3317
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3318
	amdgpu_vmid_mgr_fini(adev);
3319
}
C
Chunming Zhou 已提交
3320

3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3331 3332 3333
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3334 3335 3336
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3337 3338 3339

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3340
		/* current, we only have requirement to reserve vmid from gfxhub */
3341
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3342 3343 3344
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3345
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3346
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3347 3348 3349 3350 3351 3352 3353
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3354 3355 3356 3357

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
3358
 * @adev: drm device pointer
3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

	spin_unlock(&adev->vm_manager.pasid_lock);
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}
3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467

/**
 * amdgpu_vm_add_fault - Add a page fault record to fault hash table
 *
 * @fault_hash: fault hash table
 * @key: 64-bit encoding of PASID and address
 *
 * This should be called when a retry page fault interrupt is
 * received. If this is a new page fault, it will be added to a hash
 * table. The return value indicates whether this is a new fault, or
 * a fault that was already known and is already being handled.
 *
 * If there are too many pending page faults, this will fail. Retry
 * interrupts should be ignored in this case until there is enough
 * free space.
 *
 * Returns 0 if the fault was added, 1 if the fault was already known,
 * -ENOSPC if there are too many pending faults.
 */
int amdgpu_vm_add_fault(struct amdgpu_retryfault_hashtable *fault_hash, u64 key)
{
	unsigned long flags;
	int r = -ENOSPC;

	if (WARN_ON_ONCE(!fault_hash))
		/* Should be allocated in amdgpu_vm_init
		 */
		return r;

	spin_lock_irqsave(&fault_hash->lock, flags);

	/* Only let the hash table fill up to 50% for best performance */
	if (fault_hash->count >= (1 << (AMDGPU_PAGEFAULT_HASH_BITS-1)))
		goto unlock_out;

	r = chash_table_copy_in(&fault_hash->hash, key, NULL);
	if (!r)
		fault_hash->count++;

	/* chash_table_copy_in should never fail unless we're losing count */
	WARN_ON_ONCE(r < 0);

unlock_out:
	spin_unlock_irqrestore(&fault_hash->lock, flags);
	return r;
}

/**
 * amdgpu_vm_clear_fault - Remove a page fault record
 *
 * @fault_hash: fault hash table
 * @key: 64-bit encoding of PASID and address
 *
 * This should be called when a page fault has been handled. Any
 * future interrupt with this key will be processed as a new
 * page fault.
 */
void amdgpu_vm_clear_fault(struct amdgpu_retryfault_hashtable *fault_hash, u64 key)
{
	unsigned long flags;
	int r;

	if (!fault_hash)
		return;

	spin_lock_irqsave(&fault_hash->lock, flags);

	r = chash_table_remove(&fault_hash->hash, key, NULL);
	if (!WARN_ON_ONCE(r < 0)) {
		fault_hash->count--;
		WARN_ON_ONCE(fault_hash->count < 0);
	}

	spin_unlock_irqrestore(&fault_hash->lock, flags);
}