amdgpu_vm.c 70.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

56 57 58 59 60 61 62 63 64
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

65 66 67
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
68
struct amdgpu_pte_update_params {
69 70
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
71 72
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
73 74 75 76
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
77
	/* Function which actually does the update */
78 79
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
80
		     uint64_t addr, unsigned count, uint32_t incr,
81
		     uint64_t flags);
82 83 84 85 86 87
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
88 89
};

90 91 92 93 94 95
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

96 97 98 99 100 101 102 103 104 105
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
 *
 * Returns the number of bits the pfn needs to be right shifted for a level.
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
106 107 108 109 110 111 112
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
113
			adev->vm_manager.block_size;
114 115 116 117 118 119 120 121 122
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
123 124
}

A
Alex Deucher 已提交
125
/**
126
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
127 128 129
 *
 * @adev: amdgpu_device pointer
 *
130
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
131
 */
132 133
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
134
{
135 136
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
137

138
	if (level == adev->vm_manager.root_level)
139
		/* For the root directory */
140
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
141
	else if (level != AMDGPU_VM_PTB)
142 143 144
		/* Everything in between */
		return 512;
	else
145
		/* For the page tables on the leaves */
146
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
147 148 149
}

/**
150
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
151 152 153
 *
 * @adev: amdgpu_device pointer
 *
154
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
155
 */
156
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
157
{
158
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
159 160 161
}

/**
162
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
163 164
 *
 * @vm: vm providing the BOs
165
 * @validated: head of validation list
166
 * @entry: entry to add
A
Alex Deucher 已提交
167 168
 *
 * Add the page directory to the list of BOs to
169
 * validate for command submission.
A
Alex Deucher 已提交
170
 */
171 172 173
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
174
{
175
	entry->robj = vm->root.base.bo;
176
	entry->priority = 0;
177
	entry->tv.bo = &entry->robj->tbo;
178
	entry->tv.shared = true;
179
	entry->user_pages = NULL;
180 181
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
182

183
/**
184
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
185
 *
186
 * @adev: amdgpu device pointer
187
 * @vm: vm providing the BOs
188 189 190 191 192
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
193 194 195
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
196
{
197
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
198 199
	int r;

200 201 202 203
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
204

205 206 207 208
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
209

210 211 212 213 214 215
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
216

217 218 219 220 221 222
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
223

224 225
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
226 227 228 229
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}
230

231
		spin_lock(&vm->status_lock);
232 233 234 235
		if (bo->tbo.type != ttm_bo_type_kernel)
			list_move(&bo_base->vm_status, &vm->moved);
		else
			list_move(&bo_base->vm_status, &vm->relocated);
236
	}
237
	spin_unlock(&vm->status_lock);
238

239
	return 0;
240 241
}

242
/**
243
 * amdgpu_vm_ready - check VM is ready for updates
244
 *
245
 * @vm: VM to check
A
Alex Deucher 已提交
246
 *
247
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
248
 */
249
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
250
{
251
	bool ready;
A
Alex Deucher 已提交
252

253 254 255
	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
256

257
	return ready;
258 259
}

260 261 262 263 264 265 266 267 268 269
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
 * @bo: BO to clear
 * @level: level this BO is at
 *
 * Root PD needs to be reserved when calling this.
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
270 271
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
272 273 274
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
275
	unsigned entries, ats_entries;
276 277
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
278
	uint64_t addr;
279 280
	int r;

281 282 283 284 285 286 287 288 289 290 291 292 293 294
	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
295
	} else {
296
		ats_entries = 0;
297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
	}

	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

329 330 331
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
332 333 334 335 336
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

337 338 339 340 341 342 343
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
344 345 346 347 348

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

349 350 351 352 353 354 355 356 357
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

358
/**
359 360 361 362 363 364 365 366 367 368 369 370 371
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
372
				  unsigned level, bool ats)
373
{
374
	unsigned shift = amdgpu_vm_level_shift(adev, level);
375
	unsigned pt_idx, from, to;
376
	u64 flags;
377
	int r;
378 379 380 381

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
382 383 384
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
385 386 387 388 389
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

390 391 392 393 394
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
395 396

	++level;
397 398
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
399

400
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
401 402 403 404 405 406
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

407 408
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
409
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
410 411 412
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

413
		if (!entry->base.bo) {
414 415
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
416
					     AMDGPU_GPU_PAGE_SIZE,
417
					     AMDGPU_GEM_DOMAIN_VRAM, flags,
418
					     ttm_bo_type_kernel, resv, &pt);
419 420 421
			if (r)
				return r;

422
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
423
			if (r) {
424
				amdgpu_bo_unref(&pt->shadow);
425 426 427 428
				amdgpu_bo_unref(&pt);
				return r;
			}

429 430 431
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
432
					amdgpu_bo_unref(&pt->shadow);
433 434 435 436 437
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

438 439 440
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
441
			pt->parent = amdgpu_bo_ref(parent->base.bo);
442

443 444 445
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
446 447 448
			spin_lock(&vm->status_lock);
			list_add(&entry->base.vm_status, &vm->relocated);
			spin_unlock(&vm->status_lock);
449 450
		}

451
		if (level < AMDGPU_VM_PTB) {
452 453 454 455
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
456
						   sub_eaddr, level, ats);
457 458 459 460 461 462 463 464
			if (r)
				return r;
		}
	}

	return 0;
}

465 466 467 468 469 470 471 472 473 474 475 476 477 478 479
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
480
	bool ats = false;
481 482 483 484 485 486

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
487 488 489

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
490 491 492 493

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

494 495 496 497 498 499
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

500
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
501
				      adev->vm_manager.root_level, ats);
502 503
}

504 505 506 507 508 509
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
510
{
511
	const struct amdgpu_ip_block *ip_block;
512 513 514
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
515

516
	has_compute_vm_bug = false;
517

518
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
519 520 521 522 523 524 525 526 527
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
528

529 530 531 532 533
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
534
		else
535
			ring->has_compute_vm_bug = false;
536 537 538
	}
}

539 540
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
541
{
542 543
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
544 545
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
546
	bool gds_switch_needed;
547
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
548

549
	if (job->vmid == 0)
550
		return false;
551
	id = &id_mgr->ids[job->vmid];
552 553 554 555 556 557 558
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
559

560
	if (amdgpu_vmid_had_gpu_reset(adev, id))
561
		return true;
A
Alex Xie 已提交
562

563
	return vm_flush_needed || gds_switch_needed;
564 565
}

566 567
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
568
	return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
A
Alex Xie 已提交
569 570
}

A
Alex Deucher 已提交
571 572 573 574
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
575
 * @vmid: vmid number to use
576
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
577
 *
578
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
579
 */
M
Monk Liu 已提交
580
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
581
{
582
	struct amdgpu_device *adev = ring->adev;
583
	unsigned vmhub = ring->funcs->vmhub;
584
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
585
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
586
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
587 588 589 590 591 592
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
593
	bool vm_flush_needed = job->vm_needs_flush;
594 595 596 597
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
598
	unsigned patch_offset = 0;
599
	int r;
600

601
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
602 603
		gds_switch_needed = true;
		vm_flush_needed = true;
604
		pasid_mapping_needed = true;
605
	}
606

607 608 609 610 611
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
612
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
613
		return 0;
614

615 616
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
617

M
Monk Liu 已提交
618 619 620
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

621
	if (vm_flush_needed) {
622
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
623
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
624 625 626 627
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
628

629
	if (vm_flush_needed || pasid_mapping_needed) {
630 631 632
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
633
	}
634

635
	if (vm_flush_needed) {
636
		mutex_lock(&id_mgr->lock);
637
		dma_fence_put(id->last_flush);
638 639 640
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
641
		mutex_unlock(&id_mgr->lock);
642
	}
643

644 645 646 647 648 649 650
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

651
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
652 653 654 655 656 657
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
658
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
659 660 661 662 663 664 665 666 667 668 669 670
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
671
	}
672
	return 0;
673 674
}

A
Alex Deucher 已提交
675 676 677 678 679 680
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
681
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
682 683 684 685 686 687 688 689 690 691
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

692 693
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
694 695 696 697 698 699 700
			return bo_va;
		}
	}
	return NULL;
}

/**
701
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
702
 *
703
 * @params: see amdgpu_pte_update_params definition
704
 * @bo: PD/PT to update
A
Alex Deucher 已提交
705 706 707 708 709 710 711 712 713
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
714
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
715
				  struct amdgpu_bo *bo,
716 717
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
718
				  uint64_t flags)
A
Alex Deucher 已提交
719
{
720
	pe += amdgpu_bo_gpu_offset(bo);
721
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
722

723
	if (count < 3) {
724 725
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
726 727

	} else {
728
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
729 730 731 732
				      count, incr, flags);
	}
}

733 734 735 736
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
737
 * @bo: PD/PT to update
738 739 740 741 742 743 744 745 746
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
747
				   struct amdgpu_bo *bo,
748 749
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
750
				   uint64_t flags)
751
{
752
	uint64_t src = (params->src + (addr >> 12) * 8);
753

754
	pe += amdgpu_bo_gpu_offset(bo);
755 756 757
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
758 759
}

A
Alex Deucher 已提交
760
/**
761
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
762
 *
763
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
764 765 766
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
767
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
768
 */
769
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
770 771 772
{
	uint64_t result;

773 774
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
775

776 777
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
778

779
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
780 781 782 783

	return result;
}

784 785 786 787
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
788
 * @bo: PD/PT to update
789 790 791 792 793 794 795 796 797
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
798
				   struct amdgpu_bo *bo,
799 800 801 802 803
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
804
	uint64_t value;
805

806 807
	pe += (unsigned long)amdgpu_bo_kptr(bo);

808 809
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

810
	for (i = 0; i < count; i++) {
811 812 813
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
814 815
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
816 817 818 819
		addr += incr;
	}
}

820 821
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
822 823 824 825 826
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
827
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
828 829 830 831 832 833
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

834
/*
835
 * amdgpu_vm_update_pde - update a single level in the hierarchy
836
 *
837
 * @param: parameters for the update
838
 * @vm: requested vm
839
 * @parent: parent directory
840
 * @entry: entry to update
841
 *
842
 * Makes sure the requested entry in parent is up to date.
843
 */
844 845 846 847
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
848
{
849
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
850 851
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
852

853 854 855
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
856

857
	for (level = 0, pbo = bo->parent; pbo; ++level)
858 859
		pbo = pbo->parent;

860
	level += params->adev->vm_manager.root_level;
861
	pt = amdgpu_bo_gpu_offset(entry->base.bo);
862
	flags = AMDGPU_PTE_VALID;
863
	amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
864 865 866 867
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
868 869
}

870 871 872 873 874 875 876
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
877 878 879 880
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
881
{
882
	unsigned pt_idx, num_entries;
883 884 885 886 887

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
888 889
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
890 891
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

892
		if (!entry->base.bo)
893 894
			continue;

895
		spin_lock(&vm->status_lock);
896 897
		if (list_empty(&entry->base.vm_status))
			list_add(&entry->base.vm_status, &vm->relocated);
898
		spin_unlock(&vm->status_lock);
899
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
900 901 902
	}
}

903 904 905 906 907 908 909 910 911 912 913 914
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
915 916 917
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
918
	int r = 0;
919

920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

943 944
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->relocated)) {
945 946
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
947 948 949 950 951
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
952
		list_del_init(&bo_base->vm_status);
953 954 955
		spin_unlock(&vm->status_lock);

		bo = bo_base->bo->parent;
956
		if (!bo) {
957
			spin_lock(&vm->status_lock);
958
			continue;
959
		}
960 961 962 963 964 965 966 967 968 969 970 971

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		spin_lock(&vm->status_lock);
		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
972 973
	}
	spin_unlock(&vm->status_lock);
974

975 976 977
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
978
		amdgpu_asic_flush_hdp(adev, NULL);
979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1001 1002
	}

1003 1004 1005 1006 1007 1008
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1009 1010
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1011
	amdgpu_job_free(job);
1012
	return r;
1013 1014
}

1015
/**
1016
 * amdgpu_vm_find_entry - find the entry for an address
1017 1018 1019
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1020 1021
 * @entry: resulting entry or NULL
 * @parent: parent entry
1022
 *
1023
 * Find the vm_pt entry and it's parent for the given address.
1024
 */
1025 1026 1027
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1028
{
1029
	unsigned level = p->adev->vm_manager.root_level;
1030

1031 1032 1033
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1034
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1035

1036
		*parent = *entry;
1037 1038
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1039 1040
	}

1041
	if (level != AMDGPU_VM_PTB)
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1057 1058 1059 1060 1061
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1062
{
1063
	uint64_t pde;
1064 1065

	/* In the case of a mixed PT the PDE must point to it*/
1066 1067
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1068
		/* Set the huge page flag to stop scanning at this PDE */
1069 1070 1071
		flags |= AMDGPU_PDE_PTE;
	}

1072 1073 1074 1075 1076 1077 1078 1079
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			spin_lock(&p->vm->status_lock);
			list_move(&entry->base.vm_status, &p->vm->relocated);
			spin_unlock(&p->vm->status_lock);
		}
1080
		return;
1081
	}
1082

1083
	entry->huge = true;
1084
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1085

1086 1087 1088 1089
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1090 1091
}

A
Alex Deucher 已提交
1092 1093 1094
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1095
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1096 1097 1098
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1099
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1100 1101
 * @flags: mapping flags
 *
1102
 * Update the page tables in the range @start - @end.
1103
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1104
 */
1105
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1106
				  uint64_t start, uint64_t end,
1107
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1108
{
1109 1110
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1111

1112
	uint64_t addr, pe_start;
1113
	struct amdgpu_bo *pt;
1114
	unsigned nptes;
A
Alex Deucher 已提交
1115 1116

	/* walk over the address space and update the page tables */
1117 1118 1119 1120 1121 1122 1123
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1124

A
Alex Deucher 已提交
1125 1126 1127
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1128
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1129

1130 1131
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1132
		/* We don't need to update PTEs for huge pages */
1133
		if (entry->huge)
1134 1135
			continue;

1136
		pt = entry->base.bo;
1137 1138 1139 1140 1141
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1142
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1143 1144
	}

1145
	return 0;
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1157
 * Returns 0 for success, -EINVAL for failure.
1158
 */
1159
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1160
				uint64_t start, uint64_t end,
1161
				uint64_t dst, uint64_t flags)
1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1181 1182
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1183 1184

	/* system pages are non continuously */
1185
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1186
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1187

1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1205 1206
		if (r)
			return r;
1207

1208 1209
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1210
	}
1211 1212

	return 0;
A
Alex Deucher 已提交
1213 1214 1215 1216 1217 1218
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1219
 * @exclusive: fence we need to sync to
1220
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1221
 * @vm: requested vm
1222 1223 1224
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1225 1226 1227
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1228
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1229 1230 1231
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1232
				       struct dma_fence *exclusive,
1233
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1234
				       struct amdgpu_vm *vm,
1235
				       uint64_t start, uint64_t last,
1236
				       uint64_t flags, uint64_t addr,
1237
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1238
{
1239
	struct amdgpu_ring *ring;
1240
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1241
	unsigned nptes, ncmds, ndw;
1242
	struct amdgpu_job *job;
1243
	struct amdgpu_pte_update_params params;
1244
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1245 1246
	int r;

1247 1248
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1249
	params.vm = vm;
1250

1251 1252 1253 1254
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1255 1256 1257 1258 1259 1260 1261 1262
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1263
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1264 1265 1266 1267 1268 1269 1270 1271 1272
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1273
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1274

1275
	nptes = last - start + 1;
A
Alex Deucher 已提交
1276 1277

	/*
1278
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1279
	 *  entries or 2k dwords (whatever is smaller)
1280 1281
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1282
	 */
1283 1284 1285 1286
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1287 1288 1289 1290

	/* padding, etc. */
	ndw = 64;

1291
	if (pages_addr) {
1292
		/* copy commands needed */
1293
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1294

1295
		/* and also PTEs */
A
Alex Deucher 已提交
1296 1297
		ndw += nptes * 2;

1298 1299
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1300 1301
	} else {
		/* set page commands needed */
1302
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1303

1304
		/* extra commands for begin/end fragments */
1305
		ndw += 2 * 10 * adev->vm_manager.fragment_size;
1306 1307

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1308 1309
	}

1310 1311
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1312
		return r;
1313

1314
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1315

1316
	if (pages_addr) {
1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1330
		addr = 0;
1331 1332
	}

1333
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1334 1335 1336
	if (r)
		goto error_free;

1337
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1338
			     owner, false);
1339 1340
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1341

1342
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1343 1344 1345
	if (r)
		goto error_free;

1346 1347 1348
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1349

1350 1351
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1352 1353
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1354 1355
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1356

1357
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1358 1359
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1360
	return 0;
C
Chunming Zhou 已提交
1361 1362

error_free:
1363
	amdgpu_job_free(job);
1364
	return r;
A
Alex Deucher 已提交
1365 1366
}

1367 1368 1369 1370
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1371
 * @exclusive: fence we need to sync to
1372
 * @pages_addr: DMA addresses to use for mapping
1373 1374
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1375
 * @flags: HW flags for the mapping
1376
 * @nodes: array of drm_mm_nodes with the MC addresses
1377 1378 1379 1380 1381 1382 1383
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1384
				      struct dma_fence *exclusive,
1385
				      dma_addr_t *pages_addr,
1386 1387
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1388
				      uint64_t flags,
1389
				      struct drm_mm_node *nodes,
1390
				      struct dma_fence **fence)
1391
{
1392
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1393
	uint64_t pfn, start = mapping->start;
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1404 1405 1406
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1407 1408 1409
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1410 1411 1412 1413 1414 1415
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1416 1417
	trace_amdgpu_vm_bo_update(mapping);

1418 1419 1420 1421 1422 1423
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1424
	}
1425

1426
	do {
1427
		dma_addr_t *dma_addr = NULL;
1428 1429
		uint64_t max_entries;
		uint64_t addr, last;
1430

1431 1432 1433 1434 1435 1436 1437 1438
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1439

1440
		if (pages_addr) {
1441 1442
			uint64_t count;

1443
			max_entries = min(max_entries, 16ull * 1024ull);
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1460 1461
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1462
			addr += pfn << PAGE_SHIFT;
1463 1464
		}

1465
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1466
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1467 1468 1469 1470 1471
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1472 1473 1474 1475 1476
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1477
		start = last + 1;
1478

1479
	} while (unlikely(start != mapping->last + 1));
1480 1481 1482 1483

	return 0;
}

A
Alex Deucher 已提交
1484 1485 1486 1487 1488
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1489
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1490 1491 1492 1493 1494 1495
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1496
			bool clear)
A
Alex Deucher 已提交
1497
{
1498 1499
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1500
	struct amdgpu_bo_va_mapping *mapping;
1501
	dma_addr_t *pages_addr = NULL;
1502
	struct ttm_mem_reg *mem;
1503
	struct drm_mm_node *nodes;
1504
	struct dma_fence *exclusive, **last_update;
1505
	uint64_t flags;
A
Alex Deucher 已提交
1506 1507
	int r;

1508
	if (clear || !bo_va->base.bo) {
1509
		mem = NULL;
1510
		nodes = NULL;
1511 1512
		exclusive = NULL;
	} else {
1513 1514
		struct ttm_dma_tt *ttm;

1515
		mem = &bo_va->base.bo->tbo.mem;
1516 1517
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1518 1519
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1520
			pages_addr = ttm->dma_address;
1521
		}
1522
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1523 1524
	}

1525
	if (bo)
1526
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1527
	else
1528
		flags = 0x0;
A
Alex Deucher 已提交
1529

1530 1531 1532 1533 1534
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1535 1536
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1537
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1538

1539 1540
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1541
	}
1542 1543

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1544
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1545
					       mapping, flags, nodes,
1546
					       last_update);
A
Alex Deucher 已提交
1547 1548 1549 1550
		if (r)
			return r;
	}

1551 1552 1553
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1554
		amdgpu_asic_flush_hdp(adev, NULL);
1555 1556
	}

A
Alex Deucher 已提交
1557
	spin_lock(&vm->status_lock);
1558
	list_del_init(&bo_va->base.vm_status);
A
Alex Deucher 已提交
1559 1560
	spin_unlock(&vm->status_lock);

1561 1562 1563 1564 1565 1566
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1567 1568
	}

A
Alex Deucher 已提交
1569 1570 1571
	return 0;
}

1572 1573 1574 1575 1576 1577 1578 1579 1580
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1581
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1582
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1583 1584 1585
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1586
/**
1587
 * amdgpu_vm_prt_get - add a PRT user
1588 1589 1590
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1591
	if (!adev->gmc.gmc_funcs->set_prt)
1592 1593
		return;

1594 1595 1596 1597
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1598 1599 1600 1601 1602
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1603
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1604 1605 1606
		amdgpu_vm_update_prt_state(adev);
}

1607
/**
1608
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1609 1610 1611 1612 1613
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1614
	amdgpu_vm_prt_put(cb->adev);
1615 1616 1617
	kfree(cb);
}

1618 1619 1620 1621 1622 1623
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1624
	struct amdgpu_prt_cb *cb;
1625

1626
	if (!adev->gmc.gmc_funcs->set_prt)
1627 1628 1629
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1630 1631 1632 1633 1634
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1635
		amdgpu_vm_prt_put(adev);
1636 1637 1638 1639 1640 1641 1642 1643
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1659 1660 1661 1662
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1663

1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1674
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1675 1676 1677
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1678

1679 1680 1681 1682 1683 1684 1685 1686 1687
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1688
	}
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1700 1701
}

A
Alex Deucher 已提交
1702 1703 1704 1705 1706
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1707 1708
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1709 1710 1711 1712 1713 1714 1715
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1716 1717
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1718 1719
{
	struct amdgpu_bo_va_mapping *mapping;
1720
	uint64_t init_pte_value = 0;
1721
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1722 1723 1724 1725 1726 1727
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1728

1729
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1730
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1731

1732
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1733
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1734
						init_pte_value, 0, &f);
1735
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1736
		if (r) {
1737
			dma_fence_put(f);
A
Alex Deucher 已提交
1738
			return r;
1739
		}
1740
	}
A
Alex Deucher 已提交
1741

1742 1743 1744 1745 1746
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1747
	}
1748

A
Alex Deucher 已提交
1749 1750 1751 1752 1753
	return 0;

}

/**
1754
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1755 1756 1757
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1758
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
1759
 *
1760
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
1761 1762
 * Returns 0 for success.
 *
1763
 * PTs have to be reserved!
A
Alex Deucher 已提交
1764
 */
1765
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1766
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1767
{
1768
	bool clear;
1769
	int r = 0;
A
Alex Deucher 已提交
1770 1771

	spin_lock(&vm->status_lock);
1772
	while (!list_empty(&vm->moved)) {
1773
		struct amdgpu_bo_va *bo_va;
1774
		struct reservation_object *resv;
1775

1776
		bo_va = list_first_entry(&vm->moved,
1777
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
1778
		spin_unlock(&vm->status_lock);
1779

1780 1781
		resv = bo_va->base.bo->tbo.resv;

1782
		/* Per VM BOs never need to bo cleared in the page tables */
1783 1784 1785
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1786
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1787 1788 1789 1790
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1791 1792

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
1793 1794 1795
		if (r)
			return r;

1796 1797 1798
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
1799 1800 1801 1802
		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1803
	return r;
A
Alex Deucher 已提交
1804 1805 1806 1807 1808 1809 1810 1811 1812
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1813
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
1829 1830 1831 1832 1833
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
1834
	bo_va->ref_count = 1;
1835 1836
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
1837

1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
	if (!bo)
		return bo_va;

	list_add_tail(&bo_va->base.bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return bo_va;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return bo_va;

	/*
	 * We checked all the prerequisites, but it looks like this per VM BO
	 * is currently evicted. add the BO to the evicted list to make sure it
	 * is validated on next VM use to avoid fault.
	 * */
	spin_lock(&vm->status_lock);
	list_move_tail(&bo_va->base.vm_status, &vm->evicted);
	spin_unlock(&vm->status_lock);
A
Alex Deucher 已提交
1858 1859 1860 1861

	return bo_va;
}

1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

1879
	mapping->bo_va = bo_va;
1880 1881 1882 1883 1884 1885 1886 1887
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		spin_lock(&vm->status_lock);
1888 1889
		if (list_empty(&bo_va->base.vm_status))
			list_add(&bo_va->base.vm_status, &vm->moved);
1890 1891 1892 1893 1894
		spin_unlock(&vm->status_lock);
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1907
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1908 1909 1910 1911
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1912
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1913
{
1914
	struct amdgpu_bo_va_mapping *mapping, *tmp;
1915 1916
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1917 1918
	uint64_t eaddr;

1919 1920
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1921
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1922 1923
		return -EINVAL;

A
Alex Deucher 已提交
1924
	/* make sure object fit at this offset */
1925
	eaddr = saddr + size - 1;
1926
	if (saddr >= eaddr ||
1927
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
1928 1929 1930 1931 1932
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1933 1934
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1935 1936
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1937
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1938
			tmp->start, tmp->last + 1);
1939
		return -EINVAL;
A
Alex Deucher 已提交
1940 1941 1942
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1943 1944
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1945

1946 1947
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1948 1949 1950
	mapping->offset = offset;
	mapping->flags = flags;

1951
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
1977
	struct amdgpu_bo *bo = bo_va->base.bo;
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
1989
	    (bo && offset + size > amdgpu_bo_size(bo)))
1990 1991 1992 1993 1994 1995 1996
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

1997
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
1998 1999 2000 2001 2002 2003 2004 2005
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2006 2007
	mapping->start = saddr;
	mapping->last = eaddr;
2008 2009 2010
	mapping->offset = offset;
	mapping->flags = flags;

2011
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2012

A
Alex Deucher 已提交
2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2026
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2027 2028 2029 2030 2031 2032
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2033
	struct amdgpu_vm *vm = bo_va->base.vm;
2034
	bool valid = true;
A
Alex Deucher 已提交
2035

2036
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2037

2038
	list_for_each_entry(mapping, &bo_va->valids, list) {
2039
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2040 2041 2042
			break;
	}

2043 2044 2045 2046
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2047
			if (mapping->start == saddr)
2048 2049 2050
				break;
		}

2051
		if (&mapping->list == &bo_va->invalids)
2052
			return -ENOENT;
A
Alex Deucher 已提交
2053
	}
2054

A
Alex Deucher 已提交
2055
	list_del(&mapping->list);
2056
	amdgpu_vm_it_remove(mapping, &vm->va);
2057
	mapping->bo_va = NULL;
2058
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2059

2060
	if (valid)
A
Alex Deucher 已提交
2061
		list_add(&mapping->list, &vm->freed);
2062
	else
2063 2064
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2065 2066 2067 2068

	return 0;
}

2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2096
	INIT_LIST_HEAD(&before->list);
2097 2098 2099 2100 2101 2102

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2103
	INIT_LIST_HEAD(&after->list);
2104 2105

	/* Now gather all removed mappings */
2106 2107
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2108
		/* Remember mapping split at the start */
2109 2110 2111
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2112 2113 2114 2115 2116 2117
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2118 2119 2120
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2121
			after->offset = tmp->offset;
2122
			after->offset += after->start - tmp->start;
2123 2124 2125 2126 2127 2128
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2129 2130

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2131 2132 2133 2134
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2135
		amdgpu_vm_it_remove(tmp, &vm->va);
2136 2137
		list_del(&tmp->list);

2138 2139 2140 2141
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2142

2143
		tmp->bo_va = NULL;
2144 2145 2146 2147
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2148 2149
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2150
		amdgpu_vm_it_insert(before, &vm->va);
2151 2152 2153 2154 2155 2156 2157
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2158
	if (!list_empty(&after->list)) {
2159
		amdgpu_vm_it_insert(after, &vm->va);
2160 2161 2162 2163 2164 2165 2166 2167 2168
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2182 2183 2184 2185 2186 2187
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2188
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2189 2190 2191 2192 2193 2194 2195
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2196
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2197

2198
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2199 2200

	spin_lock(&vm->status_lock);
2201
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2202 2203
	spin_unlock(&vm->status_lock);

2204
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2205
		list_del(&mapping->list);
2206
		amdgpu_vm_it_remove(mapping, &vm->va);
2207
		mapping->bo_va = NULL;
2208
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2209 2210 2211 2212
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2213
		amdgpu_vm_it_remove(mapping, &vm->va);
2214 2215
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2216
	}
2217

2218
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2229
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2230 2231
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2232
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2233
{
2234 2235 2236
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2237 2238
		struct amdgpu_vm *vm = bo_base->vm;

2239
		bo_base->moved = true;
2240 2241
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
2242 2243 2244 2245 2246
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2247 2248 2249 2250
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

2251 2252 2253 2254 2255
		if (bo->tbo.type == ttm_bo_type_kernel) {
			spin_lock(&bo_base->vm->status_lock);
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
			spin_unlock(&bo_base->vm->status_lock);
2256
			continue;
2257
		}
2258

2259 2260
		spin_lock(&bo_base->vm->status_lock);
		if (list_empty(&bo_base->vm_status))
2261
			list_add(&bo_base->vm_status, &vm->moved);
2262
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2263 2264 2265
	}
}

2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2279 2280
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2281 2282 2283 2284
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2285
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2286 2287
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2288
{
2289 2290 2291
	uint64_t tmp;

	/* adjust vm size first */
2292 2293 2294
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2295
		vm_size = amdgpu_vm_size;
2296 2297 2298 2299 2300 2301
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2302 2303

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2304 2305

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2306 2307
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2308 2309
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2323
	/* block size depends on vm size and hw setup*/
2324
	if (amdgpu_vm_block_size != -1)
2325
		adev->vm_manager.block_size =
2326 2327 2328 2329 2330
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2331
	else
2332
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2333

2334 2335 2336 2337
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2338

2339 2340 2341
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2342
		 adev->vm_manager.fragment_size);
2343 2344
}

A
Alex Deucher 已提交
2345 2346 2347 2348 2349
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2350
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2351
 *
2352
 * Init @vm fields.
A
Alex Deucher 已提交
2353
 */
2354
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2355
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2356 2357
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2358
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2359 2360
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2361
	struct drm_sched_rq *rq;
2362
	unsigned long size;
2363
	uint64_t flags;
2364
	int r, i;
A
Alex Deucher 已提交
2365

2366
	vm->va = RB_ROOT_CACHED;
2367 2368
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2369
	spin_lock_init(&vm->status_lock);
2370
	INIT_LIST_HEAD(&vm->evicted);
2371
	INIT_LIST_HEAD(&vm->relocated);
2372
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2373
	INIT_LIST_HEAD(&vm->freed);
2374

2375
	/* create scheduler entity for page table updates */
2376 2377 2378 2379

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2380 2381
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2382
				  rq, amdgpu_sched_jobs, NULL);
2383
	if (r)
2384
		return r;
2385

Y
Yong Zhao 已提交
2386 2387 2388
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2389 2390
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2391

2392
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2393
			vm->pte_support_ats = true;
2394
	} else {
2395 2396
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2397
	}
2398 2399 2400 2401
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2402
	vm->last_update = NULL;
2403

2404
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2405 2406 2407 2408 2409 2410
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2411
	size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
2412 2413
	r = amdgpu_bo_create(adev, size, align, AMDGPU_GEM_DOMAIN_VRAM, flags,
			     ttm_bo_type_kernel, NULL, &vm->root.base.bo);
A
Alex Deucher 已提交
2414
	if (r)
2415 2416
		goto error_free_sched_entity;

2417 2418 2419 2420
	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		goto error_free_root;

2421
	r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
2422 2423
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2424 2425 2426
	if (r)
		goto error_unreserve;

2427 2428
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
2429 2430
	list_add_tail(&vm->root.base.vm_status, &vm->evicted);
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2431

2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2443 2444
	}

2445
	INIT_KFIFO(vm->faults);
2446
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2447 2448

	return 0;
2449

2450 2451 2452
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2453
error_free_root:
2454 2455 2456
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2457 2458

error_free_sched_entity:
2459
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2460 2461

	return r;
A
Alex Deucher 已提交
2462 2463
}

2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
 * setting. May leave behind an unused shadow BO for the page
 * directory when switching from SDMA updates to CPU updates.
 *
 * Returns 0 for success, -errno for errors.
 */
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
		goto error;
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
			goto error;
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		vm->pasid = 0;
	}

error:
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2531 2532 2533
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2534 2535 2536
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2537 2538 2539
 *
 * Free the page directory or page table level and all sub levels.
 */
2540 2541 2542
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2543
{
2544
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2545

2546 2547 2548 2549 2550
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2551 2552
	}

2553 2554 2555 2556
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2557

2558
	kvfree(parent->entries);
2559 2560
}

A
Alex Deucher 已提交
2561 2562 2563 2564 2565 2566
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2567
 * Tear down @vm.
A
Alex Deucher 已提交
2568 2569 2570 2571 2572
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2573
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2574
	struct amdgpu_bo *root;
2575
	u64 fault;
2576
	int i, r;
A
Alex Deucher 已提交
2577

2578 2579 2580 2581
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2582 2583 2584 2585 2586 2587 2588 2589
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2590
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2591

2592
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2593 2594
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2595 2596
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2597
		list_del(&mapping->list);
2598
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2599 2600 2601
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2602
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2603
			amdgpu_vm_prt_fini(adev, vm);
2604
			prt_fini_needed = false;
2605
		}
2606

A
Alex Deucher 已提交
2607
		list_del(&mapping->list);
2608
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2609 2610
	}

2611 2612 2613 2614 2615
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2616 2617
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2618 2619 2620
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2621
	dma_fence_put(vm->last_update);
2622
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2623
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2624
}
2625

2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2642
	if (!vm) {
2643
		/* VM not found, can't track fault credit */
2644
		spin_unlock(&adev->vm_manager.pasid_lock);
2645
		return true;
2646
	}
2647 2648

	/* No lock needed. only accessed by IRQ handler */
2649
	if (!vm->fault_credit) {
2650
		/* Too many faults in this VM */
2651
		spin_unlock(&adev->vm_manager.pasid_lock);
2652
		return false;
2653
	}
2654 2655

	vm->fault_credit--;
2656
	spin_unlock(&adev->vm_manager.pasid_lock);
2657 2658 2659
	return true;
}

2660 2661 2662 2663 2664 2665 2666 2667 2668
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2669
	unsigned i;
2670

2671
	amdgpu_vmid_mgr_init(adev);
2672

2673 2674
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2675 2676 2677
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2678
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2679
	spin_lock_init(&adev->vm_manager.prt_lock);
2680
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2698 2699
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2700 2701
}

2702 2703 2704 2705 2706 2707 2708 2709 2710
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2711 2712 2713
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2714
	amdgpu_vmid_mgr_fini(adev);
2715
}
C
Chunming Zhou 已提交
2716 2717 2718 2719

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2720 2721 2722
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2723 2724 2725

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2726
		/* current, we only have requirement to reserve vmid from gfxhub */
2727
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2728 2729 2730
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2731
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2732
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2733 2734 2735 2736 2737 2738 2739
		break;
	default:
		return -EINVAL;
	}

	return 0;
}