amdgpu_vm.c 76.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111 112 113 114 115 116

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
117
	void *kptr;
118 119
};

120 121 122
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
123
struct amdgpu_prt_cb {
124 125 126 127

	/**
	 * @adev: amdgpu device
	 */
128
	struct amdgpu_device *adev;
129 130 131 132

	/**
	 * @cb: callback
	 */
133 134 135
	struct dma_fence_cb cb;
};

136 137 138 139 140 141 142 143 144 145
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
146 147 148 149 150 151 152 153 154 155 156 157 158
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

159 160 161
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&base->vm_status, &vm->relocated);

162 163 164 165 166 167 168 169 170 171 172 173 174
	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
	list_move_tail(&base->vm_status, &vm->evicted);
175
	base->moved = true;
176 177
}

178 179 180 181
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
182
 * @level: VMPT level
183
 *
184 185
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
186 187 188 189
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
190 191 192 193 194 195 196
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
197
			adev->vm_manager.block_size;
198 199 200 201 202 203 204 205 206
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
207 208
}

A
Alex Deucher 已提交
209
/**
210
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
211 212
 *
 * @adev: amdgpu_device pointer
213
 * @level: VMPT level
A
Alex Deucher 已提交
214
 *
215 216
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
217
 */
218 219
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
220
{
221 222
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
223

224
	if (level == adev->vm_manager.root_level)
225
		/* For the root directory */
226
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
227
	else if (level != AMDGPU_VM_PTB)
228 229 230
		/* Everything in between */
		return 512;
	else
231
		/* For the page tables on the leaves */
232
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
233 234 235
}

/**
236
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
237 238
 *
 * @adev: amdgpu_device pointer
239
 * @level: VMPT level
A
Alex Deucher 已提交
240
 *
241 242
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
243
 */
244
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
245
{
246
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
247 248 249
}

/**
250
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
251 252
 *
 * @vm: vm providing the BOs
253
 * @validated: head of validation list
254
 * @entry: entry to add
A
Alex Deucher 已提交
255 256
 *
 * Add the page directory to the list of BOs to
257
 * validate for command submission.
A
Alex Deucher 已提交
258
 */
259 260 261
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
262
{
263
	entry->robj = vm->root.base.bo;
264
	entry->priority = 0;
265
	entry->tv.bo = &entry->robj->tbo;
266
	entry->tv.shared = true;
267
	entry->user_pages = NULL;
268 269
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
270

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

312
/**
313
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
314
 *
315
 * @adev: amdgpu device pointer
316
 * @vm: vm providing the BOs
317 318 319 320
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
321 322 323
 *
 * Returns:
 * Validation result.
324
 */
325 326 327
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
328
{
329 330
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
331

332 333
	vm->bulk_moveable &= list_empty(&vm->evicted);

334 335
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
336

337 338 339
		r = validate(param, bo);
		if (r)
			break;
340

341 342
		if (bo->tbo.type != ttm_bo_type_kernel) {
			spin_lock(&vm->moved_lock);
343
			list_move(&bo_base->vm_status, &vm->moved);
344 345
			spin_unlock(&vm->moved_lock);
		} else {
346 347 348
			r = amdgpu_ttm_alloc_gart(&bo->tbo);
			if (r)
				break;
349
			list_move(&bo_base->vm_status, &vm->relocated);
350
		}
351 352
	}

353
	return r;
354 355
}

356
/**
357
 * amdgpu_vm_ready - check VM is ready for updates
358
 *
359
 * @vm: VM to check
A
Alex Deucher 已提交
360
 *
361
 * Check if all VM PDs/PTs are ready for updates
362 363 364
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
365
 */
366
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
367
{
368
	return list_empty(&vm->evicted);
369 370
}

371 372 373 374
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
375
 * @vm: VM to clear BO from
376 377
 * @bo: BO to clear
 * @level: level this BO is at
378
 * @pte_support_ats: indicate ATS support from PTE
379 380
 *
 * Root PD needs to be reserved when calling this.
381 382 383
 *
 * Returns:
 * 0 on success, errno otherwise.
384 385
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
386 387
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
388 389 390
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
391
	unsigned entries, ats_entries;
392 393
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
394
	uint64_t addr;
395 396
	int r;

397 398 399 400 401 402 403 404 405 406 407 408 409
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
410
	} else {
411
		ats_entries = 0;
412 413
	}

414
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
415 416 417 418 419 420 421 422 423

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

424 425 426 427
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r)
		return r;

428 429 430 431
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

432
	addr = amdgpu_bo_gpu_offset(bo);
433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

449 450 451
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
452 453 454 455 456
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

457 458
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
459 460 461 462 463
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
464 465 466 467 468

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

469 470 471 472 473 474 475 476 477
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
493 494 495 496 497 498
	if (bp->size <= PAGE_SIZE && adev->asic_type >= CHIP_VEGA10 &&
	    adev->flags & AMD_IS_APU)
		bp->domain |= AMDGPU_GEM_DOMAIN_GTT;
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
499 500 501 502 503 504 505 506 507 508
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW |
			AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

509
/**
510 511 512 513
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
514
 * @parent: parent PT
515 516
 * @saddr: start of the address range
 * @eaddr: end of the address range
517 518
 * @level: VMPT level
 * @ats: indicate ATS support from PTE
519 520
 *
 * Make sure the page directories and page tables are allocated
521 522 523
 *
 * Returns:
 * 0 on success, errno otherwise.
524 525 526 527 528
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
529
				  unsigned level, bool ats)
530
{
531
	unsigned shift = amdgpu_vm_level_shift(adev, level);
532
	struct amdgpu_bo_param bp;
533
	unsigned pt_idx, from, to;
534
	int r;
535 536 537 538

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
539 540 541
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
542 543 544 545 546
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

547 548 549 550 551
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
552 553

	++level;
554 555
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
556

557
	amdgpu_vm_bo_param(adev, vm, level, &bp);
558

559 560 561 562 563
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

564
		if (!entry->base.bo) {
565
			r = amdgpu_bo_create(adev, &bp, &pt);
566 567 568
			if (r)
				return r;

569
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
570
			if (r) {
571
				amdgpu_bo_unref(&pt->shadow);
572 573 574 575
				amdgpu_bo_unref(&pt);
				return r;
			}

576 577 578
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
579
					amdgpu_bo_unref(&pt->shadow);
580 581 582 583 584
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

585 586 587
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
588
			pt->parent = amdgpu_bo_ref(parent->base.bo);
589

590
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
591 592
		}

593
		if (level < AMDGPU_VM_PTB) {
594 595 596 597
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
598
						   sub_eaddr, level, ats);
599 600 601 602 603 604 605 606
			if (r)
				return r;
		}
	}

	return 0;
}

607 608 609 610 611 612 613 614 615
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
616 617 618
 *
 * Returns:
 * 0 on success, errno otherwise.
619 620 621 622 623 624
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
625
	bool ats = false;
626 627 628 629 630 631

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
632 633 634

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
635 636 637 638

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

639 640 641 642 643 644
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

645
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
646
				      adev->vm_manager.root_level, ats);
647 648
}

649 650 651 652 653 654
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
655
{
656
	const struct amdgpu_ip_block *ip_block;
657 658 659
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
660

661
	has_compute_vm_bug = false;
662

663
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
664 665 666 667 668 669 670 671 672
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
673

674 675 676 677 678
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
679
		else
680
			ring->has_compute_vm_bug = false;
681 682 683
	}
}

684 685 686 687 688 689 690 691 692
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
693 694
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
695
{
696 697
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
698 699
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
700
	bool gds_switch_needed;
701
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
702

703
	if (job->vmid == 0)
704
		return false;
705
	id = &id_mgr->ids[job->vmid];
706 707 708 709 710 711 712
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
713

714
	if (amdgpu_vmid_had_gpu_reset(adev, id))
715
		return true;
A
Alex Xie 已提交
716

717
	return vm_flush_needed || gds_switch_needed;
718 719
}

A
Alex Deucher 已提交
720 721 722 723
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
724
 * @job:  related job
725
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
726
 *
727
 * Emit a VM flush when it is necessary.
728 729 730
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
731
 */
M
Monk Liu 已提交
732
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
733
{
734
	struct amdgpu_device *adev = ring->adev;
735
	unsigned vmhub = ring->funcs->vmhub;
736
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
737
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
738
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
739 740 741 742 743 744
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
745
	bool vm_flush_needed = job->vm_needs_flush;
746 747 748 749
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
750
	unsigned patch_offset = 0;
751
	int r;
752

753
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
754 755
		gds_switch_needed = true;
		vm_flush_needed = true;
756
		pasid_mapping_needed = true;
757
	}
758

759 760 761 762 763
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
764
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
765
		return 0;
766

767 768
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
769

M
Monk Liu 已提交
770 771 772
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

773
	if (vm_flush_needed) {
774
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
775
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
776 777 778 779
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
780

781
	if (vm_flush_needed || pasid_mapping_needed) {
782
		r = amdgpu_fence_emit(ring, &fence, 0);
783 784
		if (r)
			return r;
785
	}
786

787
	if (vm_flush_needed) {
788
		mutex_lock(&id_mgr->lock);
789
		dma_fence_put(id->last_flush);
790 791 792
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
793
		mutex_unlock(&id_mgr->lock);
794
	}
795

796 797 798 799 800 801 802
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

803
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
804 805 806 807 808 809
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
810
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
811 812 813 814 815 816 817 818 819 820 821 822
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
823
	}
824
	return 0;
825 826
}

A
Alex Deucher 已提交
827 828 829 830 831 832
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
833
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
834 835 836 837
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
838 839 840
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
841 842 843 844 845 846
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

847 848
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
849 850 851 852 853 854 855
			return bo_va;
		}
	}
	return NULL;
}

/**
856
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
857
 *
858
 * @params: see amdgpu_pte_update_params definition
859
 * @bo: PD/PT to update
A
Alex Deucher 已提交
860 861 862 863 864 865 866 867 868
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
869
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
870
				  struct amdgpu_bo *bo,
871 872
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
873
				  uint64_t flags)
A
Alex Deucher 已提交
874
{
875
	pe += amdgpu_bo_gpu_offset(bo);
876
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
877

878
	if (count < 3) {
879 880
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
881 882

	} else {
883
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
884 885 886 887
				      count, incr, flags);
	}
}

888 889 890 891
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
892
 * @bo: PD/PT to update
893 894 895 896 897 898 899 900 901
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
902
				   struct amdgpu_bo *bo,
903 904
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
905
				   uint64_t flags)
906
{
907
	uint64_t src = (params->src + (addr >> 12) * 8);
908

909
	pe += amdgpu_bo_gpu_offset(bo);
910 911 912
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
913 914
}

A
Alex Deucher 已提交
915
/**
916
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
917
 *
918
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
919 920 921
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
922 923 924 925
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
926
 */
927
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
928 929 930
{
	uint64_t result;

931 932
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
933

934 935
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
936

937
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
938 939 940 941

	return result;
}

942 943 944 945
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
946
 * @bo: PD/PT to update
947 948 949 950 951 952 953 954 955
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
956
				   struct amdgpu_bo *bo,
957 958 959 960 961
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
962
	uint64_t value;
963

964 965
	pe += (unsigned long)amdgpu_bo_kptr(bo);

966 967
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

968
	for (i = 0; i < count; i++) {
969 970 971
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
972 973
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
974 975 976 977
		addr += incr;
	}
}

978 979 980 981 982 983 984 985 986 987 988

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
989 990
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
991 992 993 994 995
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
996
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
997 998 999 1000 1001 1002
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1003
/*
1004
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1005
 *
1006
 * @param: parameters for the update
1007
 * @vm: requested vm
1008
 * @parent: parent directory
1009
 * @entry: entry to update
1010
 *
1011
 * Makes sure the requested entry in parent is up to date.
1012
 */
1013 1014 1015 1016
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1017
{
1018
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1019 1020
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1021

1022 1023 1024
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1025

1026
	for (level = 0, pbo = bo->parent; pbo; ++level)
1027 1028
		pbo = pbo->parent;

1029
	level += params->adev->vm_manager.root_level;
1030
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1031 1032 1033 1034
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1035 1036
}

1037 1038 1039
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
1040 1041
 * @adev: amdgpu_device pointer
 * @vm: related vm
1042
 * @parent: parent PD
1043
 * @level: VMPT level
1044 1045 1046
 *
 * Mark all PD level as invalid after an error.
 */
1047 1048 1049 1050
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1051
{
1052
	unsigned pt_idx, num_entries;
1053 1054 1055 1056 1057

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1058 1059
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1060 1061
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1062
		if (!entry->base.bo)
1063 1064
			continue;

1065 1066
		if (!entry->base.moved)
			list_move(&entry->base.vm_status, &vm->relocated);
1067
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1068 1069 1070
	}
}

1071 1072 1073 1074 1075 1076 1077
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1078 1079 1080
 *
 * Returns:
 * 0 for success, error for failure.
1081 1082 1083 1084
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1085 1086 1087
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1088
	int r = 0;
1089

1090 1091 1092 1093 1094 1095 1096 1097
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
1098 1099 1100 1101 1102 1103 1104 1105
		struct amdgpu_vm_bo_base *bo_base;

		list_for_each_entry(bo_base, &vm->relocated, vm_status) {
			r = amdgpu_bo_kmap(bo_base->bo, NULL);
			if (unlikely(r))
				return r;
		}

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1121
	while (!list_empty(&vm->relocated)) {
1122 1123
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
1124 1125 1126 1127 1128
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
1129
		bo_base->moved = false;
1130
		list_move(&bo_base->vm_status, &vm->idle);
1131 1132

		bo = bo_base->bo->parent;
1133
		if (!bo)
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1146
	}
1147

1148 1149 1150
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1151
		amdgpu_asic_flush_hdp(adev, NULL);
1152 1153 1154 1155 1156 1157 1158
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1159
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1160 1161 1162 1163 1164 1165
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1166 1167
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1168 1169 1170 1171 1172 1173
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1174 1175
	}

1176 1177 1178 1179 1180 1181
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1182 1183
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1184
	amdgpu_job_free(job);
1185
	return r;
1186 1187
}

1188
/**
1189
 * amdgpu_vm_find_entry - find the entry for an address
1190 1191 1192
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1193 1194
 * @entry: resulting entry or NULL
 * @parent: parent entry
1195
 *
1196
 * Find the vm_pt entry and it's parent for the given address.
1197
 */
1198 1199 1200
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1201
{
1202
	unsigned level = p->adev->vm_manager.root_level;
1203

1204 1205 1206
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1207
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1208

1209
		*parent = *entry;
1210 1211
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1212 1213
	}

1214
	if (level != AMDGPU_VM_PTB)
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1230 1231 1232 1233 1234
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1235
{
1236
	uint64_t pde;
1237 1238

	/* In the case of a mixed PT the PDE must point to it*/
1239 1240
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1241
		/* Set the huge page flag to stop scanning at this PDE */
1242 1243 1244
		flags |= AMDGPU_PDE_PTE;
	}

1245 1246 1247 1248 1249 1250
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			list_move(&entry->base.vm_status, &p->vm->relocated);
		}
1251
		return;
1252
	}
1253

1254
	entry->huge = true;
1255
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1256

1257 1258 1259 1260
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1261 1262
}

A
Alex Deucher 已提交
1263 1264 1265
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1266
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1267 1268
 * @start: start of GPU address range
 * @end: end of GPU address range
1269
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1270 1271
 * @flags: mapping flags
 *
1272
 * Update the page tables in the range @start - @end.
1273 1274 1275
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1276
 */
1277
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1278
				  uint64_t start, uint64_t end,
1279
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1280
{
1281 1282
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1283

1284
	uint64_t addr, pe_start;
1285
	struct amdgpu_bo *pt;
1286
	unsigned nptes;
A
Alex Deucher 已提交
1287 1288

	/* walk over the address space and update the page tables */
1289 1290 1291 1292 1293 1294 1295
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1296

A
Alex Deucher 已提交
1297 1298 1299
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1300
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1301

1302 1303
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1304
		/* We don't need to update PTEs for huge pages */
1305
		if (entry->huge)
1306 1307
			continue;

1308
		pt = entry->base.bo;
1309 1310 1311 1312 1313
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1314
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1315 1316
	}

1317
	return 0;
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1329 1330 1331
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1332
 */
1333
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1334
				uint64_t start, uint64_t end,
1335
				uint64_t dst, uint64_t flags)
1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1355 1356
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1357 1358

	/* system pages are non continuously */
1359
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1360
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1379 1380
		if (r)
			return r;
1381

1382 1383
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1384
	}
1385 1386

	return 0;
A
Alex Deucher 已提交
1387 1388 1389 1390 1391 1392
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1393
 * @exclusive: fence we need to sync to
1394
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1395
 * @vm: requested vm
1396 1397 1398
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1399 1400 1401
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1402
 * Fill in the page table entries between @start and @last.
1403 1404 1405
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1406 1407
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1408
				       struct dma_fence *exclusive,
1409
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1410
				       struct amdgpu_vm *vm,
1411
				       uint64_t start, uint64_t last,
1412
				       uint64_t flags, uint64_t addr,
1413
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1414
{
1415
	struct amdgpu_ring *ring;
1416
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1417
	unsigned nptes, ncmds, ndw;
1418
	struct amdgpu_job *job;
1419
	struct amdgpu_pte_update_params params;
1420
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1421 1422
	int r;

1423 1424
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1425
	params.vm = vm;
1426

1427 1428 1429 1430
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1431 1432 1433 1434 1435 1436 1437 1438
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1439
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1440 1441 1442 1443 1444 1445 1446 1447 1448
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1449
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1450

1451
	nptes = last - start + 1;
A
Alex Deucher 已提交
1452 1453

	/*
1454
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1455
	 *  entries or 2k dwords (whatever is smaller)
1456 1457
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1458
	 */
1459 1460 1461 1462
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1463 1464 1465 1466

	/* padding, etc. */
	ndw = 64;

1467
	if (pages_addr) {
1468
		/* copy commands needed */
1469
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1470

1471
		/* and also PTEs */
A
Alex Deucher 已提交
1472 1473
		ndw += nptes * 2;

1474 1475
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1476 1477
	} else {
		/* set page commands needed */
1478
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1479

1480
		/* extra commands for begin/end fragments */
1481 1482 1483 1484
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1485 1486

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1487 1488
	}

1489 1490
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1491
		return r;
1492

1493
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1494

1495
	if (pages_addr) {
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1509
		addr = 0;
1510 1511
	}

1512
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1513 1514 1515
	if (r)
		goto error_free;

1516
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1517
			     owner, false);
1518 1519
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1520

1521
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1522 1523 1524
	if (r)
		goto error_free;

1525 1526 1527
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1528

1529 1530
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1531
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1532 1533
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1534

1535
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1536 1537
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1538
	return 0;
C
Chunming Zhou 已提交
1539 1540

error_free:
1541
	amdgpu_job_free(job);
1542
	return r;
A
Alex Deucher 已提交
1543 1544
}

1545 1546 1547 1548
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1549
 * @exclusive: fence we need to sync to
1550
 * @pages_addr: DMA addresses to use for mapping
1551 1552
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1553
 * @flags: HW flags for the mapping
1554
 * @nodes: array of drm_mm_nodes with the MC addresses
1555 1556 1557 1558
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1559 1560 1561
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1562 1563
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1564
				      struct dma_fence *exclusive,
1565
				      dma_addr_t *pages_addr,
1566 1567
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1568
				      uint64_t flags,
1569
				      struct drm_mm_node *nodes,
1570
				      struct dma_fence **fence)
1571
{
1572
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1573
	uint64_t pfn, start = mapping->start;
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1584 1585 1586
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1587 1588 1589
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1590 1591 1592 1593 1594 1595
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1596 1597
	trace_amdgpu_vm_bo_update(mapping);

1598 1599 1600 1601 1602 1603
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1604
	}
1605

1606
	do {
1607
		dma_addr_t *dma_addr = NULL;
1608 1609
		uint64_t max_entries;
		uint64_t addr, last;
1610

1611 1612 1613
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1614
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1615 1616 1617 1618
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1619

1620
		if (pages_addr) {
1621 1622
			uint64_t count;

1623
			max_entries = min(max_entries, 16ull * 1024ull);
1624
			for (count = 1;
1625
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1626
			     ++count) {
1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1639
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1640 1641
			}

1642 1643
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1644
			addr += pfn << PAGE_SHIFT;
1645 1646
		}

1647
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1648
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1649 1650 1651 1652 1653
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1654
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1655 1656 1657 1658
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1659
		start = last + 1;
1660

1661
	} while (unlikely(start != mapping->last + 1));
1662 1663 1664 1665

	return 0;
}

A
Alex Deucher 已提交
1666 1667 1668 1669 1670
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1671
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1672 1673
 *
 * Fill in the page table entries for @bo_va.
1674 1675 1676
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1677 1678 1679
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1680
			bool clear)
A
Alex Deucher 已提交
1681
{
1682 1683
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1684
	struct amdgpu_bo_va_mapping *mapping;
1685
	dma_addr_t *pages_addr = NULL;
1686
	struct ttm_mem_reg *mem;
1687
	struct drm_mm_node *nodes;
1688
	struct dma_fence *exclusive, **last_update;
1689
	uint64_t flags;
A
Alex Deucher 已提交
1690 1691
	int r;

1692
	if (clear || !bo) {
1693
		mem = NULL;
1694
		nodes = NULL;
1695 1696
		exclusive = NULL;
	} else {
1697 1698
		struct ttm_dma_tt *ttm;

1699
		mem = &bo->tbo.mem;
1700 1701
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1702
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1703
			pages_addr = ttm->dma_address;
1704
		}
1705
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1706 1707
	}

1708
	if (bo)
1709
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1710
	else
1711
		flags = 0x0;
A
Alex Deucher 已提交
1712

1713 1714 1715 1716 1717
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1718 1719
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1720
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1721

1722 1723
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1724
	}
1725 1726

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1727
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1728
					       mapping, flags, nodes,
1729
					       last_update);
A
Alex Deucher 已提交
1730 1731 1732 1733
		if (r)
			return r;
	}

1734 1735 1736
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1737
		amdgpu_asic_flush_hdp(adev, NULL);
1738 1739
	}

1740
	spin_lock(&vm->moved_lock);
1741
	list_del_init(&bo_va->base.vm_status);
1742
	spin_unlock(&vm->moved_lock);
1743

1744 1745 1746 1747
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1748 1749 1750 1751 1752 1753 1754 1755
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
			list_add_tail(&bo_va->base.vm_status, &vm->evicted);
		else
			list_add(&bo_va->base.vm_status, &vm->idle);
	}
A
Alex Deucher 已提交
1756

1757 1758 1759 1760 1761 1762
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1763 1764
	}

A
Alex Deucher 已提交
1765 1766 1767
	return 0;
}

1768 1769
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1770 1771
 *
 * @adev: amdgpu_device pointer
1772 1773 1774 1775 1776 1777 1778
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1779
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1780
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1781 1782 1783
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1784
/**
1785
 * amdgpu_vm_prt_get - add a PRT user
1786 1787
 *
 * @adev: amdgpu_device pointer
1788 1789 1790
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1791
	if (!adev->gmc.gmc_funcs->set_prt)
1792 1793
		return;

1794 1795 1796 1797
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1798 1799
/**
 * amdgpu_vm_prt_put - drop a PRT user
1800 1801
 *
 * @adev: amdgpu_device pointer
1802 1803 1804
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1805
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1806 1807 1808
		amdgpu_vm_update_prt_state(adev);
}

1809
/**
1810
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1811 1812
 *
 * @fence: fence for the callback
1813
 * @_cb: the callback function
1814 1815 1816 1817 1818
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1819
	amdgpu_vm_prt_put(cb->adev);
1820 1821 1822
	kfree(cb);
}

1823 1824
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1825 1826 1827
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1828 1829 1830 1831
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1832
	struct amdgpu_prt_cb *cb;
1833

1834
	if (!adev->gmc.gmc_funcs->set_prt)
1835 1836 1837
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1838 1839 1840 1841 1842
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1843
		amdgpu_vm_prt_put(adev);
1844 1845 1846 1847 1848 1849 1850 1851
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1867 1868 1869 1870
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1871

1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1882
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1883 1884 1885
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1886

1887 1888 1889 1890 1891 1892 1893 1894 1895
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1896
	}
1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1908 1909
}

A
Alex Deucher 已提交
1910 1911 1912 1913 1914
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1915 1916
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1917 1918 1919
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
1920 1921 1922 1923
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
1924 1925
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1926 1927
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1928 1929
{
	struct amdgpu_bo_va_mapping *mapping;
1930
	uint64_t init_pte_value = 0;
1931
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1932 1933 1934 1935 1936 1937
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1938

1939
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1940
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1941

1942
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1943
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1944
						init_pte_value, 0, &f);
1945
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1946
		if (r) {
1947
			dma_fence_put(f);
A
Alex Deucher 已提交
1948
			return r;
1949
		}
1950
	}
A
Alex Deucher 已提交
1951

1952 1953 1954 1955 1956
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1957
	}
1958

A
Alex Deucher 已提交
1959 1960 1961 1962 1963
	return 0;

}

/**
1964
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1965 1966 1967 1968
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1969
 * Make sure all BOs which are moved are updated in the PTs.
1970 1971 1972
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
1973
 *
1974
 * PTs have to be reserved!
A
Alex Deucher 已提交
1975
 */
1976
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1977
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1978
{
1979 1980
	struct amdgpu_bo_va *bo_va, *tmp;
	struct list_head moved;
1981
	bool clear;
1982
	int r;
A
Alex Deucher 已提交
1983

1984
	INIT_LIST_HEAD(&moved);
1985
	spin_lock(&vm->moved_lock);
1986 1987
	list_splice_init(&vm->moved, &moved);
	spin_unlock(&vm->moved_lock);
1988

1989 1990
	list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
		struct reservation_object *resv = bo_va->base.bo->tbo.resv;
1991

1992
		/* Per VM BOs never need to bo cleared in the page tables */
1993 1994 1995
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1996
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1997 1998 1999 2000
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
2001 2002

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
2003 2004 2005 2006
		if (r) {
			spin_lock(&vm->moved_lock);
			list_splice(&moved, &vm->moved);
			spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2007
			return r;
2008
		}
A
Alex Deucher 已提交
2009

2010 2011 2012
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
2013 2014
	}

2015
	return 0;
A
Alex Deucher 已提交
2016 2017 2018 2019 2020 2021 2022 2023 2024
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2025
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2026
 * Add @bo to the list of bos associated with the vm
2027 2028 2029
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2043
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2044

A
Alex Deucher 已提交
2045
	bo_va->ref_count = 1;
2046 2047
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2048

A
Alex Deucher 已提交
2049 2050 2051
	return bo_va;
}

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2069
	mapping->bo_va = bo_va;
2070 2071 2072 2073 2074 2075
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2076 2077
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
2078
		spin_lock(&vm->moved_lock);
2079
		list_move(&bo_va->base.vm_status, &vm->moved);
2080
		spin_unlock(&vm->moved_lock);
2081 2082 2083 2084
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2085 2086 2087 2088 2089 2090 2091
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2092
 * @size: BO size in bytes
A
Alex Deucher 已提交
2093 2094 2095
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2096 2097 2098
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2099
 *
2100
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2101 2102 2103 2104
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2105
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2106
{
2107
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2108 2109
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2110 2111
	uint64_t eaddr;

2112 2113
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2114
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2115 2116
		return -EINVAL;

A
Alex Deucher 已提交
2117
	/* make sure object fit at this offset */
2118
	eaddr = saddr + size - 1;
2119
	if (saddr >= eaddr ||
2120
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2121 2122 2123 2124 2125
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2126 2127
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2128 2129
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2130
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2131
			tmp->start, tmp->last + 1);
2132
		return -EINVAL;
A
Alex Deucher 已提交
2133 2134 2135
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2136 2137
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2138

2139 2140
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2141 2142 2143
	mapping->offset = offset;
	mapping->flags = flags;

2144
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2156
 * @size: BO size in bytes
2157 2158 2159 2160
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2161 2162 2163
 *
 * Returns:
 * 0 for success, error for failure.
2164 2165 2166 2167 2168 2169 2170 2171 2172
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2173
	struct amdgpu_bo *bo = bo_va->base.bo;
2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2185
	    (bo && offset + size > amdgpu_bo_size(bo)))
2186 2187 2188 2189 2190 2191 2192
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2193
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2194 2195 2196 2197 2198 2199 2200 2201
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2202 2203
	mapping->start = saddr;
	mapping->last = eaddr;
2204 2205 2206
	mapping->offset = offset;
	mapping->flags = flags;

2207
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2208

A
Alex Deucher 已提交
2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2220 2221 2222
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2223
 *
2224
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2225 2226 2227 2228 2229 2230
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2231
	struct amdgpu_vm *vm = bo_va->base.vm;
2232
	bool valid = true;
A
Alex Deucher 已提交
2233

2234
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2235

2236
	list_for_each_entry(mapping, &bo_va->valids, list) {
2237
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2238 2239 2240
			break;
	}

2241 2242 2243 2244
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2245
			if (mapping->start == saddr)
2246 2247 2248
				break;
		}

2249
		if (&mapping->list == &bo_va->invalids)
2250
			return -ENOENT;
A
Alex Deucher 已提交
2251
	}
2252

A
Alex Deucher 已提交
2253
	list_del(&mapping->list);
2254
	amdgpu_vm_it_remove(mapping, &vm->va);
2255
	mapping->bo_va = NULL;
2256
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2257

2258
	if (valid)
A
Alex Deucher 已提交
2259
		list_add(&mapping->list, &vm->freed);
2260
	else
2261 2262
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2263 2264 2265 2266

	return 0;
}

2267 2268 2269 2270 2271 2272 2273 2274 2275
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2276 2277 2278
 *
 * Returns:
 * 0 for success, error for failure.
2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2296
	INIT_LIST_HEAD(&before->list);
2297 2298 2299 2300 2301 2302

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2303
	INIT_LIST_HEAD(&after->list);
2304 2305

	/* Now gather all removed mappings */
2306 2307
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2308
		/* Remember mapping split at the start */
2309 2310 2311
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2312 2313
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2314 2315
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2316 2317 2318
		}

		/* Remember mapping split at the end */
2319 2320 2321
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2322
			after->offset = tmp->offset;
2323
			after->offset += after->start - tmp->start;
2324
			after->flags = tmp->flags;
2325 2326
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2327 2328 2329 2330
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2331 2332

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2333 2334 2335 2336
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2337
		amdgpu_vm_it_remove(tmp, &vm->va);
2338 2339
		list_del(&tmp->list);

2340 2341 2342 2343
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2344

2345
		tmp->bo_va = NULL;
2346 2347 2348 2349
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2350 2351
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2352
		amdgpu_vm_it_insert(before, &vm->va);
2353 2354 2355 2356 2357 2358 2359
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2360
	if (!list_empty(&after->list)) {
2361
		amdgpu_vm_it_insert(after, &vm->va);
2362 2363 2364 2365 2366 2367 2368 2369 2370
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2371 2372 2373 2374
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2375
 * @addr: the address
2376 2377
 *
 * Find a mapping by it's address.
2378 2379 2380 2381
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2382 2383 2384 2385 2386 2387 2388
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2418 2419 2420 2421 2422 2423
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2424
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2425 2426 2427 2428 2429 2430 2431
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2432
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2433

2434
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2435

2436
	spin_lock(&vm->moved_lock);
2437
	list_del(&bo_va->base.vm_status);
2438
	spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2439

2440
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2441
		list_del(&mapping->list);
2442
		amdgpu_vm_it_remove(mapping, &vm->va);
2443
		mapping->bo_va = NULL;
2444
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2445 2446 2447 2448
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2449
		amdgpu_vm_it_remove(mapping, &vm->va);
2450 2451
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2452
	}
2453

2454
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2455 2456 2457 2458 2459 2460 2461 2462
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2463
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2464
 *
2465
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2466 2467
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2468
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2469
{
2470 2471
	struct amdgpu_vm_bo_base *bo_base;

2472 2473 2474 2475
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2476
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2477
		struct amdgpu_vm *vm = bo_base->vm;
2478
		bool was_moved = bo_base->moved;
2479

2480
		bo_base->moved = true;
2481
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2482 2483 2484 2485 2486
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2487 2488 2489
			continue;
		}

2490
		if (was_moved)
2491 2492
			continue;

2493 2494 2495 2496 2497 2498 2499
		if (bo->tbo.type == ttm_bo_type_kernel) {
			list_move(&bo_base->vm_status, &vm->relocated);
		} else {
			spin_lock(&bo_base->vm->moved_lock);
			list_move(&bo_base->vm_status, &vm->moved);
			spin_unlock(&bo_base->vm->moved_lock);
		}
A
Alex Deucher 已提交
2500 2501 2502
	}
}

2503 2504 2505 2506 2507 2508 2509 2510
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2524 2525
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2526 2527
 *
 * @adev: amdgpu_device pointer
2528
 * @min_vm_size: the minimum vm size in GB if it's set auto
2529 2530 2531 2532
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2533
 */
2534
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2535 2536
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2537
{
2538 2539
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2540 2541 2542
	uint64_t tmp;

	/* adjust vm size first */
2543
	if (amdgpu_vm_size != -1) {
2544
		vm_size = amdgpu_vm_size;
2545 2546 2547 2548 2549
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2574
	}
2575 2576

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2577 2578

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2579 2580
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2581 2582
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2596
	/* block size depends on vm size and hw setup*/
2597
	if (amdgpu_vm_block_size != -1)
2598
		adev->vm_manager.block_size =
2599 2600 2601 2602 2603
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2604
	else
2605
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2606

2607 2608 2609 2610
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2611

2612 2613 2614
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2615
		 adev->vm_manager.fragment_size);
2616 2617
}

A
Alex Deucher 已提交
2618 2619 2620 2621 2622
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2623
 * @vm_context: Indicates if it GFX or Compute context
2624
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2625
 *
2626
 * Init @vm fields.
2627 2628 2629
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2630
 */
2631
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2632
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2633
{
2634
	struct amdgpu_bo_param bp;
2635
	struct amdgpu_bo *root;
2636
	int r, i;
A
Alex Deucher 已提交
2637

2638
	vm->va = RB_ROOT_CACHED;
2639 2640
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2641
	INIT_LIST_HEAD(&vm->evicted);
2642
	INIT_LIST_HEAD(&vm->relocated);
2643
	spin_lock_init(&vm->moved_lock);
2644
	INIT_LIST_HEAD(&vm->moved);
2645
	INIT_LIST_HEAD(&vm->idle);
A
Alex Deucher 已提交
2646
	INIT_LIST_HEAD(&vm->freed);
2647

2648
	/* create scheduler entity for page table updates */
2649 2650
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2651
	if (r)
2652
		return r;
2653

Y
Yong Zhao 已提交
2654
	vm->pte_support_ats = false;
2655
	vm->bulk_moveable = true;
Y
Yong Zhao 已提交
2656 2657

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2658 2659
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2660

2661
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2662
			vm->pte_support_ats = true;
2663
	} else {
2664 2665
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2666
	}
2667 2668
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2669
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2670
		  "CPU update of VM recommended only for large BAR system\n");
2671
	vm->last_update = NULL;
2672

2673
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
2674
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2675
	if (r)
2676 2677
		goto error_free_sched_entity;

2678
	r = amdgpu_bo_reserve(root, true);
2679 2680 2681
	if (r)
		goto error_free_root;

2682
	r = amdgpu_vm_clear_bo(adev, vm, root,
2683 2684
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2685 2686 2687
	if (r)
		goto error_unreserve;

2688
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2689
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2690

2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2702 2703
	}

2704
	INIT_KFIFO(vm->faults);
2705
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2706 2707

	return 0;
2708

2709 2710 2711
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2712
error_free_root:
2713 2714 2715
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2716 2717

error_free_sched_entity:
2718
	drm_sched_entity_destroy(&vm->entity);
2719 2720

	return r;
A
Alex Deucher 已提交
2721 2722
}

2723 2724 2725
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2726 2727 2728
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2729 2730 2731 2732 2733 2734 2735 2736 2737
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
2738
 * setting.
2739
 *
2740 2741
 * Returns:
 * 0 for success, -errno for errors.
2742
 */
2743
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
2779
			goto free_idr;
2780 2781 2782 2783 2784 2785 2786 2787
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2788
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2789 2790 2791 2792 2793 2794 2795 2796 2797
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

2798 2799 2800 2801
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
2802 2803 2804
		vm->pasid = 0;
	}

2805 2806 2807
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
2822 2823 2824 2825
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2826 2827 2828
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2829 2830 2831
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2832 2833 2834
 *
 * Free the page directory or page table level and all sub levels.
 */
2835 2836 2837
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2838
{
2839
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2840

2841 2842 2843 2844 2845
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2846 2847
	}

2848 2849 2850 2851
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2852

2853
	kvfree(parent->entries);
2854 2855
}

A
Alex Deucher 已提交
2856 2857 2858 2859 2860 2861
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2862
 * Tear down @vm.
A
Alex Deucher 已提交
2863 2864 2865 2866 2867
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2868
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2869
	struct amdgpu_bo *root;
2870
	u64 fault;
2871
	int i, r;
A
Alex Deucher 已提交
2872

2873 2874
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2875 2876 2877 2878
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2879 2880 2881 2882 2883 2884 2885 2886
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2887
	drm_sched_entity_destroy(&vm->entity);
2888

2889
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2890 2891
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2892 2893
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2894
		list_del(&mapping->list);
2895
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2896 2897 2898
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2899
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2900
			amdgpu_vm_prt_fini(adev, vm);
2901
			prt_fini_needed = false;
2902
		}
2903

A
Alex Deucher 已提交
2904
		list_del(&mapping->list);
2905
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2906 2907
	}

2908 2909 2910 2911 2912
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2913 2914
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2915 2916 2917
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2918
	dma_fence_put(vm->last_update);
2919
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2920
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2921
}
2922

2923 2924 2925 2926 2927 2928
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
2929 2930 2931 2932
 * This function is expected to be called in interrupt context.
 *
 * Returns:
 * True if there was fault credit, false otherwise
2933 2934 2935 2936 2937 2938 2939 2940
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2941
	if (!vm) {
2942
		/* VM not found, can't track fault credit */
2943
		spin_unlock(&adev->vm_manager.pasid_lock);
2944
		return true;
2945
	}
2946 2947

	/* No lock needed. only accessed by IRQ handler */
2948
	if (!vm->fault_credit) {
2949
		/* Too many faults in this VM */
2950
		spin_unlock(&adev->vm_manager.pasid_lock);
2951
		return false;
2952
	}
2953 2954

	vm->fault_credit--;
2955
	spin_unlock(&adev->vm_manager.pasid_lock);
2956 2957 2958
	return true;
}

2959 2960 2961 2962 2963 2964 2965 2966 2967
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2968
	unsigned i;
2969

2970
	amdgpu_vmid_mgr_init(adev);
2971

2972 2973
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2974 2975 2976
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2977
	spin_lock_init(&adev->vm_manager.prt_lock);
2978
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2979 2980 2981 2982 2983 2984

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
2985
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
2986 2987 2988 2989 2990 2991 2992 2993 2994 2995
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2996 2997
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2998 2999
}

3000 3001 3002 3003 3004 3005 3006 3007 3008
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3009 3010 3011
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3012
	amdgpu_vmid_mgr_fini(adev);
3013
}
C
Chunming Zhou 已提交
3014

3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3025 3026 3027
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3028 3029 3030
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3031 3032 3033

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3034
		/* current, we only have requirement to reserve vmid from gfxhub */
3035
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3036 3037 3038
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3039
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3040
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3041 3042 3043 3044 3045 3046 3047
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
 * @dev: drm device pointer
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

	spin_unlock(&adev->vm_manager.pasid_lock);
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}