amdgpu_vm.c 87.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111 112 113 114 115 116

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
117
	void *kptr;
118 119
};

120 121 122
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
123
struct amdgpu_prt_cb {
124 125 126 127

	/**
	 * @adev: amdgpu device
	 */
128
	struct amdgpu_device *adev;
129 130 131 132

	/**
	 * @cb: callback
	 */
133 134 135
	struct dma_fence_cb cb;
};

136 137 138 139
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
140
 * @level: VMPT level
141
 *
142 143
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
144 145 146 147
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
148 149 150 151 152 153 154
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
155
			adev->vm_manager.block_size;
156 157 158 159 160 161 162 163 164
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
165 166
}

A
Alex Deucher 已提交
167
/**
168
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
169 170
 *
 * @adev: amdgpu_device pointer
171
 * @level: VMPT level
A
Alex Deucher 已提交
172
 *
173 174
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
175
 */
176 177
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
178
{
179 180
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
181

182
	if (level == adev->vm_manager.root_level)
183
		/* For the root directory */
184
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
185
	else if (level != AMDGPU_VM_PTB)
186 187 188
		/* Everything in between */
		return 512;
	else
189
		/* For the page tables on the leaves */
190
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
191 192
}

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
/**
 * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
 *
 * @adev: amdgpu_device pointer
 * @level: VMPT level
 *
 * Returns:
 * The mask to extract the entry number of a PD/PT from an address.
 */
static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
				       unsigned int level)
{
	if (level <= adev->vm_manager.root_level)
		return 0xffffffff;
	else if (level != AMDGPU_VM_PTB)
		return 0x1ff;
	else
		return AMDGPU_VM_PTE_COUNT(adev) - 1;
}

A
Alex Deucher 已提交
213
/**
214
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
215 216
 *
 * @adev: amdgpu_device pointer
217
 * @level: VMPT level
A
Alex Deucher 已提交
218
 *
219 220
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
221
 */
222
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
223
{
224
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
225 226
}

227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315
/**
 * amdgpu_vm_bo_evicted - vm_bo is evicted
 *
 * @vm_bo: vm_bo which is evicted
 *
 * State for PDs/PTs and per VM BOs which are not at the location they should
 * be.
 */
static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
{
	struct amdgpu_vm *vm = vm_bo->vm;
	struct amdgpu_bo *bo = vm_bo->bo;

	vm_bo->moved = true;
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&vm_bo->vm_status, &vm->evicted);
	else
		list_move_tail(&vm_bo->vm_status, &vm->evicted);
}

/**
 * amdgpu_vm_bo_relocated - vm_bo is reloacted
 *
 * @vm_bo: vm_bo which is relocated
 *
 * State for PDs/PTs which needs to update their parent PD.
 */
static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
}

/**
 * amdgpu_vm_bo_moved - vm_bo is moved
 *
 * @vm_bo: vm_bo which is moved
 *
 * State for per VM BOs which are moved, but that change is not yet reflected
 * in the page tables.
 */
static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
}

/**
 * amdgpu_vm_bo_idle - vm_bo is idle
 *
 * @vm_bo: vm_bo which is now idle
 *
 * State for PDs/PTs and per VM BOs which have gone through the state machine
 * and are now idle.
 */
static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
	vm_bo->moved = false;
}

/**
 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
 *
 * @vm_bo: vm_bo which is now invalidated
 *
 * State for normal BOs which are invalidated and that change not yet reflected
 * in the PTs.
 */
static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

/**
 * amdgpu_vm_bo_done - vm_bo is done
 *
 * @vm_bo: vm_bo which is now done
 *
 * State for normal BOs which are invalidated and that change has been updated
 * in the PTs.
 */
static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_del_init(&vm_bo->vm_status);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
332
	base->next = NULL;
333 334 335 336
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
337 338
	base->next = bo->vm_bo;
	bo->vm_bo = base;
339 340 341 342 343 344

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	vm->bulk_moveable = false;
	if (bo->tbo.type == ttm_bo_type_kernel)
345
		amdgpu_vm_bo_relocated(base);
346
	else
347
		amdgpu_vm_bo_idle(base);
348 349 350 351 352 353 354 355 356 357

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
358
	amdgpu_vm_bo_evicted(base);
359 360
}

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
/**
 * amdgpu_vm_pt_parent - get the parent page directory
 *
 * @pt: child page table
 *
 * Helper to get the parent entry for the child page table. NULL if we are at
 * the root page directory.
 */
static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
{
	struct amdgpu_bo *parent = pt->base.bo->parent;

	if (!parent)
		return NULL;

376
	return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
377 378
}

379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
/**
 * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
 */
struct amdgpu_vm_pt_cursor {
	uint64_t pfn;
	struct amdgpu_vm_pt *parent;
	struct amdgpu_vm_pt *entry;
	unsigned level;
};

/**
 * amdgpu_vm_pt_start - start PD/PT walk
 *
 * @adev: amdgpu_device pointer
 * @vm: amdgpu_vm structure
 * @start: start address of the walk
 * @cursor: state to initialize
 *
 * Initialize a amdgpu_vm_pt_cursor to start a walk.
 */
static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm, uint64_t start,
			       struct amdgpu_vm_pt_cursor *cursor)
{
	cursor->pfn = start;
	cursor->parent = NULL;
	cursor->entry = &vm->root;
	cursor->level = adev->vm_manager.root_level;
}

/**
 * amdgpu_vm_pt_descendant - go to child node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the child node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
				    struct amdgpu_vm_pt_cursor *cursor)
{
422
	unsigned mask, shift, idx;
423 424 425 426 427

	if (!cursor->entry->entries)
		return false;

	BUG_ON(!cursor->entry->base.bo);
428
	mask = amdgpu_vm_entries_mask(adev, cursor->level);
429 430 431
	shift = amdgpu_vm_level_shift(adev, cursor->level);

	++cursor->level;
432
	idx = (cursor->pfn >> shift) & mask;
433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
	cursor->parent = cursor->entry;
	cursor->entry = &cursor->entry->entries[idx];
	return true;
}

/**
 * amdgpu_vm_pt_sibling - go to sibling node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the sibling node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
				 struct amdgpu_vm_pt_cursor *cursor)
{
	unsigned shift, num_entries;

	/* Root doesn't have a sibling */
	if (!cursor->parent)
		return false;

	/* Go to our parents and see if we got a sibling */
	shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
	num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);

	if (cursor->entry == &cursor->parent->entries[num_entries - 1])
		return false;

	cursor->pfn += 1ULL << shift;
	cursor->pfn &= ~((1ULL << shift) - 1);
	++cursor->entry;
	return true;
}

/**
 * amdgpu_vm_pt_ancestor - go to parent node
 *
 * @cursor: current state
 *
 * Walk to the parent node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->parent)
		return false;

	--cursor->level;
	cursor->entry = cursor->parent;
	cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
	return true;
}

/**
 * amdgpu_vm_pt_next - get next PD/PT in hieratchy
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk the PD/PT tree to the next node.
 */
static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
			      struct amdgpu_vm_pt_cursor *cursor)
{
	/* First try a newborn child */
	if (amdgpu_vm_pt_descendant(adev, cursor))
		return;

	/* If that didn't worked try to find a sibling */
	while (!amdgpu_vm_pt_sibling(adev, cursor)) {
		/* No sibling, go to our parents and grandparents */
		if (!amdgpu_vm_pt_ancestor(cursor)) {
			cursor->pfn = ~0ll;
			return;
		}
	}
}

/**
 * amdgpu_vm_pt_first_leaf - get first leaf PD/PT
 *
 * @adev: amdgpu_device pointer
 * @vm: amdgpu_vm structure
 * @start: start addr of the walk
 * @cursor: state to initialize
 *
 * Start a walk and go directly to the leaf node.
 */
static void amdgpu_vm_pt_first_leaf(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm, uint64_t start,
				    struct amdgpu_vm_pt_cursor *cursor)
{
	amdgpu_vm_pt_start(adev, vm, start, cursor);
	while (amdgpu_vm_pt_descendant(adev, cursor));
}

/**
 * amdgpu_vm_pt_next_leaf - get next leaf PD/PT
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk the PD/PT tree to the next leaf node.
 */
static void amdgpu_vm_pt_next_leaf(struct amdgpu_device *adev,
				   struct amdgpu_vm_pt_cursor *cursor)
{
	amdgpu_vm_pt_next(adev, cursor);
	while (amdgpu_vm_pt_descendant(adev, cursor));
}

/**
 * for_each_amdgpu_vm_pt_leaf - walk over all leaf PDs/PTs in the hierarchy
 */
#define for_each_amdgpu_vm_pt_leaf(adev, vm, start, end, cursor)		\
	for (amdgpu_vm_pt_first_leaf((adev), (vm), (start), &(cursor));		\
	     (cursor).pfn <= end; amdgpu_vm_pt_next_leaf((adev), &(cursor)))

/**
 * amdgpu_vm_pt_first_dfs - start a deep first search
 *
 * @adev: amdgpu_device structure
 * @vm: amdgpu_vm structure
 * @cursor: state to initialize
 *
 * Starts a deep first traversal of the PD/PT tree.
 */
static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_vm_pt_cursor *cursor)
{
	amdgpu_vm_pt_start(adev, vm, 0, cursor);
	while (amdgpu_vm_pt_descendant(adev, cursor));
}

/**
 * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
 *
 * @adev: amdgpu_device structure
 * @cursor: current state
 *
 * Move the cursor to the next node in a deep first search.
 */
static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->entry)
		return;

	if (!cursor->parent)
		cursor->entry = NULL;
	else if (amdgpu_vm_pt_sibling(adev, cursor))
		while (amdgpu_vm_pt_descendant(adev, cursor));
	else
		amdgpu_vm_pt_ancestor(cursor);
}

/**
 * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
 */
#define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry)			\
	for (amdgpu_vm_pt_first_dfs((adev), (vm), &(cursor)),			\
	     (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
	     (entry); (entry) = (cursor).entry,					\
	     amdgpu_vm_pt_next_dfs((adev), &(cursor)))

A
Alex Deucher 已提交
603
/**
604
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
605 606
 *
 * @vm: vm providing the BOs
607
 * @validated: head of validation list
608
 * @entry: entry to add
A
Alex Deucher 已提交
609 610
 *
 * Add the page directory to the list of BOs to
611
 * validate for command submission.
A
Alex Deucher 已提交
612
 */
613 614 615
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
616
{
617
	entry->priority = 0;
618
	entry->tv.bo = &vm->root.base.bo->tbo;
619
	entry->tv.shared = true;
620
	entry->user_pages = NULL;
621 622
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
623

624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

665
/**
666
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
667
 *
668
 * @adev: amdgpu device pointer
669
 * @vm: vm providing the BOs
670 671 672 673
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
674 675 676
 *
 * Returns:
 * Validation result.
677
 */
678 679 680
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
681
{
682 683
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
684

685 686
	vm->bulk_moveable &= list_empty(&vm->evicted);

687 688
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
689

690 691 692
		r = validate(param, bo);
		if (r)
			break;
693

694
		if (bo->tbo.type != ttm_bo_type_kernel) {
695
			amdgpu_vm_bo_moved(bo_base);
696
		} else {
697 698 699 700
			if (vm->use_cpu_for_update)
				r = amdgpu_bo_kmap(bo, NULL);
			else
				r = amdgpu_ttm_alloc_gart(&bo->tbo);
701 702
			if (r)
				break;
703 704 705 706 707
			if (bo->shadow) {
				r = amdgpu_ttm_alloc_gart(&bo->shadow->tbo);
				if (r)
					break;
			}
708
			amdgpu_vm_bo_relocated(bo_base);
709
		}
710 711
	}

712
	return r;
713 714
}

715
/**
716
 * amdgpu_vm_ready - check VM is ready for updates
717
 *
718
 * @vm: VM to check
A
Alex Deucher 已提交
719
 *
720
 * Check if all VM PDs/PTs are ready for updates
721 722 723
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
724
 */
725
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
726
{
727
	return list_empty(&vm->evicted);
728 729
}

730 731 732 733
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
734
 * @vm: VM to clear BO from
735 736
 * @bo: BO to clear
 * @level: level this BO is at
737
 * @pte_support_ats: indicate ATS support from PTE
738 739
 *
 * Root PD needs to be reserved when calling this.
740 741 742
 *
 * Returns:
 * 0 on success, errno otherwise.
743 744
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
745 746
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
747 748 749
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
750
	unsigned entries, ats_entries;
751 752
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
753
	uint64_t addr;
754 755
	int r;

756 757 758 759 760 761
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
762
			ats_entries = AMDGPU_GMC_HOLE_START >> ats_entries;
763 764 765 766 767 768
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
769
	} else {
770
		ats_entries = 0;
771 772
	}

773
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
774 775 776 777 778 779 780 781 782

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

783 784 785 786
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r)
		return r;

787 788 789 790
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

791
	addr = amdgpu_bo_gpu_offset(bo);
792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

808 809 810
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
811 812 813 814 815
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

816 817
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
818 819 820 821 822
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
823 824 825 826 827

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

828 829 830 831 832 833 834 835 836
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

837 838 839 840 841 842 843 844 845 846 847 848 849 850 851
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
852 853 854 855 856 857
	if (bp->size <= PAGE_SIZE && adev->asic_type >= CHIP_VEGA10 &&
	    adev->flags & AMD_IS_APU)
		bp->domain |= AMDGPU_GEM_DOMAIN_GTT;
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
858 859
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
860 861
	else if (!vm->root.base.bo || vm->root.base.bo->shadow)
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
862 863 864 865 866
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

867 868 869 870 871 872 873 874
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
875
 * Make sure the page directories and page tables are allocated
876 877 878
 *
 * Returns:
 * 0 on success, errno otherwise.
879 880 881 882 883
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
884 885
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_bo *pt;
886
	bool ats = false;
887 888
	uint64_t eaddr;
	int r;
889 890 891 892 893 894

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
895 896

	if (vm->pte_support_ats)
897
		ats = saddr < AMDGPU_GMC_HOLE_START;
898 899 900 901

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

902 903 904 905 906 907
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
	for_each_amdgpu_vm_pt_leaf(adev, vm, saddr, eaddr, cursor) {
		struct amdgpu_vm_pt *entry = cursor.entry;
		struct amdgpu_bo_param bp;

		if (cursor.level < AMDGPU_VM_PTB) {
			unsigned num_entries;

			num_entries = amdgpu_vm_num_entries(adev, cursor.level);
			entry->entries = kvmalloc_array(num_entries,
							sizeof(*entry->entries),
							GFP_KERNEL |
							__GFP_ZERO);
			if (!entry->entries)
				return -ENOMEM;
		}


		if (entry->base.bo)
			continue;

		amdgpu_vm_bo_param(adev, vm, cursor.level, &bp);

		r = amdgpu_bo_create(adev, &bp, &pt);
		if (r)
			return r;

		r = amdgpu_vm_clear_bo(adev, vm, pt, cursor.level, ats);
		if (r)
			goto error_free_pt;

		if (vm->use_cpu_for_update) {
			r = amdgpu_bo_kmap(pt, NULL);
			if (r)
				goto error_free_pt;
		}

		/* Keep a reference to the root directory to avoid
		* freeing them up in the wrong order.
		*/
		pt->parent = amdgpu_bo_ref(cursor.parent->base.bo);

		amdgpu_vm_bo_base_init(&entry->base, vm, pt);
	}

	return 0;

error_free_pt:
	amdgpu_bo_unref(&pt->shadow);
	amdgpu_bo_unref(&pt);
	return r;
958 959
}

960 961 962 963
/**
 * amdgpu_vm_free_pts - free PD/PT levels
 *
 * @adev: amdgpu device structure
964
 * @vm: amdgpu vm structure
965 966 967 968 969 970 971 972 973 974 975 976
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm)
{
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;

	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry) {

		if (entry->base.bo) {
977
			entry->base.bo->vm_bo = NULL;
978 979 980 981 982 983 984 985 986 987
			list_del(&entry->base.vm_status);
			amdgpu_bo_unref(&entry->base.bo->shadow);
			amdgpu_bo_unref(&entry->base.bo);
		}
		kvfree(entry->entries);
	}

	BUG_ON(vm->root.base.bo);
}

988 989 990 991 992 993
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
994
{
995
	const struct amdgpu_ip_block *ip_block;
996 997 998
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
999

1000
	has_compute_vm_bug = false;
1001

1002
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
1003 1004 1005 1006 1007 1008 1009 1010 1011
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
1012

1013 1014 1015 1016 1017
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
1018
		else
1019
			ring->has_compute_vm_bug = false;
1020 1021 1022
	}
}

1023 1024 1025 1026 1027 1028 1029 1030 1031
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
1032 1033
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
1034
{
1035 1036
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
1037 1038
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
1039
	bool gds_switch_needed;
1040
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
1041

1042
	if (job->vmid == 0)
1043
		return false;
1044
	id = &id_mgr->ids[job->vmid];
1045 1046 1047 1048 1049 1050 1051
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
1052

1053
	if (amdgpu_vmid_had_gpu_reset(adev, id))
1054
		return true;
A
Alex Xie 已提交
1055

1056
	return vm_flush_needed || gds_switch_needed;
1057 1058
}

A
Alex Deucher 已提交
1059 1060 1061 1062
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
1063
 * @job:  related job
1064
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
1065
 *
1066
 * Emit a VM flush when it is necessary.
1067 1068 1069
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
1070
 */
M
Monk Liu 已提交
1071
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
1072
{
1073
	struct amdgpu_device *adev = ring->adev;
1074
	unsigned vmhub = ring->funcs->vmhub;
1075
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1076
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1077
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1078 1079 1080 1081 1082 1083
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
1084
	bool vm_flush_needed = job->vm_needs_flush;
1085 1086 1087 1088
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
1089
	unsigned patch_offset = 0;
1090
	int r;
1091

1092
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1093 1094
		gds_switch_needed = true;
		vm_flush_needed = true;
1095
		pasid_mapping_needed = true;
1096
	}
1097

1098
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1099 1100
	vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
			job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1101 1102 1103
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
1104
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1105
		return 0;
1106

1107 1108
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
1109

M
Monk Liu 已提交
1110 1111 1112
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

1113
	if (vm_flush_needed) {
1114
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1115
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1116 1117 1118 1119
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1120

1121
	if (vm_flush_needed || pasid_mapping_needed) {
1122
		r = amdgpu_fence_emit(ring, &fence, 0);
1123 1124
		if (r)
			return r;
1125
	}
1126

1127
	if (vm_flush_needed) {
1128
		mutex_lock(&id_mgr->lock);
1129
		dma_fence_put(id->last_flush);
1130 1131 1132
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
1133
		mutex_unlock(&id_mgr->lock);
1134
	}
1135

1136 1137 1138 1139 1140 1141 1142
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

1143
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1144 1145 1146 1147 1148 1149
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
1150
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
1163
	}
1164
	return 0;
1165 1166
}

A
Alex Deucher 已提交
1167 1168 1169 1170 1171 1172
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
1173
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
1174 1175 1176 1177
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
1178 1179 1180
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
1181 1182 1183 1184
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
1185
	struct amdgpu_vm_bo_base *base;
A
Alex Deucher 已提交
1186

1187 1188 1189 1190 1191
	for (base = bo->vm_bo; base; base = base->next) {
		if (base->vm != vm)
			continue;

		return container_of(base, struct amdgpu_bo_va, base);
A
Alex Deucher 已提交
1192 1193 1194 1195 1196
	}
	return NULL;
}

/**
1197
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
1198
 *
1199
 * @params: see amdgpu_pte_update_params definition
1200
 * @bo: PD/PT to update
A
Alex Deucher 已提交
1201 1202 1203 1204 1205 1206 1207 1208 1209
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
1210
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
1211
				  struct amdgpu_bo *bo,
1212 1213
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
1214
				  uint64_t flags)
A
Alex Deucher 已提交
1215
{
1216
	pe += amdgpu_bo_gpu_offset(bo);
1217
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
1218

1219
	if (count < 3) {
1220 1221
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
1222 1223

	} else {
1224
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
1225 1226 1227 1228
				      count, incr, flags);
	}
}

1229 1230 1231 1232
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
1233
 * @bo: PD/PT to update
1234 1235 1236 1237 1238 1239 1240 1241 1242
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
1243
				   struct amdgpu_bo *bo,
1244 1245
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
1246
				   uint64_t flags)
1247
{
1248
	uint64_t src = (params->src + (addr >> 12) * 8);
1249

1250
	pe += amdgpu_bo_gpu_offset(bo);
1251 1252 1253
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
1254 1255
}

A
Alex Deucher 已提交
1256
/**
1257
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
1258
 *
1259
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
1260 1261 1262
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
1263 1264 1265 1266
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
1267
 */
1268
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1269 1270 1271
{
	uint64_t result;

1272 1273
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1274

1275 1276
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1277

1278
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1279 1280 1281 1282

	return result;
}

1283 1284 1285 1286
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
1287
 * @bo: PD/PT to update
1288 1289 1290 1291 1292 1293 1294 1295 1296
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
1297
				   struct amdgpu_bo *bo,
1298 1299 1300 1301 1302
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1303
	uint64_t value;
1304

1305 1306
	pe += (unsigned long)amdgpu_bo_kptr(bo);

1307 1308
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1309
	for (i = 0; i < count; i++) {
1310 1311 1312
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1313 1314
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
1315 1316 1317 1318
		addr += incr;
	}
}

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
1330 1331
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1332 1333 1334 1335 1336
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1337
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1338 1339 1340 1341 1342 1343
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
/**
 * amdgpu_vm_update_func - helper to call update function
 *
 * Calls the update function for both the given BO as well as its shadow.
 */
static void amdgpu_vm_update_func(struct amdgpu_pte_update_params *params,
				  struct amdgpu_bo *bo,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint64_t flags)
{
	if (bo->shadow)
		params->func(params, bo->shadow, pe, addr, count, incr, flags);
	params->func(params, bo, pe, addr, count, incr, flags);
}

1360
/*
1361
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1362
 *
1363
 * @param: parameters for the update
1364
 * @vm: requested vm
1365
 * @parent: parent directory
1366
 * @entry: entry to update
1367
 *
1368
 * Makes sure the requested entry in parent is up to date.
1369
 */
1370 1371 1372 1373
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1374
{
1375
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1376 1377
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1378

1379 1380 1381
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1382

1383
	for (level = 0, pbo = bo->parent; pbo; ++level)
1384 1385
		pbo = pbo->parent;

1386
	level += params->adev->vm_manager.root_level;
1387
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1388
	pde = (entry - parent->entries) * 8;
1389
	amdgpu_vm_update_func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1390 1391
}

1392
/*
1393
 * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1394
 *
1395 1396
 * @adev: amdgpu_device pointer
 * @vm: related vm
1397 1398 1399
 *
 * Mark all PD level as invalid after an error.
 */
1400 1401
static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
				     struct amdgpu_vm *vm)
1402
{
1403 1404
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;
1405

1406 1407
	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry)
		if (entry->base.bo && !entry->base.moved)
1408
			amdgpu_vm_bo_relocated(&entry->base);
1409 1410
}

1411 1412 1413 1414 1415 1416 1417
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1418 1419 1420
 *
 * Returns:
 * 0 for success, error for failure.
1421 1422 1423 1424
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1425 1426 1427
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1428
	int r = 0;
1429

1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1453
	while (!list_empty(&vm->relocated)) {
1454
		struct amdgpu_vm_pt *pt, *entry;
1455

1456 1457 1458
		entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
					 base.vm_status);
		amdgpu_vm_bo_idle(&entry->base);
1459

1460 1461
		pt = amdgpu_vm_pt_parent(entry);
		if (!pt)
1462 1463 1464 1465 1466 1467 1468
			continue;

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1469
	}
1470

1471 1472 1473
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1474
		amdgpu_asic_flush_hdp(adev, NULL);
1475 1476 1477 1478 1479 1480 1481
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1482
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1483 1484 1485 1486 1487 1488
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1489 1490
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1491 1492 1493 1494 1495 1496
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1497 1498
	}

1499 1500 1501 1502 1503 1504
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1505
	amdgpu_vm_invalidate_pds(adev, vm);
1506
	amdgpu_job_free(job);
1507
	return r;
1508 1509
}

1510
/**
1511
 * amdgpu_vm_update_huge - figure out parameters for PTE updates
1512
 *
1513
 * Make sure to set the right flags for the PTEs at the desired level.
1514
 */
1515 1516 1517 1518 1519
static void amdgpu_vm_update_huge(struct amdgpu_pte_update_params *params,
				  struct amdgpu_bo *bo, unsigned level,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint64_t flags)
1520

1521 1522
{
	if (level != AMDGPU_VM_PTB) {
1523
		flags |= AMDGPU_PDE_PTE;
1524
		amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1525 1526
	}

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	amdgpu_vm_update_func(params, bo, pe, addr, count, incr, flags);
}

/**
 * amdgpu_vm_fragment - get fragment for PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @flags: hw mapping flags
 * @frag: resulting fragment size
 * @frag_end: end of this fragment
 *
 * Returns the first possible fragment for the start and end address.
 */
static void amdgpu_vm_fragment(struct amdgpu_pte_update_params *params,
			       uint64_t start, uint64_t end, uint64_t flags,
			       unsigned int *frag, uint64_t *frag_end)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
1563 1564 1565
	 *
	 * Starting with Vega10 the fragment size only controls the L1. The L2
	 * is now directly feed with small/huge/giant pages from the walker.
1566
	 */
1567 1568 1569 1570 1571 1572
	unsigned max_frag;

	if (params->adev->asic_type < CHIP_VEGA10)
		max_frag = params->adev->vm_manager.fragment_size;
	else
		max_frag = 31;
1573 1574

	/* system pages are non continuously */
1575
	if (params->src) {
1576 1577
		*frag = 0;
		*frag_end = end;
1578
		return;
1579
	}
1580

1581 1582 1583 1584 1585 1586 1587 1588
	/* This intentionally wraps around if no bit is set */
	*frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
	if (*frag >= max_frag) {
		*frag = max_frag;
		*frag_end = end & ~((1ULL << max_frag) - 1);
	} else {
		*frag_end = start + (1 << *frag);
	}
1589 1590
}

A
Alex Deucher 已提交
1591 1592 1593
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1594
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1595 1596
 * @start: start of GPU address range
 * @end: end of GPU address range
1597
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1598 1599
 * @flags: mapping flags
 *
1600
 * Update the page tables in the range @start - @end.
1601 1602 1603
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1604
 */
1605
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1606 1607
				 uint64_t start, uint64_t end,
				 uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1608
{
1609
	struct amdgpu_device *adev = params->adev;
1610
	struct amdgpu_vm_pt_cursor cursor;
1611 1612 1613 1614 1615
	uint64_t frag_start = start, frag_end;
	unsigned int frag;

	/* figure out the initial fragment */
	amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
A
Alex Deucher 已提交
1616

1617 1618 1619
	/* walk over the address space and update the PTs */
	amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
	while (cursor.pfn < end) {
1620
		struct amdgpu_bo *pt = cursor.entry->base.bo;
1621
		unsigned shift, parent_shift, mask;
1622
		uint64_t incr, entry_end, pe_start;
1623

1624
		if (!pt)
1625
			return -ENOENT;
1626

1627 1628 1629 1630
		/* The root level can't be a huge page */
		if (cursor.level == adev->vm_manager.root_level) {
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
1631
			continue;
1632
		}
1633

1634 1635 1636 1637 1638 1639
		/* First check if the entry is already handled */
		if (cursor.pfn < frag_start) {
			cursor.entry->huge = true;
			amdgpu_vm_pt_next(adev, &cursor);
			continue;
		}
1640

1641 1642 1643 1644 1645 1646
		/* If it isn't already handled it can't be a huge page */
		if (cursor.entry->huge) {
			/* Add the entry to the relocated list to update it. */
			cursor.entry->huge = false;
			amdgpu_vm_bo_relocated(&cursor.entry->base);
		}
1647

1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
		shift = amdgpu_vm_level_shift(adev, cursor.level);
		parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
		if (adev->asic_type < CHIP_VEGA10) {
			/* No huge page support before GMC v9 */
			if (cursor.level != AMDGPU_VM_PTB) {
				if (!amdgpu_vm_pt_descendant(adev, &cursor))
					return -ENOENT;
				continue;
			}
		} else if (frag < shift) {
			/* We can't use this level when the fragment size is
			 * smaller than the address shift. Go to the next
			 * child entry and try again.
			 */
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
			continue;
		} else if (frag >= parent_shift) {
			/* If the fragment size is even larger than the parent
			 * shift we should go up one level and check it again.
			 */
			if (!amdgpu_vm_pt_ancestor(&cursor))
				return -ENOENT;
			continue;
1672 1673
		}

1674 1675
		/* Looks good so far, calculate parameters for the update */
		incr = AMDGPU_GPU_PAGE_SIZE << shift;
1676 1677 1678
		mask = amdgpu_vm_entries_mask(adev, cursor.level);
		pe_start = ((cursor.pfn >> shift) & mask) * 8;
		entry_end = (mask + 1) << shift;
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701
		entry_end += cursor.pfn & ~(entry_end - 1);
		entry_end = min(entry_end, end);

		do {
			uint64_t upd_end = min(entry_end, frag_end);
			unsigned nptes = (upd_end - frag_start) >> shift;

			amdgpu_vm_update_huge(params, pt, cursor.level,
					      pe_start, dst, nptes, incr,
					      flags | AMDGPU_PTE_FRAG(frag));

			pe_start += nptes * 8;
			dst += nptes * AMDGPU_GPU_PAGE_SIZE << shift;

			frag_start = upd_end;
			if (frag_start >= frag_end) {
				/* figure out the next fragment */
				amdgpu_vm_fragment(params, frag_start, end,
						   flags, &frag, &frag_end);
				if (frag < shift)
					break;
			}
		} while (frag_start < entry_end);
1702

1703 1704
		if (frag >= shift)
			amdgpu_vm_pt_next(adev, &cursor);
1705
	}
1706 1707

	return 0;
A
Alex Deucher 已提交
1708 1709 1710 1711 1712 1713
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1714
 * @exclusive: fence we need to sync to
1715
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1716
 * @vm: requested vm
1717 1718 1719
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1720 1721 1722
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1723
 * Fill in the page table entries between @start and @last.
1724 1725 1726
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1727 1728
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1729
				       struct dma_fence *exclusive,
1730
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1731
				       struct amdgpu_vm *vm,
1732
				       uint64_t start, uint64_t last,
1733
				       uint64_t flags, uint64_t addr,
1734
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1735
{
1736
	struct amdgpu_ring *ring;
1737
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1738
	unsigned nptes, ncmds, ndw;
1739
	struct amdgpu_job *job;
1740
	struct amdgpu_pte_update_params params;
1741
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1742 1743
	int r;

1744 1745
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1746
	params.vm = vm;
1747

1748 1749 1750 1751
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1752 1753 1754 1755 1756 1757 1758 1759
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1760
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1761 1762 1763 1764 1765
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
1766 1767
		return amdgpu_vm_update_ptes(&params, start, last + 1,
					     addr, flags);
1768 1769
	}

1770
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1771

1772
	nptes = last - start + 1;
A
Alex Deucher 已提交
1773 1774

	/*
1775
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1776
	 *  entries or 2k dwords (whatever is smaller)
1777 1778
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1779
	 */
1780 1781 1782 1783
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1784 1785 1786 1787

	/* padding, etc. */
	ndw = 64;

1788
	if (pages_addr) {
1789
		/* copy commands needed */
1790
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1791

1792
		/* and also PTEs */
A
Alex Deucher 已提交
1793 1794
		ndw += nptes * 2;

1795 1796
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1797 1798
	} else {
		/* set page commands needed */
1799
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1800

1801
		/* extra commands for begin/end fragments */
1802 1803 1804 1805
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1806 1807

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1808 1809
	}

1810 1811
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1812
		return r;
1813

1814
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1815

1816
	if (pages_addr) {
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1830
		addr = 0;
1831 1832
	}

1833
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1834 1835 1836
	if (r)
		goto error_free;

1837
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1838
			     owner, false);
1839 1840
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1841

1842
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1843 1844 1845
	if (r)
		goto error_free;

1846
	r = amdgpu_vm_update_ptes(&params, start, last + 1, addr, flags);
1847 1848
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1849

1850 1851
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1852
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1853 1854
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1855

1856
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1857 1858
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1859
	return 0;
C
Chunming Zhou 已提交
1860 1861

error_free:
1862
	amdgpu_job_free(job);
1863
	return r;
A
Alex Deucher 已提交
1864 1865
}

1866 1867 1868 1869
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1870
 * @exclusive: fence we need to sync to
1871
 * @pages_addr: DMA addresses to use for mapping
1872 1873
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1874
 * @flags: HW flags for the mapping
1875
 * @nodes: array of drm_mm_nodes with the MC addresses
1876 1877 1878 1879
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1880 1881 1882
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1883 1884
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1885
				      struct dma_fence *exclusive,
1886
				      dma_addr_t *pages_addr,
1887 1888
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1889
				      uint64_t flags,
1890
				      struct drm_mm_node *nodes,
1891
				      struct dma_fence **fence)
1892
{
1893
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1894
	uint64_t pfn, start = mapping->start;
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1905 1906 1907
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1908 1909 1910
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1911 1912 1913 1914 1915 1916
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1917 1918
	trace_amdgpu_vm_bo_update(mapping);

1919 1920 1921 1922 1923 1924
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1925
	}
1926

1927
	do {
1928
		dma_addr_t *dma_addr = NULL;
1929 1930
		uint64_t max_entries;
		uint64_t addr, last;
1931

1932 1933 1934
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1935
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1936 1937 1938 1939
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1940

1941
		if (pages_addr) {
1942 1943
			uint64_t count;

1944
			max_entries = min(max_entries, 16ull * 1024ull);
1945
			for (count = 1;
1946
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1947
			     ++count) {
1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1960
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1961 1962
			}

1963 1964
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1965
			addr += pfn << PAGE_SHIFT;
1966 1967
		}

1968
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1969
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1970 1971 1972 1973 1974
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1975
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1976 1977 1978 1979
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1980
		start = last + 1;
1981

1982
	} while (unlikely(start != mapping->last + 1));
1983 1984 1985 1986

	return 0;
}

A
Alex Deucher 已提交
1987 1988 1989 1990 1991
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1992
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1993 1994
 *
 * Fill in the page table entries for @bo_va.
1995 1996 1997
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1998 1999 2000
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
2001
			bool clear)
A
Alex Deucher 已提交
2002
{
2003 2004
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2005
	struct amdgpu_bo_va_mapping *mapping;
2006
	dma_addr_t *pages_addr = NULL;
2007
	struct ttm_mem_reg *mem;
2008
	struct drm_mm_node *nodes;
2009
	struct dma_fence *exclusive, **last_update;
2010
	uint64_t flags;
A
Alex Deucher 已提交
2011 2012
	int r;

2013
	if (clear || !bo) {
2014
		mem = NULL;
2015
		nodes = NULL;
2016 2017
		exclusive = NULL;
	} else {
2018 2019
		struct ttm_dma_tt *ttm;

2020
		mem = &bo->tbo.mem;
2021 2022
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
2023
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
2024
			pages_addr = ttm->dma_address;
2025
		}
2026
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
2027 2028
	}

2029
	if (bo)
2030
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
2031
	else
2032
		flags = 0x0;
A
Alex Deucher 已提交
2033

2034 2035 2036 2037 2038
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

2039 2040
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
2041
		list_splice_init(&bo_va->valids, &bo_va->invalids);
2042

2043 2044
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
2045
	}
2046 2047

	list_for_each_entry(mapping, &bo_va->invalids, list) {
2048
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
2049
					       mapping, flags, nodes,
2050
					       last_update);
A
Alex Deucher 已提交
2051 2052 2053 2054
		if (r)
			return r;
	}

2055 2056 2057
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
2058
		amdgpu_asic_flush_hdp(adev, NULL);
2059 2060
	}

2061 2062 2063 2064
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
2065 2066 2067 2068
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
2069
			amdgpu_vm_bo_evicted(&bo_va->base);
2070
		else
2071
			amdgpu_vm_bo_idle(&bo_va->base);
2072
	} else {
2073
		amdgpu_vm_bo_done(&bo_va->base);
2074
	}
A
Alex Deucher 已提交
2075

2076 2077 2078 2079 2080 2081
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
2082 2083
	}

A
Alex Deucher 已提交
2084 2085 2086
	return 0;
}

2087 2088
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
2089 2090
 *
 * @adev: amdgpu_device pointer
2091 2092 2093 2094 2095 2096 2097
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
2098
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
2099
	adev->gmc.gmc_funcs->set_prt(adev, enable);
2100 2101 2102
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

2103
/**
2104
 * amdgpu_vm_prt_get - add a PRT user
2105 2106
 *
 * @adev: amdgpu_device pointer
2107 2108 2109
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
2110
	if (!adev->gmc.gmc_funcs->set_prt)
2111 2112
		return;

2113 2114 2115 2116
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

2117 2118
/**
 * amdgpu_vm_prt_put - drop a PRT user
2119 2120
 *
 * @adev: amdgpu_device pointer
2121 2122 2123
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
2124
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
2125 2126 2127
		amdgpu_vm_update_prt_state(adev);
}

2128
/**
2129
 * amdgpu_vm_prt_cb - callback for updating the PRT status
2130 2131
 *
 * @fence: fence for the callback
2132
 * @_cb: the callback function
2133 2134 2135 2136 2137
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

2138
	amdgpu_vm_prt_put(cb->adev);
2139 2140 2141
	kfree(cb);
}

2142 2143
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
2144 2145 2146
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
2147 2148 2149 2150
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
2151
	struct amdgpu_prt_cb *cb;
2152

2153
	if (!adev->gmc.gmc_funcs->set_prt)
2154 2155 2156
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
2157 2158 2159 2160 2161
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

2162
		amdgpu_vm_prt_put(adev);
2163 2164 2165 2166 2167 2168 2169 2170
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
2186 2187 2188 2189
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
2190

2191 2192 2193 2194 2195 2196 2197 2198 2199 2200
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
2201
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
2202 2203 2204
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
2205

2206 2207 2208 2209 2210 2211 2212 2213 2214
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
2215
	}
2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
2227 2228
}

A
Alex Deucher 已提交
2229 2230 2231 2232 2233
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2234 2235
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
2236 2237 2238
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
2239 2240 2241 2242
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
2243 2244
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2245 2246
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2247 2248
{
	struct amdgpu_bo_va_mapping *mapping;
2249
	uint64_t init_pte_value = 0;
2250
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2251 2252 2253 2254 2255 2256
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2257

2258 2259
		if (vm->pte_support_ats &&
		    mapping->start < AMDGPU_GMC_HOLE_START)
2260
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2261

2262
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2263
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2264
						init_pte_value, 0, &f);
2265
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2266
		if (r) {
2267
			dma_fence_put(f);
A
Alex Deucher 已提交
2268
			return r;
2269
		}
2270
	}
A
Alex Deucher 已提交
2271

2272 2273 2274 2275 2276
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2277
	}
2278

A
Alex Deucher 已提交
2279 2280 2281 2282 2283
	return 0;

}

/**
2284
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2285 2286 2287 2288
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2289
 * Make sure all BOs which are moved are updated in the PTs.
2290 2291 2292
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
2293
 *
2294
 * PTs have to be reserved!
A
Alex Deucher 已提交
2295
 */
2296
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2297
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2298
{
2299
	struct amdgpu_bo_va *bo_va, *tmp;
2300
	struct reservation_object *resv;
2301
	bool clear;
2302
	int r;
A
Alex Deucher 已提交
2303

2304 2305 2306 2307 2308 2309
	list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
		/* Per VM BOs never need to bo cleared in the page tables */
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;
	}
2310

2311 2312 2313 2314 2315 2316
	spin_lock(&vm->invalidated_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
					 base.vm_status);
		resv = bo_va->base.bo->tbo.resv;
		spin_unlock(&vm->invalidated_lock);
2317 2318

		/* Try to reserve the BO to avoid clearing its ptes */
2319
		if (!amdgpu_vm_debug && reservation_object_trylock(resv))
2320 2321 2322 2323
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
2324 2325

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
2326
		if (r)
A
Alex Deucher 已提交
2327 2328
			return r;

2329
		if (!clear)
2330
			reservation_object_unlock(resv);
2331
		spin_lock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2332
	}
2333
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2334

2335
	return 0;
A
Alex Deucher 已提交
2336 2337 2338 2339 2340 2341 2342 2343 2344
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2345
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2346
 * Add @bo to the list of bos associated with the vm
2347 2348 2349
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2363
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2364

A
Alex Deucher 已提交
2365
	bo_va->ref_count = 1;
2366 2367
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2368

A
Alex Deucher 已提交
2369 2370 2371
	return bo_va;
}

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2389
	mapping->bo_va = bo_va;
2390 2391 2392 2393 2394 2395
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2396 2397 2398
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
		list_move(&bo_va->base.vm_status, &vm->moved);
2399 2400 2401 2402
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2403 2404 2405 2406 2407 2408 2409
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2410
 * @size: BO size in bytes
A
Alex Deucher 已提交
2411 2412 2413
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2414 2415 2416
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2417
 *
2418
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2419 2420 2421 2422
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2423
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2424
{
2425
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2426 2427
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2428 2429
	uint64_t eaddr;

2430 2431
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2432
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2433 2434
		return -EINVAL;

A
Alex Deucher 已提交
2435
	/* make sure object fit at this offset */
2436
	eaddr = saddr + size - 1;
2437
	if (saddr >= eaddr ||
2438
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2439 2440 2441 2442 2443
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2444 2445
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2446 2447
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2448
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2449
			tmp->start, tmp->last + 1);
2450
		return -EINVAL;
A
Alex Deucher 已提交
2451 2452 2453
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2454 2455
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2456

2457 2458
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2459 2460 2461
	mapping->offset = offset;
	mapping->flags = flags;

2462
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2474
 * @size: BO size in bytes
2475 2476 2477 2478
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2479 2480 2481
 *
 * Returns:
 * 0 for success, error for failure.
2482 2483 2484 2485 2486 2487 2488 2489 2490
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2491
	struct amdgpu_bo *bo = bo_va->base.bo;
2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2503
	    (bo && offset + size > amdgpu_bo_size(bo)))
2504 2505 2506 2507 2508 2509 2510
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2511
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2512 2513 2514 2515 2516 2517 2518 2519
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2520 2521
	mapping->start = saddr;
	mapping->last = eaddr;
2522 2523 2524
	mapping->offset = offset;
	mapping->flags = flags;

2525
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2526

A
Alex Deucher 已提交
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2538 2539 2540
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2541
 *
2542
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2543 2544 2545 2546 2547 2548
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2549
	struct amdgpu_vm *vm = bo_va->base.vm;
2550
	bool valid = true;
A
Alex Deucher 已提交
2551

2552
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2553

2554
	list_for_each_entry(mapping, &bo_va->valids, list) {
2555
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2556 2557 2558
			break;
	}

2559 2560 2561 2562
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2563
			if (mapping->start == saddr)
2564 2565 2566
				break;
		}

2567
		if (&mapping->list == &bo_va->invalids)
2568
			return -ENOENT;
A
Alex Deucher 已提交
2569
	}
2570

A
Alex Deucher 已提交
2571
	list_del(&mapping->list);
2572
	amdgpu_vm_it_remove(mapping, &vm->va);
2573
	mapping->bo_va = NULL;
2574
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2575

2576
	if (valid)
A
Alex Deucher 已提交
2577
		list_add(&mapping->list, &vm->freed);
2578
	else
2579 2580
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2581 2582 2583 2584

	return 0;
}

2585 2586 2587 2588 2589 2590 2591 2592 2593
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2594 2595 2596
 *
 * Returns:
 * 0 for success, error for failure.
2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2614
	INIT_LIST_HEAD(&before->list);
2615 2616 2617 2618 2619 2620

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2621
	INIT_LIST_HEAD(&after->list);
2622 2623

	/* Now gather all removed mappings */
2624 2625
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2626
		/* Remember mapping split at the start */
2627 2628 2629
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2630 2631
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2632 2633
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2634 2635 2636
		}

		/* Remember mapping split at the end */
2637 2638 2639
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2640
			after->offset = tmp->offset;
2641
			after->offset += after->start - tmp->start;
2642
			after->flags = tmp->flags;
2643 2644
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2645 2646 2647 2648
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2649 2650

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2651 2652 2653 2654
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2655
		amdgpu_vm_it_remove(tmp, &vm->va);
2656 2657
		list_del(&tmp->list);

2658 2659 2660 2661
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2662

2663
		tmp->bo_va = NULL;
2664 2665 2666 2667
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2668 2669
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2670
		amdgpu_vm_it_insert(before, &vm->va);
2671 2672 2673 2674 2675 2676 2677
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2678
	if (!list_empty(&after->list)) {
2679
		amdgpu_vm_it_insert(after, &vm->va);
2680 2681 2682 2683 2684 2685 2686 2687 2688
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2689 2690 2691 2692
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2693
 * @addr: the address
2694 2695
 *
 * Find a mapping by it's address.
2696 2697 2698 2699
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2700 2701 2702 2703 2704 2705 2706
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2736 2737 2738 2739 2740 2741
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2742
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2743 2744 2745 2746 2747 2748 2749
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2750
	struct amdgpu_bo *bo = bo_va->base.bo;
2751
	struct amdgpu_vm *vm = bo_va->base.vm;
2752
	struct amdgpu_vm_bo_base **base;
A
Alex Deucher 已提交
2753

2754 2755 2756
	if (bo) {
		if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			vm->bulk_moveable = false;
2757

2758 2759 2760 2761 2762 2763 2764 2765 2766
		for (base = &bo_va->base.bo->vm_bo; *base;
		     base = &(*base)->next) {
			if (*base != &bo_va->base)
				continue;

			*base = bo_va->base.next;
			break;
		}
	}
A
Alex Deucher 已提交
2767

2768
	spin_lock(&vm->invalidated_lock);
2769
	list_del(&bo_va->base.vm_status);
2770
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2771

2772
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2773
		list_del(&mapping->list);
2774
		amdgpu_vm_it_remove(mapping, &vm->va);
2775
		mapping->bo_va = NULL;
2776
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2777 2778 2779 2780
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2781
		amdgpu_vm_it_remove(mapping, &vm->va);
2782 2783
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2784
	}
2785

2786
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2787 2788 2789 2790 2791 2792 2793 2794
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2795
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2796
 *
2797
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2798 2799
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2800
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2801
{
2802 2803
	struct amdgpu_vm_bo_base *bo_base;

2804 2805 2806 2807
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2808
	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2809 2810 2811
		struct amdgpu_vm *vm = bo_base->vm;

		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2812
			amdgpu_vm_bo_evicted(bo_base);
2813 2814 2815
			continue;
		}

2816
		if (bo_base->moved)
2817
			continue;
2818
		bo_base->moved = true;
2819

2820 2821 2822 2823 2824 2825
		if (bo->tbo.type == ttm_bo_type_kernel)
			amdgpu_vm_bo_relocated(bo_base);
		else if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			amdgpu_vm_bo_moved(bo_base);
		else
			amdgpu_vm_bo_invalidated(bo_base);
A
Alex Deucher 已提交
2826 2827 2828
	}
}

2829 2830 2831 2832 2833 2834 2835 2836
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2850 2851
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2852 2853
 *
 * @adev: amdgpu_device pointer
2854
 * @min_vm_size: the minimum vm size in GB if it's set auto
2855 2856 2857 2858
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2859
 */
2860
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2861 2862
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2863
{
2864 2865
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2866 2867 2868
	uint64_t tmp;

	/* adjust vm size first */
2869
	if (amdgpu_vm_size != -1) {
2870
		vm_size = amdgpu_vm_size;
2871 2872 2873 2874 2875
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2900
	}
2901 2902

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2903 2904

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2905 2906
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2907 2908
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2922
	/* block size depends on vm size and hw setup*/
2923
	if (amdgpu_vm_block_size != -1)
2924
		adev->vm_manager.block_size =
2925 2926 2927 2928 2929
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2930
	else
2931
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2932

2933 2934 2935 2936
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2937

2938 2939 2940
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2941
		 adev->vm_manager.fragment_size);
2942 2943
}

2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959
static struct amdgpu_retryfault_hashtable *init_fault_hash(void)
{
	struct amdgpu_retryfault_hashtable *fault_hash;

	fault_hash = kmalloc(sizeof(*fault_hash), GFP_KERNEL);
	if (!fault_hash)
		return fault_hash;

	INIT_CHASH_TABLE(fault_hash->hash,
			AMDGPU_PAGEFAULT_HASH_BITS, 8, 0);
	spin_lock_init(&fault_hash->lock);
	fault_hash->count = 0;

	return fault_hash;
}

A
Alex Deucher 已提交
2960 2961 2962 2963 2964
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2965
 * @vm_context: Indicates if it GFX or Compute context
2966
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2967
 *
2968
 * Init @vm fields.
2969 2970 2971
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2972
 */
2973
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2974
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2975
{
2976
	struct amdgpu_bo_param bp;
2977
	struct amdgpu_bo *root;
2978
	int r, i;
A
Alex Deucher 已提交
2979

2980
	vm->va = RB_ROOT_CACHED;
2981 2982
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2983
	INIT_LIST_HEAD(&vm->evicted);
2984
	INIT_LIST_HEAD(&vm->relocated);
2985
	INIT_LIST_HEAD(&vm->moved);
2986
	INIT_LIST_HEAD(&vm->idle);
2987 2988
	INIT_LIST_HEAD(&vm->invalidated);
	spin_lock_init(&vm->invalidated_lock);
A
Alex Deucher 已提交
2989
	INIT_LIST_HEAD(&vm->freed);
2990

2991
	/* create scheduler entity for page table updates */
2992 2993
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2994
	if (r)
2995
		return r;
2996

Y
Yong Zhao 已提交
2997 2998 2999
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
3000 3001
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
3002

3003
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
3004
			vm->pte_support_ats = true;
3005
	} else {
3006 3007
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
3008
	}
3009 3010
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
3011
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
3012
		  "CPU update of VM recommended only for large BAR system\n");
3013
	vm->last_update = NULL;
3014

3015
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
3016 3017
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
3018
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
3019
	if (r)
3020 3021
		goto error_free_sched_entity;

3022
	r = amdgpu_bo_reserve(root, true);
3023 3024 3025
	if (r)
		goto error_free_root;

3026
	r = amdgpu_vm_clear_bo(adev, vm, root,
3027 3028
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
3029 3030 3031
	if (r)
		goto error_unreserve;

3032
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
3033
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
3034

3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
3046 3047
	}

3048 3049 3050 3051 3052 3053
	vm->fault_hash = init_fault_hash();
	if (!vm->fault_hash) {
		r = -ENOMEM;
		goto error_free_root;
	}

3054
	INIT_KFIFO(vm->faults);
3055
	vm->fault_credit = 16;
A
Alex Deucher 已提交
3056 3057

	return 0;
3058

3059 3060 3061
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

3062
error_free_root:
3063 3064 3065
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
3066 3067

error_free_sched_entity:
3068
	drm_sched_entity_destroy(&vm->entity);
3069 3070

	return r;
A
Alex Deucher 已提交
3071 3072
}

3073 3074 3075
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
3076 3077 3078
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
3079 3080 3081 3082 3083 3084 3085 3086 3087
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
3088
 * setting.
3089
 *
3090 3091
 * Returns:
 * 0 for success, -errno for errors.
3092
 */
3093
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
3094
{
3095
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
3096 3097 3098 3099 3100 3101 3102 3103 3104
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
3129
			goto free_idr;
3130 3131 3132 3133 3134 3135 3136 3137
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
3138
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
3139 3140 3141 3142 3143 3144 3145 3146 3147
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

3148 3149 3150 3151
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
3152 3153 3154
		vm->pasid = 0;
	}

3155 3156 3157
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
3172 3173 3174 3175
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

A
Alex Deucher 已提交
3196 3197 3198 3199 3200 3201
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
3202
 * Tear down @vm.
A
Alex Deucher 已提交
3203 3204 3205 3206 3207
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
3208
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
3209
	struct amdgpu_bo *root;
3210
	u64 fault;
3211
	int i, r;
A
Alex Deucher 已提交
3212

3213 3214
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

3215 3216
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
3217
		amdgpu_vm_clear_fault(vm->fault_hash, fault);
3218

3219 3220 3221 3222 3223 3224 3225 3226
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

3227 3228 3229
	kfree(vm->fault_hash);
	vm->fault_hash = NULL;

3230
	drm_sched_entity_destroy(&vm->entity);
3231

3232
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
3233 3234
		dev_err(adev->dev, "still active bo inside vm\n");
	}
3235 3236
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
C
Christian König 已提交
3237 3238 3239
		/* Don't remove the mapping here, we don't want to trigger a
		 * rebalance and the tree is about to be destroyed anyway.
		 */
A
Alex Deucher 已提交
3240 3241 3242 3243
		list_del(&mapping->list);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
3244
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
3245
			amdgpu_vm_prt_fini(adev, vm);
3246
			prt_fini_needed = false;
3247
		}
3248

A
Alex Deucher 已提交
3249
		list_del(&mapping->list);
3250
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
3251 3252
	}

3253 3254 3255 3256 3257
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
3258
		amdgpu_vm_free_pts(adev, vm);
3259 3260 3261
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
3262
	dma_fence_put(vm->last_update);
3263
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3264
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
3265
}
3266

3267 3268 3269 3270 3271 3272
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
3273 3274 3275 3276
 * This function is expected to be called in interrupt context.
 *
 * Returns:
 * True if there was fault credit, false otherwise
3277 3278 3279 3280 3281 3282 3283 3284
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3285
	if (!vm) {
3286
		/* VM not found, can't track fault credit */
3287
		spin_unlock(&adev->vm_manager.pasid_lock);
3288
		return true;
3289
	}
3290 3291

	/* No lock needed. only accessed by IRQ handler */
3292
	if (!vm->fault_credit) {
3293
		/* Too many faults in this VM */
3294
		spin_unlock(&adev->vm_manager.pasid_lock);
3295
		return false;
3296
	}
3297 3298

	vm->fault_credit--;
3299
	spin_unlock(&adev->vm_manager.pasid_lock);
3300 3301 3302
	return true;
}

3303 3304 3305 3306 3307 3308 3309 3310 3311
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
3312
	unsigned i;
3313

3314
	amdgpu_vmid_mgr_init(adev);
3315

3316 3317
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3318 3319 3320
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

3321
	spin_lock_init(&adev->vm_manager.prt_lock);
3322
	atomic_set(&adev->vm_manager.num_prt_users, 0);
3323 3324 3325 3326 3327 3328

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
3329
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

3340 3341
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
3342 3343
}

3344 3345 3346 3347 3348 3349 3350 3351 3352
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3353 3354 3355
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3356
	amdgpu_vmid_mgr_fini(adev);
3357
}
C
Chunming Zhou 已提交
3358

3359 3360 3361 3362 3363 3364 3365 3366 3367 3368
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3369 3370 3371
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3372 3373 3374
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3375 3376 3377

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3378
		/* current, we only have requirement to reserve vmid from gfxhub */
3379
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3380 3381 3382
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3383
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3384
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3385 3386 3387 3388 3389 3390 3391
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3392 3393 3394 3395

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
3396
 * @adev: drm device pointer
3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

	spin_unlock(&adev->vm_manager.pasid_lock);
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}
3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505

/**
 * amdgpu_vm_add_fault - Add a page fault record to fault hash table
 *
 * @fault_hash: fault hash table
 * @key: 64-bit encoding of PASID and address
 *
 * This should be called when a retry page fault interrupt is
 * received. If this is a new page fault, it will be added to a hash
 * table. The return value indicates whether this is a new fault, or
 * a fault that was already known and is already being handled.
 *
 * If there are too many pending page faults, this will fail. Retry
 * interrupts should be ignored in this case until there is enough
 * free space.
 *
 * Returns 0 if the fault was added, 1 if the fault was already known,
 * -ENOSPC if there are too many pending faults.
 */
int amdgpu_vm_add_fault(struct amdgpu_retryfault_hashtable *fault_hash, u64 key)
{
	unsigned long flags;
	int r = -ENOSPC;

	if (WARN_ON_ONCE(!fault_hash))
		/* Should be allocated in amdgpu_vm_init
		 */
		return r;

	spin_lock_irqsave(&fault_hash->lock, flags);

	/* Only let the hash table fill up to 50% for best performance */
	if (fault_hash->count >= (1 << (AMDGPU_PAGEFAULT_HASH_BITS-1)))
		goto unlock_out;

	r = chash_table_copy_in(&fault_hash->hash, key, NULL);
	if (!r)
		fault_hash->count++;

	/* chash_table_copy_in should never fail unless we're losing count */
	WARN_ON_ONCE(r < 0);

unlock_out:
	spin_unlock_irqrestore(&fault_hash->lock, flags);
	return r;
}

/**
 * amdgpu_vm_clear_fault - Remove a page fault record
 *
 * @fault_hash: fault hash table
 * @key: 64-bit encoding of PASID and address
 *
 * This should be called when a page fault has been handled. Any
 * future interrupt with this key will be processed as a new
 * page fault.
 */
void amdgpu_vm_clear_fault(struct amdgpu_retryfault_hashtable *fault_hash, u64 key)
{
	unsigned long flags;
	int r;

	if (!fault_hash)
		return;

	spin_lock_irqsave(&fault_hash->lock, flags);

	r = chash_table_remove(&fault_hash->hash, key, NULL);
	if (!WARN_ON_ONCE(r < 0)) {
		fault_hash->count--;
		WARN_ON_ONCE(fault_hash->count < 0);
	}

	spin_unlock_irqrestore(&fault_hash->lock, flags);
}