amdgpu_vm.c 54.6 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
62 63 64 65
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
66 67 68
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
69
		     uint64_t flags);
70 71
	/* indicate update pt or its shadow */
	bool shadow;
72 73
};

74 75 76 77 78 79
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
80
/**
81
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
82 83 84
 *
 * @adev: amdgpu_device pointer
 *
85
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
86
 */
87 88
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
89
{
90 91 92 93 94 95 96 97 98 99
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
			(amdgpu_vm_block_size * adev->vm_manager.num_level);
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
		return AMDGPU_VM_PTE_COUNT;
	else
		/* Everything in between */
		return 1 << amdgpu_vm_block_size;
A
Alex Deucher 已提交
100 101 102
}

/**
103
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
104 105 106
 *
 * @adev: amdgpu_device pointer
 *
107
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
108
 */
109
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
110
{
111
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
112 113 114
}

/**
115
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
116 117
 *
 * @vm: vm providing the BOs
118
 * @validated: head of validation list
119
 * @entry: entry to add
A
Alex Deucher 已提交
120 121
 *
 * Add the page directory to the list of BOs to
122
 * validate for command submission.
A
Alex Deucher 已提交
123
 */
124 125 126
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
127
{
128
	entry->robj = vm->root.bo;
129
	entry->priority = 0;
130
	entry->tv.bo = &entry->robj->tbo;
131
	entry->tv.shared = true;
132
	entry->user_pages = NULL;
133 134
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

177
/**
178
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
179
 *
180
 * @adev: amdgpu device pointer
181
 * @vm: vm providing the BOs
182 183
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
184
 *
185
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
186
 */
187 188 189
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
190
{
191
	uint64_t num_evictions;
A
Alex Deucher 已提交
192

193 194 195 196 197
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
198
		return 0;
199

200
	return amdgpu_vm_validate_level(&vm->root, validate, param);
201 202 203
}

/**
204
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
205 206 207 208 209 210
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
211
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
212 213 214
{
	unsigned i;

215 216
	if (!parent->entries)
		return;
217

218 219 220 221
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
222 223
			continue;

224 225
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
226
	}
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
244
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

283
	BUG_ON(eaddr >= amdgpu_vm_num_entries(adev, 0));
284

285 286
	if (eaddr > vm->root.last_entry_used)
		vm->root.last_entry_used = eaddr;
287 288 289

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
290
		struct reservation_object *resv = vm->root.bo->tbo.resv;
291 292
		struct amdgpu_bo *pt;

293
		if (vm->root.entries[pt_idx].bo)
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				     AMDGPU_GEM_CREATE_SHADOW |
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
				     AMDGPU_GEM_CREATE_VRAM_CLEARED,
				     NULL, resv, &pt);
		if (r)
			return r;

		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
310
		pt->parent = amdgpu_bo_ref(vm->root.bo);
311

312 313
		vm->root.entries[pt_idx].bo = pt;
		vm->root.entries[pt_idx].addr = 0;
314 315 316 317 318
	}

	return 0;
}

319 320 321 322 323 324 325
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
326 327 328 329
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
330 331
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
332
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
333
 *
334
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
335
 */
336
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
337
		      struct amdgpu_sync *sync, struct dma_fence *fence,
338
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
339 340
{
	struct amdgpu_device *adev = ring->adev;
341
	uint64_t fence_context = adev->fence_context + ring->idx;
342
	struct dma_fence *updates = sync->last_vm_update;
343
	struct amdgpu_vm_id *id, *idle;
344
	struct dma_fence **fences;
345 346 347 348 349 350 351
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
352

353 354
	mutex_lock(&adev->vm_manager.lock);

355
	/* Check if we have an idle VMID */
356
	i = 0;
357
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
358 359
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
360
			break;
361
		++i;
362 363
	}

364
	/* If we can't find a idle VMID to use, wait till one becomes available */
365
	if (&idle->list == &adev->vm_manager.ids_lru) {
366 367
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
368
		struct dma_fence_array *array;
369 370 371
		unsigned j;

		for (j = 0; j < i; ++j)
372
			dma_fence_get(fences[j]);
373

374
		array = dma_fence_array_create(i, fences, fence_context,
375 376 377
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
378
				dma_fence_put(fences[j]);
379 380 381 382 383 384 385
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
386
		dma_fence_put(&array->base);
387 388 389 390 391 392 393 394 395
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

396
	job->vm_needs_flush = true;
397 398 399
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
400
		struct dma_fence *flushed;
401 402 403 404

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
405

406 407 408
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
409
		if (amdgpu_vm_is_gpu_reset(adev, id))
410
			continue;
411 412 413 414

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

415
		if (job->vm_pd_addr != id->pd_gpu_addr)
416 417
			continue;

418 419 420 421
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
422
		    !dma_fence_is_signaled(id->last_flush))
423 424 425 426
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
427
		    (!flushed || dma_fence_is_later(updates, flushed)))
428 429
			continue;

430 431 432
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
433 434 435
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
436

437
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
438 439
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
440

441 442
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
443
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
444

445 446
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
447

448
	} while (i != ring->idx);
449

450 451
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
452

453 454
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
455 456
	if (r)
		goto error;
457

458 459
	dma_fence_put(id->first);
	id->first = dma_fence_get(fence);
460

461
	dma_fence_put(id->last_flush);
462 463
	id->last_flush = NULL;

464 465
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
466

467
	id->pd_gpu_addr = job->vm_pd_addr;
468
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
469
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
470
	atomic64_set(&id->owner, vm->client_id);
471
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
472

473
	job->vm_id = id - adev->vm_manager.ids;
474
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
475 476

error:
477
	mutex_unlock(&adev->vm_manager.lock);
478
	return r;
A
Alex Deucher 已提交
479 480
}

481 482 483
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
484
	const struct amdgpu_ip_block *ip_block;
485

486
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
487 488 489 490 491 492 493
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

494
	if (ip_block->version->major <= 7) {
495 496
		/* gfx7 has no workaround */
		return true;
497
	} else if (ip_block->version->major == 8) {
498 499 500 501 502 503 504 505 506
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
507 508 509 510 511 512 513 514 515 516
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

	if (adev->mc.mc_funcs && adev->mc.mc_funcs->adjust_mc_addr)
		addr = adev->mc.mc_funcs->adjust_mc_addr(adev, addr);

	return addr;
}

A
Alex Deucher 已提交
517 518 519 520
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
521
 * @vm_id: vmid number to use
522
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
523
 *
524
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
525
 */
526
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
527
{
528
	struct amdgpu_device *adev = ring->adev;
529
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
530
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
531 532 533 534 535 536
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
537
	int r;
538 539

	if (ring->funcs->emit_pipeline_sync && (
540
	    job->vm_needs_flush || gds_switch_needed ||
541
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
542
		amdgpu_ring_emit_pipeline_sync(ring);
543

544 545
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
546
		struct dma_fence *fence;
A
Alex Xie 已提交
547
		u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
548

A
Alex Xie 已提交
549 550
		trace_amdgpu_vm_flush(pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
551

552 553 554 555
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

556
		mutex_lock(&adev->vm_manager.lock);
557
		dma_fence_put(id->last_flush);
558
		id->last_flush = fence;
559
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
560
	}
561

562
	if (gds_switch_needed) {
563 564 565 566 567 568 569 570 571 572
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
573
	}
574 575

	return 0;
576 577 578 579 580 581 582 583 584 585 586 587
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
588 589 590 591 592 593 594 595
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
596 597 598 599 600 601 602 603
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
604
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
624
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
625
 *
626
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
627 628 629 630 631 632 633 634 635
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
636 637 638
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
639
				  uint64_t flags)
A
Alex Deucher 已提交
640
{
641
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
642

643
	if (count < 3) {
644 645
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
646 647

	} else {
648
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
649 650 651 652
				      count, incr, flags);
	}
}

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
668
				   uint64_t flags)
669
{
670
	uint64_t src = (params->src + (addr >> 12) * 8);
671

672 673 674 675

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
676 677
}

A
Alex Deucher 已提交
678
/**
679
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
680
 *
681
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
682 683 684
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
685
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
686
 */
687
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
688 689 690
{
	uint64_t result;

691 692
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
693

694 695
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
696

697
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
698 699 700 701

	return result;
}

702
/*
703
 * amdgpu_vm_update_level - update a single level in the hierarchy
704 705 706
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
707
 * @parent: parent directory
708
 *
709
 * Makes sure all entries in @parent are up to date.
710 711
 * Returns 0 for success, error for failure.
 */
712 713 714 715
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
716
{
717
	struct amdgpu_bo *shadow;
718
	struct amdgpu_ring *ring;
719
	uint64_t pd_addr, shadow_addr;
720
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
721
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
722
	unsigned count = 0, pt_idx, ndw;
723
	struct amdgpu_job *job;
724
	struct amdgpu_pte_update_params params;
725
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
726

A
Alex Deucher 已提交
727 728
	int r;

729 730
	if (!parent->entries)
		return 0;
731 732
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
733 734 735 736
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
737
	ndw += parent->last_entry_used * 6;
A
Alex Deucher 已提交
738

739 740 741
	pd_addr = amdgpu_bo_gpu_offset(parent->bo);

	shadow = parent->bo->shadow;
742 743 744 745 746 747 748 749 750 751
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

752 753
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
754
		return r;
755

756 757
	memset(&params, 0, sizeof(params));
	params.adev = adev;
758
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
759

760 761 762
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
763 764 765 766 767
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

768
		if (bo->shadow) {
769
			struct amdgpu_bo *pt_shadow = bo->shadow;
770

771 772
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
773 774 775 776
			if (r)
				return r;
		}

A
Alex Deucher 已提交
777
		pt = amdgpu_bo_gpu_offset(bo);
778
		if (parent->entries[pt_idx].addr == pt)
779 780
			continue;

781
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
782 783 784

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
785 786
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
787 788

			if (count) {
A
Alex Xie 已提交
789 790 791
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

792 793 794
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
795
							      pt_addr, count,
796 797 798
							      incr,
							      AMDGPU_PTE_VALID);

799
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
800
						      pt_addr, count, incr,
801
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
802 803 804 805
			}

			count = 1;
			last_pde = pde;
806
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
807 808 809 810 811 812
			last_pt = pt;
		} else {
			++count;
		}
	}

813
	if (count) {
A
Alex Xie 已提交
814 815
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

816
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
817
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
818 819
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
820
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
821
				      count, incr, AMDGPU_PTE_VALID);
822
	}
A
Alex Deucher 已提交
823

824 825
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
826 827 828
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
829
				 AMDGPU_FENCE_OWNER_VM);
830 831 832
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
833

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
854

855 856 857 858
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
859 860

	return 0;
C
Chunming Zhou 已提交
861 862

error_free:
863
	amdgpu_job_free(job);
864
	return r;
A
Alex Deucher 已提交
865 866
}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
	return amdgpu_vm_update_level(adev, vm, &vm->root, 0);
}

882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
		idx = addr >> (amdgpu_vm_block_size * level--);
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
908 909 910
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
911
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
912 913 914
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
915
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
916 917
 * @flags: mapping flags
 *
918
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
919
 */
920
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
921
				  uint64_t start, uint64_t end,
922
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
923
{
924 925
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

926
	uint64_t cur_pe_start, cur_nptes, cur_dst;
927
	uint64_t addr; /* next GPU address to be updated */
928 929 930 931 932 933
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
934 935 936 937
	pt = amdgpu_vm_get_pt(params, addr);
	if (!pt)
		return;

938 939 940
	if (params->shadow) {
		if (!pt->shadow)
			return;
941
		pt = pt->shadow;
942
	}
943 944 945 946 947 948 949
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
950
	cur_nptes = nptes;
951 952 953 954 955
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
956 957

	/* walk over the address space and update the page tables */
958
	while (addr < end) {
959 960 961 962
		pt = amdgpu_vm_get_pt(params, addr);
		if (!pt)
			return;

963 964 965
		if (params->shadow) {
			if (!pt->shadow)
				return;
966
			pt = pt->shadow;
967
		}
A
Alex Deucher 已提交
968 969 970 971 972 973

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

974 975
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
976

977 978
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
979
			/* The next ptb is consecutive to current ptb.
980
			 * Don't call the update function now.
981 982
			 * Will update two ptbs together in future.
			*/
983
			cur_nptes += nptes;
984
		} else {
985 986
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
987

988
			cur_pe_start = next_pe_start;
989
			cur_nptes = nptes;
990
			cur_dst = dst;
A
Alex Deucher 已提交
991 992
		}

993
		/* for next ptb*/
A
Alex Deucher 已提交
994 995 996 997
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

998 999
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
1014
				uint64_t dst, uint64_t flags)
1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1035 1036 1037
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1038 1039 1040 1041 1042

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1043
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1044 1045
	    (frag_start >= frag_end)) {

1046
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
1047 1048 1049 1050 1051
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1052
		amdgpu_vm_update_ptes(params, start, frag_start,
1053 1054 1055 1056 1057
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1058
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
1059
			      flags | frag_flags);
1060 1061 1062 1063

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1064
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1065
	}
A
Alex Deucher 已提交
1066 1067 1068 1069 1070 1071
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1072
 * @exclusive: fence we need to sync to
1073 1074
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1075
 * @vm: requested vm
1076 1077 1078
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1079 1080 1081
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1082
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1083 1084 1085
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1086
				       struct dma_fence *exclusive,
1087 1088
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1089
				       struct amdgpu_vm *vm,
1090
				       uint64_t start, uint64_t last,
1091
				       uint64_t flags, uint64_t addr,
1092
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1093
{
1094
	struct amdgpu_ring *ring;
1095
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1096
	unsigned nptes, ncmds, ndw;
1097
	struct amdgpu_job *job;
1098
	struct amdgpu_pte_update_params params;
1099
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1100 1101
	int r;

1102 1103
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1104
	params.vm = vm;
1105 1106
	params.src = src;

1107
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1108

1109 1110 1111 1112
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1113
	nptes = last - start + 1;
A
Alex Deucher 已提交
1114 1115 1116 1117 1118 1119 1120 1121 1122 1123

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

1124
	if (src) {
A
Alex Deucher 已提交
1125 1126 1127
		/* only copy commands needed */
		ndw += ncmds * 7;

1128 1129
		params.func = amdgpu_vm_do_copy_ptes;

1130 1131 1132
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1133

1134
		/* and also PTEs */
A
Alex Deucher 已提交
1135 1136
		ndw += nptes * 2;

1137 1138
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1139 1140 1141 1142 1143 1144
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1145 1146

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1147 1148
	}

1149 1150
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1151
		return r;
1152

1153
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1154

1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1169
		addr = 0;
1170 1171
	}

1172 1173 1174 1175
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1176
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1177 1178 1179
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1180

1181
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1182 1183 1184
	if (r)
		goto error_free;

1185
	params.shadow = true;
1186
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1187
	params.shadow = false;
1188
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1189

1190 1191
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1192 1193
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1194 1195
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1196

1197
	amdgpu_bo_fence(vm->root.bo, f, true);
1198 1199
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1200
	return 0;
C
Chunming Zhou 已提交
1201 1202

error_free:
1203
	amdgpu_job_free(job);
1204
	return r;
A
Alex Deucher 已提交
1205 1206
}

1207 1208 1209 1210
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1211
 * @exclusive: fence we need to sync to
1212 1213
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1214 1215
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1216
 * @flags: HW flags for the mapping
1217
 * @nodes: array of drm_mm_nodes with the MC addresses
1218 1219 1220 1221 1222 1223 1224
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1225
				      struct dma_fence *exclusive,
1226
				      uint64_t gtt_flags,
1227
				      dma_addr_t *pages_addr,
1228 1229
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1230
				      uint64_t flags,
1231
				      struct drm_mm_node *nodes,
1232
				      struct dma_fence **fence)
1233
{
1234
	uint64_t pfn, src = 0, start = mapping->it.start;
1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1245 1246 1247
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1248 1249 1250
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1251 1252
	trace_amdgpu_vm_bo_update(mapping);

1253 1254 1255 1256 1257 1258
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1259
	}
1260

1261 1262 1263
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1264

1265 1266 1267 1268 1269 1270 1271 1272
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1273

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

		last = min((uint64_t)mapping->it.last, start + max_entries - 1);
1287 1288
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1289 1290 1291 1292 1293
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1294 1295 1296 1297 1298
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1299
		start = last + 1;
1300 1301

	} while (unlikely(start != mapping->it.last + 1));
1302 1303 1304 1305

	return 0;
}

A
Alex Deucher 已提交
1306 1307 1308 1309 1310
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1311
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1312 1313 1314 1315 1316 1317
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1318
			bool clear)
A
Alex Deucher 已提交
1319 1320 1321
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1322
	dma_addr_t *pages_addr = NULL;
1323
	uint64_t gtt_flags, flags;
1324
	struct ttm_mem_reg *mem;
1325
	struct drm_mm_node *nodes;
1326
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1327 1328
	int r;

1329
	if (clear || !bo_va->bo) {
1330
		mem = NULL;
1331
		nodes = NULL;
1332 1333
		exclusive = NULL;
	} else {
1334 1335
		struct ttm_dma_tt *ttm;

1336
		mem = &bo_va->bo->tbo.mem;
1337 1338
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1339 1340 1341
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1342
		}
1343
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1344 1345
	}

1346 1347 1348 1349 1350 1351 1352 1353 1354
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1355

1356 1357 1358 1359 1360 1361
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1362 1363
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1364
					       mapping, flags, nodes,
1365
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1366 1367 1368 1369
		if (r)
			return r;
	}

1370 1371 1372 1373 1374 1375 1376 1377
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1378
	spin_lock(&vm->status_lock);
1379
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1380
	list_del_init(&bo_va->vm_status);
1381
	if (clear)
1382
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1383 1384 1385 1386 1387
	spin_unlock(&vm->status_lock);

	return 0;
}

1388 1389 1390 1391 1392 1393 1394 1395 1396
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1397
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1398 1399 1400 1401
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1402
/**
1403
 * amdgpu_vm_prt_get - add a PRT user
1404 1405 1406
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1407 1408 1409
	if (!adev->gart.gart_funcs->set_prt)
		return;

1410 1411 1412 1413
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1414 1415 1416 1417 1418
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1419
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1420 1421 1422
		amdgpu_vm_update_prt_state(adev);
}

1423
/**
1424
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1425 1426 1427 1428 1429
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1430
	amdgpu_vm_prt_put(cb->adev);
1431 1432 1433
	kfree(cb);
}

1434 1435 1436 1437 1438 1439
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1440
	struct amdgpu_prt_cb *cb;
1441

1442 1443 1444 1445
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

		amdgpu_vm_prt_put(cb->adev);
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1475 1476 1477 1478
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1479

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1490
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1491 1492 1493
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1494

1495 1496 1497 1498 1499 1500 1501 1502 1503
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1504
	}
1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1516 1517
}

A
Alex Deucher 已提交
1518 1519 1520 1521 1522
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1523 1524
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1525 1526 1527 1528 1529 1530 1531
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1532 1533
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1534 1535
{
	struct amdgpu_bo_va_mapping *mapping;
1536
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1537 1538 1539 1540 1541 1542
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1543

1544
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1545 1546
					       0, 0, &f);
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1547
		if (r) {
1548
			dma_fence_put(f);
A
Alex Deucher 已提交
1549
			return r;
1550
		}
1551
	}
A
Alex Deucher 已提交
1552

1553 1554 1555 1556 1557
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1558
	}
1559

A
Alex Deucher 已提交
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1576
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1577
{
1578
	struct amdgpu_bo_va *bo_va = NULL;
1579
	int r = 0;
A
Alex Deucher 已提交
1580 1581 1582 1583 1584 1585

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1586

1587
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1588 1589 1590 1591 1592 1593 1594
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1595
	if (bo_va)
1596
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1597 1598

	return r;
A
Alex Deucher 已提交
1599 1600 1601 1602 1603 1604 1605 1606 1607
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1608
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1628 1629
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1630
	INIT_LIST_HEAD(&bo_va->vm_status);
1631

1632 1633
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1650
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1651 1652 1653 1654
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1655
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1656 1657 1658 1659 1660 1661
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	uint64_t eaddr;

1662 1663
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1664
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1665 1666
		return -EINVAL;

A
Alex Deucher 已提交
1667
	/* make sure object fit at this offset */
1668
	eaddr = saddr + size - 1;
1669 1670
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1671 1672 1673 1674 1675
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1676
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1677 1678 1679 1680 1681 1682 1683
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
1684
		return -EINVAL;
A
Alex Deucher 已提交
1685 1686 1687
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1688 1689
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1690 1691 1692

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1693
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1694 1695 1696
	mapping->offset = offset;
	mapping->flags = flags;

1697
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1698
	interval_tree_insert(&mapping->it, &vm->va);
1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	mapping->it.start = saddr;
	mapping->it.last = eaddr;
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
	interval_tree_insert(&mapping->it, &vm->va);
A
Alex Deucher 已提交
1763

1764 1765 1766
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1780
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1781 1782 1783 1784 1785 1786 1787
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1788
	bool valid = true;
A
Alex Deucher 已提交
1789

1790
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1791

1792
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1793 1794 1795 1796
		if (mapping->it.start == saddr)
			break;
	}

1797 1798 1799 1800 1801 1802 1803 1804
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1805
		if (&mapping->list == &bo_va->invalids)
1806
			return -ENOENT;
A
Alex Deucher 已提交
1807
	}
1808

A
Alex Deucher 已提交
1809 1810
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1811
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1812

1813
	if (valid)
A
Alex Deucher 已提交
1814
		list_add(&mapping->list, &vm->freed);
1815
	else
1816 1817
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1818 1819 1820 1821

	return 0;
}

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	struct interval_tree_node *it;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1850
	INIT_LIST_HEAD(&before->list);
1851 1852 1853 1854 1855 1856

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1857
	INIT_LIST_HEAD(&after->list);
1858 1859 1860 1861 1862 1863 1864 1865 1866

	/* Now gather all removed mappings */
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
	while (it) {
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		it = interval_tree_iter_next(it, saddr, eaddr);

		/* Remember mapping split at the start */
		if (tmp->it.start < saddr) {
1867
			before->it.start = tmp->it.start;
1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
			before->it.last = saddr - 1;
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
		if (tmp->it.last > eaddr) {
			after->it.start = eaddr + 1;
			after->it.last = tmp->it.last;
			after->offset = tmp->offset;
			after->offset += after->it.start - tmp->it.start;
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
		interval_tree_remove(&tmp->it, &vm->va);
		list_del(&tmp->list);

		if (tmp->it.start < saddr)
		    tmp->it.start = saddr;
		if (tmp->it.last > eaddr)
		    tmp->it.last = eaddr;

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

1902 1903
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
1904 1905 1906 1907 1908 1909 1910 1911
		interval_tree_insert(&before->it, &vm->va);
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
1912
	if (!list_empty(&after->list)) {
1913 1914 1915 1916 1917 1918 1919 1920 1921 1922
		interval_tree_insert(&after->it, &vm->va);
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
1923 1924 1925 1926 1927 1928
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1929
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1945
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1946 1947
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1948
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1949 1950 1951 1952 1953
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1954 1955
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1956
	}
1957

1958
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1959 1960 1961 1962 1963 1964 1965 1966 1967 1968
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1969
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1970 1971 1972 1973 1974 1975 1976
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1977 1978
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1979
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1980
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1981 1982 1983 1984 1985 1986 1987 1988 1989
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1990
 * Init @vm fields.
A
Alex Deucher 已提交
1991 1992 1993 1994 1995
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1996
	unsigned pd_size, pd_entries;
1997 1998
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1999
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
2000 2001
	int i, r;

2002 2003
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
2004
	vm->va = RB_ROOT;
2005
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
2006 2007
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2008
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2009
	INIT_LIST_HEAD(&vm->freed);
2010

2011 2012
	pd_size = amdgpu_vm_bo_size(adev, 0);
	pd_entries = amdgpu_vm_num_entries(adev, 0);
A
Alex Deucher 已提交
2013 2014

	/* allocate page table array */
2015 2016
	vm->root.entries = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
	if (vm->root.entries == NULL) {
A
Alex Deucher 已提交
2017 2018 2019 2020
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

2021
	/* create scheduler entity for page table updates */
2022 2023 2024 2025

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2026 2027 2028 2029
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2030
		goto err;
2031

2032
	vm->last_dir_update = NULL;
2033

A
Alex Deucher 已提交
2034
	r = amdgpu_bo_create(adev, pd_size, align, true,
2035
			     AMDGPU_GEM_DOMAIN_VRAM,
2036
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2037
			     AMDGPU_GEM_CREATE_SHADOW |
2038 2039
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
2040
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2041
	if (r)
2042 2043
		goto error_free_sched_entity;

2044
	r = amdgpu_bo_reserve(vm->root.bo, false);
2045
	if (r)
2046
		goto error_free_root;
2047

2048
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2049
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2050 2051

	return 0;
2052

2053 2054 2055 2056
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2057 2058 2059 2060

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

2061
err:
2062
	drm_free_large(vm->root.entries);
2063

2064
	return r;
A
Alex Deucher 已提交
2065 2066 2067 2068 2069 2070 2071 2072
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2073
 * Tear down @vm.
A
Alex Deucher 已提交
2074 2075 2076 2077 2078
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2079
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
2080 2081
	int i;

2082
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2083

A
Alex Deucher 已提交
2084 2085 2086 2087 2088 2089 2090 2091 2092
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2093
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2094
			amdgpu_vm_prt_fini(adev, vm);
2095
			prt_fini_needed = false;
2096
		}
2097

A
Alex Deucher 已提交
2098
		list_del(&mapping->list);
2099
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2100 2101
	}

2102
	for (i = 0; i < amdgpu_vm_num_entries(adev, 0); i++) {
2103
		struct amdgpu_bo *pt = vm->root.entries[i].bo;
2104 2105 2106 2107 2108 2109

		if (!pt)
			continue;

		amdgpu_bo_unref(&pt->shadow);
		amdgpu_bo_unref(&pt);
2110
	}
2111
	drm_free_large(vm->root.entries);
A
Alex Deucher 已提交
2112

2113 2114
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
2115
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2116
}
2117

2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
2132 2133
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
2134
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
2135 2136
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
2137
	}
2138

2139 2140
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2141 2142 2143
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2144
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2145
	atomic64_set(&adev->vm_manager.client_counter, 0);
2146
	spin_lock_init(&adev->vm_manager.prt_lock);
2147
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2148 2149
}

2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

2161 2162 2163
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

2164
		dma_fence_put(adev->vm_manager.ids[i].first);
2165
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
2166
		dma_fence_put(id->flushed_updates);
2167
		dma_fence_put(id->last_flush);
2168
	}
2169
}