amdgpu_vm.c 53.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
62 63 64 65
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
66 67 68
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
69
		     uint64_t flags);
70 71
	/* indicate update pt or its shadow */
	bool shadow;
72 73
};

74 75 76 77 78 79
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
80
/**
81
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
82 83 84
 *
 * @adev: amdgpu_device pointer
 *
85
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
86
 */
87 88
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
89
{
90 91 92 93 94 95 96 97 98 99
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
			(amdgpu_vm_block_size * adev->vm_manager.num_level);
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
		return AMDGPU_VM_PTE_COUNT;
	else
		/* Everything in between */
		return 1 << amdgpu_vm_block_size;
A
Alex Deucher 已提交
100 101 102
}

/**
103
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
104 105 106
 *
 * @adev: amdgpu_device pointer
 *
107
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
108
 */
109
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
110
{
111
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
112 113 114
}

/**
115
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
116 117
 *
 * @vm: vm providing the BOs
118
 * @validated: head of validation list
119
 * @entry: entry to add
A
Alex Deucher 已提交
120 121
 *
 * Add the page directory to the list of BOs to
122
 * validate for command submission.
A
Alex Deucher 已提交
123
 */
124 125 126
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
127
{
128
	entry->robj = vm->root.bo;
129
	entry->priority = 0;
130
	entry->tv.bo = &entry->robj->tbo;
131
	entry->tv.shared = true;
132
	entry->user_pages = NULL;
133 134
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

177
/**
178
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
179
 *
180
 * @adev: amdgpu device pointer
181
 * @vm: vm providing the BOs
182 183
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
184
 *
185
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
186
 */
187 188 189
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
190
{
191
	uint64_t num_evictions;
A
Alex Deucher 已提交
192

193 194 195 196 197
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
198
		return 0;
199

200
	return amdgpu_vm_validate_level(&vm->root, validate, param);
201 202 203
}

/**
204
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
205 206 207 208 209 210
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
211
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
212 213 214
{
	unsigned i;

215 216
	if (!parent->entries)
		return;
217

218 219 220 221
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
222 223
			continue;

224 225
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
226
	}
227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
244
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

283
	BUG_ON(eaddr >= amdgpu_vm_num_entries(adev, 0));
284

285 286
	if (eaddr > vm->root.last_entry_used)
		vm->root.last_entry_used = eaddr;
287 288 289

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
290
		struct reservation_object *resv = vm->root.bo->tbo.resv;
291 292
		struct amdgpu_bo *pt;

293
		if (vm->root.entries[pt_idx].bo)
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				     AMDGPU_GEM_CREATE_SHADOW |
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
				     AMDGPU_GEM_CREATE_VRAM_CLEARED,
				     NULL, resv, &pt);
		if (r)
			return r;

		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
310
		pt->parent = amdgpu_bo_ref(vm->root.bo);
311

312 313
		vm->root.entries[pt_idx].bo = pt;
		vm->root.entries[pt_idx].addr = 0;
314 315 316 317 318
	}

	return 0;
}

319 320 321 322 323 324 325
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
326 327 328 329
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
330 331
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
332
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
333
 *
334
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
335
 */
336
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
337
		      struct amdgpu_sync *sync, struct dma_fence *fence,
338
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
339 340
{
	struct amdgpu_device *adev = ring->adev;
341
	uint64_t fence_context = adev->fence_context + ring->idx;
342
	struct dma_fence *updates = sync->last_vm_update;
343
	struct amdgpu_vm_id *id, *idle;
344
	struct dma_fence **fences;
345 346 347 348 349 350 351
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
352

353 354
	mutex_lock(&adev->vm_manager.lock);

355
	/* Check if we have an idle VMID */
356
	i = 0;
357
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
358 359
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
360
			break;
361
		++i;
362 363
	}

364
	/* If we can't find a idle VMID to use, wait till one becomes available */
365
	if (&idle->list == &adev->vm_manager.ids_lru) {
366 367
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
368
		struct dma_fence_array *array;
369 370 371
		unsigned j;

		for (j = 0; j < i; ++j)
372
			dma_fence_get(fences[j]);
373

374
		array = dma_fence_array_create(i, fences, fence_context,
375 376 377
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
378
				dma_fence_put(fences[j]);
379 380 381 382 383 384 385
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
386
		dma_fence_put(&array->base);
387 388 389 390 391 392 393 394 395
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

396
	job->vm_needs_flush = true;
397 398 399
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
400
		struct dma_fence *flushed;
401 402 403 404

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
405

406 407 408
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
409
		if (amdgpu_vm_is_gpu_reset(adev, id))
410
			continue;
411 412 413 414

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

415
		if (job->vm_pd_addr != id->pd_gpu_addr)
416 417
			continue;

418 419 420 421
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
422
		    !dma_fence_is_signaled(id->last_flush))
423 424 425 426
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
427
		    (!flushed || dma_fence_is_later(updates, flushed)))
428 429
			continue;

430 431 432
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
433 434 435
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
436

437
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
438 439
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
440

441 442
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
443
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
444

445 446
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
447

448
	} while (i != ring->idx);
449

450 451
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
452

453 454
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
455 456
	if (r)
		goto error;
457

458 459
	dma_fence_put(id->first);
	id->first = dma_fence_get(fence);
460

461
	dma_fence_put(id->last_flush);
462 463
	id->last_flush = NULL;

464 465
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
466

467
	id->pd_gpu_addr = job->vm_pd_addr;
468
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
469
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
470
	atomic64_set(&id->owner, vm->client_id);
471
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
472

473
	job->vm_id = id - adev->vm_manager.ids;
474
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
475 476

error:
477
	mutex_unlock(&adev->vm_manager.lock);
478
	return r;
A
Alex Deucher 已提交
479 480
}

481 482 483
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
484
	const struct amdgpu_ip_block *ip_block;
485

486
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
487 488 489 490 491 492 493
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

494
	if (ip_block->version->major <= 7) {
495 496
		/* gfx7 has no workaround */
		return true;
497
	} else if (ip_block->version->major == 8) {
498 499 500 501 502 503 504 505 506
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
507 508 509 510 511 512 513 514 515 516
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

	if (adev->mc.mc_funcs && adev->mc.mc_funcs->adjust_mc_addr)
		addr = adev->mc.mc_funcs->adjust_mc_addr(adev, addr);

	return addr;
}

A
Alex Deucher 已提交
517 518 519 520
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
521
 * @vm_id: vmid number to use
522
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
523
 *
524
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
525
 */
526
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
527
{
528
	struct amdgpu_device *adev = ring->adev;
529
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
530
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
531 532 533 534 535 536
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
537
	int r;
538 539

	if (ring->funcs->emit_pipeline_sync && (
540
	    job->vm_needs_flush || gds_switch_needed ||
541
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
542
		amdgpu_ring_emit_pipeline_sync(ring);
543

544 545
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
546
		struct dma_fence *fence;
A
Alex Xie 已提交
547
		u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
548

A
Alex Xie 已提交
549 550
		trace_amdgpu_vm_flush(pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
551

552 553 554 555
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

556
		mutex_lock(&adev->vm_manager.lock);
557
		dma_fence_put(id->last_flush);
558
		id->last_flush = fence;
559
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
560
	}
561

562
	if (gds_switch_needed) {
563 564 565 566 567 568 569 570 571 572
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
573
	}
574 575

	return 0;
576 577 578 579 580 581 582 583 584 585 586 587
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
588 589 590 591 592 593 594 595
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
596 597 598 599 600 601 602 603
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
604
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
624
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
625
 *
626
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
627 628 629 630 631 632 633 634 635
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
636 637 638
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
639
				  uint64_t flags)
A
Alex Deucher 已提交
640
{
641
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
642

643
	if (count < 3) {
644 645
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
646 647

	} else {
648
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
649 650 651 652
				      count, incr, flags);
	}
}

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
668
				   uint64_t flags)
669
{
670
	uint64_t src = (params->src + (addr >> 12) * 8);
671

672 673 674 675

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
676 677
}

A
Alex Deucher 已提交
678
/**
679
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
680
 *
681
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
682 683 684
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
685
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
686
 */
687
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
688 689 690
{
	uint64_t result;

691 692
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
693

694 695
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
696

697
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
698 699 700 701

	return result;
}

702 703 704 705 706 707 708 709 710 711 712 713 714 715
/*
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
A
Alex Deucher 已提交
716
{
717
	struct amdgpu_bo *shadow;
718
	struct amdgpu_ring *ring;
719
	uint64_t pd_addr, shadow_addr;
A
Alex Deucher 已提交
720
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
721
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
722
	unsigned count = 0, pt_idx, ndw;
723
	struct amdgpu_job *job;
724
	struct amdgpu_pte_update_params params;
725
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
726

A
Alex Deucher 已提交
727 728
	int r;

729
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
730
	shadow = vm->root.bo->shadow;
731

A
Alex Deucher 已提交
732 733 734 735
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
736
	ndw += vm->root.last_entry_used * 6;
A
Alex Deucher 已提交
737

738
	pd_addr = amdgpu_bo_gpu_offset(vm->root.bo);
739 740 741 742 743 744 745 746 747 748
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

749 750
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
751
		return r;
752

753 754
	memset(&params, 0, sizeof(params));
	params.adev = adev;
755
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
756 757

	/* walk over the address space and update the page directory */
758 759
	for (pt_idx = 0; pt_idx <= vm->root.last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = vm->root.entries[pt_idx].bo;
A
Alex Deucher 已提交
760 761 762 763 764
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

765
		if (bo->shadow) {
766
			struct amdgpu_bo *pt_shadow = bo->shadow;
767

768 769
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
770 771 772 773
			if (r)
				return r;
		}

A
Alex Deucher 已提交
774
		pt = amdgpu_bo_gpu_offset(bo);
775
		if (vm->root.entries[pt_idx].addr == pt)
776 777
			continue;

778
		vm->root.entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
779 780 781

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
782 783
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
784 785

			if (count) {
A
Alex Xie 已提交
786 787 788
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

789 790 791
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
792
							      pt_addr, count,
793 794 795
							      incr,
							      AMDGPU_PTE_VALID);

796
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
797
						      pt_addr, count, incr,
798
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
799 800 801 802
			}

			count = 1;
			last_pde = pde;
803
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
804 805 806 807 808 809
			last_pt = pt;
		} else {
			++count;
		}
	}

810
	if (count) {
A
Alex Xie 已提交
811 812
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

813
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
814
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
815 816
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
817
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
818
				      count, incr, AMDGPU_PTE_VALID);
819
	}
A
Alex Deucher 已提交
820

821 822 823 824 825 826
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
		return 0;
	}

	amdgpu_ring_pad_ib(ring, params.ib);
827
	amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
828 829 830
			 AMDGPU_FENCE_OWNER_VM);
	if (shadow)
		amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
831
				 AMDGPU_FENCE_OWNER_VM);
832

833 834 835 836 837
	WARN_ON(params.ib->length_dw > ndw);
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
	if (r)
		goto error_free;
C
Chunming Zhou 已提交
838

839
	amdgpu_bo_fence(vm->root.bo, fence, true);
840 841
	dma_fence_put(vm->last_dir_update);
	vm->last_dir_update = dma_fence_get(fence);
842
	dma_fence_put(fence);
A
Alex Deucher 已提交
843 844

	return 0;
C
Chunming Zhou 已提交
845 846

error_free:
847
	amdgpu_job_free(job);
848
	return r;
A
Alex Deucher 已提交
849 850 851 852 853
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
854
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
855 856 857
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
858
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
859 860
 * @flags: mapping flags
 *
861
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
862
 */
863
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
864
				  uint64_t start, uint64_t end,
865
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
866
{
867 868
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

869
	uint64_t cur_pe_start, cur_nptes, cur_dst;
870
	uint64_t addr; /* next GPU address to be updated */
871 872 873 874 875 876 877 878
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
879
	pt = params->vm->root.entries[pt_idx].bo;
880 881 882
	if (params->shadow) {
		if (!pt->shadow)
			return;
883
		pt = pt->shadow;
884
	}
885 886 887 888 889 890 891
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
892
	cur_nptes = nptes;
893 894 895 896 897
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
898 899

	/* walk over the address space and update the page tables */
900 901
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
902
		pt = params->vm->root.entries[pt_idx].bo;
903 904 905
		if (params->shadow) {
			if (!pt->shadow)
				return;
906
			pt = pt->shadow;
907
		}
A
Alex Deucher 已提交
908 909 910 911 912 913

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

914 915
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
916

917 918
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
919
			/* The next ptb is consecutive to current ptb.
920
			 * Don't call the update function now.
921 922
			 * Will update two ptbs together in future.
			*/
923
			cur_nptes += nptes;
924
		} else {
925 926
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
927

928
			cur_pe_start = next_pe_start;
929
			cur_nptes = nptes;
930
			cur_dst = dst;
A
Alex Deucher 已提交
931 932
		}

933
		/* for next ptb*/
A
Alex Deucher 已提交
934 935 936 937
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

938 939
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
940 941 942 943 944 945 946 947 948 949 950 951 952 953
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
954
				uint64_t dst, uint64_t flags)
955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

975 976 977
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
978 979 980 981 982

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
983
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
984 985
	    (frag_start >= frag_end)) {

986
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
987 988 989 990 991
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
992
		amdgpu_vm_update_ptes(params, start, frag_start,
993 994 995 996 997
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
998
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
999
			      flags | frag_flags);
1000 1001 1002 1003

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1004
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1005
	}
A
Alex Deucher 已提交
1006 1007 1008 1009 1010 1011
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1012
 * @exclusive: fence we need to sync to
1013 1014
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1015
 * @vm: requested vm
1016 1017 1018
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1019 1020 1021
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1022
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1023 1024 1025
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1026
				       struct dma_fence *exclusive,
1027 1028
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1029
				       struct amdgpu_vm *vm,
1030
				       uint64_t start, uint64_t last,
1031
				       uint64_t flags, uint64_t addr,
1032
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1033
{
1034
	struct amdgpu_ring *ring;
1035
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1036
	unsigned nptes, ncmds, ndw;
1037
	struct amdgpu_job *job;
1038
	struct amdgpu_pte_update_params params;
1039
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1040 1041
	int r;

1042 1043
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1044
	params.vm = vm;
1045 1046
	params.src = src;

1047
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1048

1049 1050 1051 1052
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1053
	nptes = last - start + 1;
A
Alex Deucher 已提交
1054 1055 1056 1057 1058 1059 1060 1061 1062 1063

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

1064
	if (src) {
A
Alex Deucher 已提交
1065 1066 1067
		/* only copy commands needed */
		ndw += ncmds * 7;

1068 1069
		params.func = amdgpu_vm_do_copy_ptes;

1070 1071 1072
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1073

1074
		/* and also PTEs */
A
Alex Deucher 已提交
1075 1076
		ndw += nptes * 2;

1077 1078
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1079 1080 1081 1082 1083 1084
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1085 1086

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1087 1088
	}

1089 1090
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1091
		return r;
1092

1093
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1094

1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1109
		addr = 0;
1110 1111
	}

1112 1113 1114 1115
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1116
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1117 1118 1119
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1120

1121
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1122 1123 1124
	if (r)
		goto error_free;

1125
	params.shadow = true;
1126
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1127
	params.shadow = false;
1128
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1129

1130 1131
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1132 1133
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1134 1135
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1136

1137
	amdgpu_bo_fence(vm->root.bo, f, true);
1138 1139
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1140
	return 0;
C
Chunming Zhou 已提交
1141 1142

error_free:
1143
	amdgpu_job_free(job);
1144
	return r;
A
Alex Deucher 已提交
1145 1146
}

1147 1148 1149 1150
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1151
 * @exclusive: fence we need to sync to
1152 1153
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1154 1155
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1156
 * @flags: HW flags for the mapping
1157
 * @nodes: array of drm_mm_nodes with the MC addresses
1158 1159 1160 1161 1162 1163 1164
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1165
				      struct dma_fence *exclusive,
1166
				      uint64_t gtt_flags,
1167
				      dma_addr_t *pages_addr,
1168 1169
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1170
				      uint64_t flags,
1171
				      struct drm_mm_node *nodes,
1172
				      struct dma_fence **fence)
1173
{
1174
	uint64_t pfn, src = 0, start = mapping->it.start;
1175 1176 1177 1178 1179 1180 1181 1182 1183 1184
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1185 1186 1187
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1188 1189 1190
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1191 1192
	trace_amdgpu_vm_bo_update(mapping);

1193 1194 1195 1196 1197 1198
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1199
	}
1200

1201 1202 1203
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1204

1205 1206 1207 1208 1209 1210 1211 1212
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1213

1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

		last = min((uint64_t)mapping->it.last, start + max_entries - 1);
1227 1228
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1229 1230 1231 1232 1233
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1234 1235 1236 1237 1238
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1239
		start = last + 1;
1240 1241

	} while (unlikely(start != mapping->it.last + 1));
1242 1243 1244 1245

	return 0;
}

A
Alex Deucher 已提交
1246 1247 1248 1249 1250
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1251
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1252 1253 1254 1255 1256 1257
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1258
			bool clear)
A
Alex Deucher 已提交
1259 1260 1261
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1262
	dma_addr_t *pages_addr = NULL;
1263
	uint64_t gtt_flags, flags;
1264
	struct ttm_mem_reg *mem;
1265
	struct drm_mm_node *nodes;
1266
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1267 1268
	int r;

1269
	if (clear || !bo_va->bo) {
1270
		mem = NULL;
1271
		nodes = NULL;
1272 1273
		exclusive = NULL;
	} else {
1274 1275
		struct ttm_dma_tt *ttm;

1276
		mem = &bo_va->bo->tbo.mem;
1277 1278
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1279 1280 1281
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1282
		}
1283
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1284 1285
	}

1286 1287 1288 1289 1290 1291 1292 1293 1294
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1295

1296 1297 1298 1299 1300 1301
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1302 1303
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1304
					       mapping, flags, nodes,
1305
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1306 1307 1308 1309
		if (r)
			return r;
	}

1310 1311 1312 1313 1314 1315 1316 1317
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1318
	spin_lock(&vm->status_lock);
1319
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1320
	list_del_init(&bo_va->vm_status);
1321
	if (clear)
1322
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1323 1324 1325 1326 1327
	spin_unlock(&vm->status_lock);

	return 0;
}

1328 1329 1330 1331 1332 1333 1334 1335 1336
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1337
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1338 1339 1340 1341
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1342
/**
1343
 * amdgpu_vm_prt_get - add a PRT user
1344 1345 1346
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1347 1348 1349
	if (!adev->gart.gart_funcs->set_prt)
		return;

1350 1351 1352 1353
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1354 1355 1356 1357 1358
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1359
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1360 1361 1362
		amdgpu_vm_update_prt_state(adev);
}

1363
/**
1364
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1365 1366 1367 1368 1369
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1370
	amdgpu_vm_prt_put(cb->adev);
1371 1372 1373
	kfree(cb);
}

1374 1375 1376 1377 1378 1379
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1380
	struct amdgpu_prt_cb *cb;
1381

1382 1383 1384 1385
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

		amdgpu_vm_prt_put(cb->adev);
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1415 1416 1417 1418
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1419

1420 1421 1422 1423 1424 1425 1426 1427 1428 1429
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1430
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1431 1432 1433
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1434

1435 1436 1437 1438 1439 1440 1441 1442 1443
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1444
	}
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1456 1457
}

A
Alex Deucher 已提交
1458 1459 1460 1461 1462
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1463 1464
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1465 1466 1467 1468 1469 1470 1471
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1472 1473
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1474 1475
{
	struct amdgpu_bo_va_mapping *mapping;
1476
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1477 1478 1479 1480 1481 1482
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1483

1484
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1485 1486
					       0, 0, &f);
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1487
		if (r) {
1488
			dma_fence_put(f);
A
Alex Deucher 已提交
1489
			return r;
1490
		}
1491
	}
A
Alex Deucher 已提交
1492

1493 1494 1495 1496 1497
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1498
	}
1499

A
Alex Deucher 已提交
1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1516
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1517
{
1518
	struct amdgpu_bo_va *bo_va = NULL;
1519
	int r = 0;
A
Alex Deucher 已提交
1520 1521 1522 1523 1524 1525

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1526

1527
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1528 1529 1530 1531 1532 1533 1534
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1535
	if (bo_va)
1536
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1537 1538

	return r;
A
Alex Deucher 已提交
1539 1540 1541 1542 1543 1544 1545 1546 1547
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1548
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1568 1569
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1570
	INIT_LIST_HEAD(&bo_va->vm_status);
1571

1572 1573
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1590
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1591 1592 1593 1594
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1595
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1596 1597 1598 1599 1600 1601
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	uint64_t eaddr;

1602 1603
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1604
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1605 1606
		return -EINVAL;

A
Alex Deucher 已提交
1607
	/* make sure object fit at this offset */
1608
	eaddr = saddr + size - 1;
1609 1610
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1611 1612 1613 1614 1615
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1616
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1617 1618 1619 1620 1621 1622 1623
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
1624
		return -EINVAL;
A
Alex Deucher 已提交
1625 1626 1627
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1628 1629
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1630 1631 1632

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1633
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1634 1635 1636
	mapping->offset = offset;
	mapping->flags = flags;

1637
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1638
	interval_tree_insert(&mapping->it, &vm->va);
1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	mapping->it.start = saddr;
	mapping->it.last = eaddr;
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
	interval_tree_insert(&mapping->it, &vm->va);
A
Alex Deucher 已提交
1703

1704 1705 1706
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1720
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1721 1722 1723 1724 1725 1726 1727
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1728
	bool valid = true;
A
Alex Deucher 已提交
1729

1730
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1731

1732
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1733 1734 1735 1736
		if (mapping->it.start == saddr)
			break;
	}

1737 1738 1739 1740 1741 1742 1743 1744
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1745
		if (&mapping->list == &bo_va->invalids)
1746
			return -ENOENT;
A
Alex Deucher 已提交
1747
	}
1748

A
Alex Deucher 已提交
1749 1750
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1751
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1752

1753
	if (valid)
A
Alex Deucher 已提交
1754
		list_add(&mapping->list, &vm->freed);
1755
	else
1756 1757
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1758 1759 1760 1761

	return 0;
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	struct interval_tree_node *it;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1790
	INIT_LIST_HEAD(&before->list);
1791 1792 1793 1794 1795 1796

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1797
	INIT_LIST_HEAD(&after->list);
1798 1799 1800 1801 1802 1803 1804 1805 1806

	/* Now gather all removed mappings */
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
	while (it) {
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		it = interval_tree_iter_next(it, saddr, eaddr);

		/* Remember mapping split at the start */
		if (tmp->it.start < saddr) {
1807
			before->it.start = tmp->it.start;
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841
			before->it.last = saddr - 1;
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
		if (tmp->it.last > eaddr) {
			after->it.start = eaddr + 1;
			after->it.last = tmp->it.last;
			after->offset = tmp->offset;
			after->offset += after->it.start - tmp->it.start;
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
		interval_tree_remove(&tmp->it, &vm->va);
		list_del(&tmp->list);

		if (tmp->it.start < saddr)
		    tmp->it.start = saddr;
		if (tmp->it.last > eaddr)
		    tmp->it.last = eaddr;

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

1842 1843
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
1844 1845 1846 1847 1848 1849 1850 1851
		interval_tree_insert(&before->it, &vm->va);
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
1852
	if (!list_empty(&after->list)) {
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
		interval_tree_insert(&after->it, &vm->va);
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
1863 1864 1865 1866 1867 1868
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1869
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1885
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1886 1887
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1888
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1889 1890 1891 1892 1893
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1894 1895
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1896
	}
1897

1898
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1899 1900 1901 1902 1903 1904 1905 1906 1907 1908
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1909
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1910 1911 1912 1913 1914 1915 1916
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1917 1918
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1919
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1920
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1921 1922 1923 1924 1925 1926 1927 1928 1929
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1930
 * Init @vm fields.
A
Alex Deucher 已提交
1931 1932 1933 1934 1935
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1936
	unsigned pd_size, pd_entries;
1937 1938
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1939
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1940 1941
	int i, r;

1942 1943
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1944
	vm->va = RB_ROOT;
1945
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1946 1947
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1948
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1949
	INIT_LIST_HEAD(&vm->freed);
1950

1951 1952
	pd_size = amdgpu_vm_bo_size(adev, 0);
	pd_entries = amdgpu_vm_num_entries(adev, 0);
A
Alex Deucher 已提交
1953 1954

	/* allocate page table array */
1955 1956
	vm->root.entries = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
	if (vm->root.entries == NULL) {
A
Alex Deucher 已提交
1957 1958 1959 1960
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1961
	/* create scheduler entity for page table updates */
1962 1963 1964 1965

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1966 1967 1968 1969
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
1970
		goto err;
1971

1972
	vm->last_dir_update = NULL;
1973

A
Alex Deucher 已提交
1974
	r = amdgpu_bo_create(adev, pd_size, align, true,
1975
			     AMDGPU_GEM_DOMAIN_VRAM,
1976
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1977
			     AMDGPU_GEM_CREATE_SHADOW |
1978 1979
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
1980
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
1981
	if (r)
1982 1983
		goto error_free_sched_entity;

1984
	r = amdgpu_bo_reserve(vm->root.bo, false);
1985
	if (r)
1986
		goto error_free_root;
1987

1988
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
1989
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
1990 1991

	return 0;
1992

1993 1994 1995 1996
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
1997 1998 1999 2000

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

2001
err:
2002
	drm_free_large(vm->root.entries);
2003

2004
	return r;
A
Alex Deucher 已提交
2005 2006 2007 2008 2009 2010 2011 2012
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2013
 * Tear down @vm.
A
Alex Deucher 已提交
2014 2015 2016 2017 2018
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2019
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
2020 2021
	int i;

2022
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2023

A
Alex Deucher 已提交
2024 2025 2026 2027 2028 2029 2030 2031 2032
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2033
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2034
			amdgpu_vm_prt_fini(adev, vm);
2035
			prt_fini_needed = false;
2036
		}
2037

A
Alex Deucher 已提交
2038
		list_del(&mapping->list);
2039
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2040 2041
	}

2042
	for (i = 0; i < amdgpu_vm_num_entries(adev, 0); i++) {
2043
		struct amdgpu_bo *pt = vm->root.entries[i].bo;
2044 2045 2046 2047 2048 2049

		if (!pt)
			continue;

		amdgpu_bo_unref(&pt->shadow);
		amdgpu_bo_unref(&pt);
2050
	}
2051
	drm_free_large(vm->root.entries);
A
Alex Deucher 已提交
2052

2053 2054
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
2055
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2056
}
2057

2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
2072 2073
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
2074
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
2075 2076
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
2077
	}
2078

2079 2080
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2081 2082 2083
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2084
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2085
	atomic64_set(&adev->vm_manager.client_counter, 0);
2086
	spin_lock_init(&adev->vm_manager.prt_lock);
2087
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2088 2089
}

2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

2101 2102 2103
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

2104
		dma_fence_put(adev->vm_manager.ids[i].first);
2105
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
2106
		dma_fence_put(id->flushed_updates);
2107
		dma_fence_put(id->last_flush);
2108
	}
2109
}