amdgpu_vm.c 73.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
A
Alex Deucher 已提交
36

37 38 39
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

58 59 60 61 62 63 64 65 66
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

67 68 69 70
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
71
 * the number of function parameters
72
 *
73
 */
74
struct amdgpu_pte_update_params {
75 76 77 78

	/**
	 * @adev: amdgpu device we do this update for
	 */
79
	struct amdgpu_device *adev;
80 81 82 83

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
84
	struct amdgpu_vm *vm;
85 86 87 88

	/**
	 * @src: address where to copy page table entries from
	 */
89
	uint64_t src;
90 91 92 93

	/**
	 * @ib: indirect buffer to fill with commands
	 */
94
	struct amdgpu_ib *ib;
95 96 97 98

	/**
	 * @func: Function which actually does the update
	 */
99 100
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
101
		     uint64_t addr, unsigned count, uint32_t incr,
102
		     uint64_t flags);
103 104 105 106
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
107 108
	 */
	dma_addr_t *pages_addr;
109 110 111 112 113 114 115

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
116
	void *kptr;
117 118
};

119 120 121
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
122
struct amdgpu_prt_cb {
123 124 125 126

	/**
	 * @adev: amdgpu device
	 */
127
	struct amdgpu_device *adev;
128 129 130 131

	/**
	 * @cb: callback
	 */
132 133 134
	struct dma_fence_cb cb;
};

135 136 137 138 139 140 141 142 143 144
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
	list_move_tail(&base->vm_status, &vm->evicted);
}

173 174 175 176
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
177
 * @level: VMPT level
178
 *
179 180
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
181 182 183 184
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
185 186 187 188 189 190 191
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
192
			adev->vm_manager.block_size;
193 194 195 196 197 198 199 200 201
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
202 203
}

A
Alex Deucher 已提交
204
/**
205
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
206 207
 *
 * @adev: amdgpu_device pointer
208
 * @level: VMPT level
A
Alex Deucher 已提交
209
 *
210 211
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
212
 */
213 214
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
215
{
216 217
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
218

219
	if (level == adev->vm_manager.root_level)
220
		/* For the root directory */
221
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
222
	else if (level != AMDGPU_VM_PTB)
223 224 225
		/* Everything in between */
		return 512;
	else
226
		/* For the page tables on the leaves */
227
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
228 229 230
}

/**
231
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
232 233
 *
 * @adev: amdgpu_device pointer
234
 * @level: VMPT level
A
Alex Deucher 已提交
235
 *
236 237
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
238
 */
239
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
240
{
241
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
242 243 244
}

/**
245
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
246 247
 *
 * @vm: vm providing the BOs
248
 * @validated: head of validation list
249
 * @entry: entry to add
A
Alex Deucher 已提交
250 251
 *
 * Add the page directory to the list of BOs to
252
 * validate for command submission.
A
Alex Deucher 已提交
253
 */
254 255 256
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
257
{
258
	entry->robj = vm->root.base.bo;
259
	entry->priority = 0;
260
	entry->tv.bo = &entry->robj->tbo;
261
	entry->tv.shared = true;
262
	entry->user_pages = NULL;
263 264
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
265

266
/**
267
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
268
 *
269
 * @adev: amdgpu device pointer
270
 * @vm: vm providing the BOs
271 272 273 274
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
275 276 277
 *
 * Returns:
 * Validation result.
278
 */
279 280 281
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
282
{
283
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
284 285
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
286

287 288
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
289

290 291 292
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
293
				break;
294

295 296 297 298 299 300
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
301

302 303
		if (bo->tbo.type != ttm_bo_type_kernel) {
			spin_lock(&vm->moved_lock);
304
			list_move(&bo_base->vm_status, &vm->moved);
305 306
			spin_unlock(&vm->moved_lock);
		} else {
307
			list_move(&bo_base->vm_status, &vm->relocated);
308
		}
309 310
	}

311 312 313 314 315 316 317 318 319 320 321 322 323
	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
	}
	spin_unlock(&glob->lru_lock);

324
	return r;
325 326
}

327
/**
328
 * amdgpu_vm_ready - check VM is ready for updates
329
 *
330
 * @vm: VM to check
A
Alex Deucher 已提交
331
 *
332
 * Check if all VM PDs/PTs are ready for updates
333 334 335
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
336
 */
337
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
338
{
339
	return list_empty(&vm->evicted);
340 341
}

342 343 344 345
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
346
 * @vm: VM to clear BO from
347 348 349 350
 * @bo: BO to clear
 * @level: level this BO is at
 *
 * Root PD needs to be reserved when calling this.
351 352 353
 *
 * Returns:
 * 0 on success, errno otherwise.
354 355
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
356 357
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
358 359 360
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
361
	unsigned entries, ats_entries;
362 363
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
364
	uint64_t addr;
365 366
	int r;

367 368 369 370 371 372 373 374 375 376 377 378 379 380
	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
381
	} else {
382
		ats_entries = 0;
383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
	}

	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

415 416 417
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
418 419 420 421 422
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

423 424 425 426 427 428 429
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
430 431 432 433 434

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

435 436 437 438 439 440 441 442 443
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

444
/**
445 446 447 448
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
449
 * @parent: parent PT
450 451
 * @saddr: start of the address range
 * @eaddr: end of the address range
452 453
 * @level: VMPT level
 * @ats: indicate ATS support from PTE
454 455
 *
 * Make sure the page directories and page tables are allocated
456 457 458
 *
 * Returns:
 * 0 on success, errno otherwise.
459 460 461 462 463
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
464
				  unsigned level, bool ats)
465
{
466
	unsigned shift = amdgpu_vm_level_shift(adev, level);
467
	unsigned pt_idx, from, to;
468
	u64 flags;
469
	int r;
470 471 472 473

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
474 475 476
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
477 478 479 480 481
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

482 483 484 485 486
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
487 488

	++level;
489 490
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
491

492
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
493 494 495 496 497 498
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

499 500
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
501
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
502 503 504
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

505
		if (!entry->base.bo) {
506 507 508 509 510 511 512 513 514 515
			struct amdgpu_bo_param bp;

			memset(&bp, 0, sizeof(bp));
			bp.size = amdgpu_vm_bo_size(adev, level);
			bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
			bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
			bp.flags = flags;
			bp.type = ttm_bo_type_kernel;
			bp.resv = resv;
			r = amdgpu_bo_create(adev, &bp, &pt);
516 517 518
			if (r)
				return r;

519
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
520
			if (r) {
521
				amdgpu_bo_unref(&pt->shadow);
522 523 524 525
				amdgpu_bo_unref(&pt);
				return r;
			}

526 527 528
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
529
					amdgpu_bo_unref(&pt->shadow);
530 531 532 533 534
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

535 536 537
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
538
			pt->parent = amdgpu_bo_ref(parent->base.bo);
539

540 541
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
			list_move(&entry->base.vm_status, &vm->relocated);
542 543
		}

544
		if (level < AMDGPU_VM_PTB) {
545 546 547 548
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
549
						   sub_eaddr, level, ats);
550 551 552 553 554 555 556 557
			if (r)
				return r;
		}
	}

	return 0;
}

558 559 560 561 562 563 564 565 566
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
567 568 569
 *
 * Returns:
 * 0 on success, errno otherwise.
570 571 572 573 574 575
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
576
	bool ats = false;
577 578 579 580 581 582

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
583 584 585

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
586 587 588 589

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

590 591 592 593 594 595
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

596
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
597
				      adev->vm_manager.root_level, ats);
598 599
}

600 601 602 603 604 605
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
606
{
607
	const struct amdgpu_ip_block *ip_block;
608 609 610
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
611

612
	has_compute_vm_bug = false;
613

614
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
615 616 617 618 619 620 621 622 623
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
624

625 626 627 628 629
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
630
		else
631
			ring->has_compute_vm_bug = false;
632 633 634
	}
}

635 636 637 638 639 640 641 642 643
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
644 645
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
646
{
647 648
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
649 650
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
651
	bool gds_switch_needed;
652
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
653

654
	if (job->vmid == 0)
655
		return false;
656
	id = &id_mgr->ids[job->vmid];
657 658 659 660 661 662 663
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
664

665
	if (amdgpu_vmid_had_gpu_reset(adev, id))
666
		return true;
A
Alex Xie 已提交
667

668
	return vm_flush_needed || gds_switch_needed;
669 670
}

671 672 673 674 675 676 677 678
/**
 * amdgpu_vm_is_large_bar - Check if BAR is large enough
 *
 * @adev: amdgpu_device pointer
 *
 * Returns:
 * True if BAR is large enough.
 */
679 680
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
681
	return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
A
Alex Xie 已提交
682 683
}

A
Alex Deucher 已提交
684 685 686 687
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
688
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
689
 *
690
 * Emit a VM flush when it is necessary.
691 692 693
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
694
 */
M
Monk Liu 已提交
695
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
696
{
697
	struct amdgpu_device *adev = ring->adev;
698
	unsigned vmhub = ring->funcs->vmhub;
699
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
700
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
701
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
702 703 704 705 706 707
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
708
	bool vm_flush_needed = job->vm_needs_flush;
709 710 711 712
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
713
	unsigned patch_offset = 0;
714
	int r;
715

716
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
717 718
		gds_switch_needed = true;
		vm_flush_needed = true;
719
		pasid_mapping_needed = true;
720
	}
721

722 723 724 725 726
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
727
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
728
		return 0;
729

730 731
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
732

M
Monk Liu 已提交
733 734 735
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

736
	if (vm_flush_needed) {
737
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
738
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
739 740 741 742
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
743

744
	if (vm_flush_needed || pasid_mapping_needed) {
745
		r = amdgpu_fence_emit(ring, &fence, 0);
746 747
		if (r)
			return r;
748
	}
749

750
	if (vm_flush_needed) {
751
		mutex_lock(&id_mgr->lock);
752
		dma_fence_put(id->last_flush);
753 754 755
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
756
		mutex_unlock(&id_mgr->lock);
757
	}
758

759 760 761 762 763 764 765
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

766
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
767 768 769 770 771 772
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
773
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
774 775 776 777 778 779 780 781 782 783 784 785
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
786
	}
787
	return 0;
788 789
}

A
Alex Deucher 已提交
790 791 792 793 794 795
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
796
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
797 798 799 800
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
801 802 803
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
804 805 806 807 808 809
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

810 811
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
812 813 814 815 816 817 818
			return bo_va;
		}
	}
	return NULL;
}

/**
819
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
820
 *
821
 * @params: see amdgpu_pte_update_params definition
822
 * @bo: PD/PT to update
A
Alex Deucher 已提交
823 824 825 826 827 828 829 830 831
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
832
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
833
				  struct amdgpu_bo *bo,
834 835
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
836
				  uint64_t flags)
A
Alex Deucher 已提交
837
{
838
	pe += amdgpu_bo_gpu_offset(bo);
839
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
840

841
	if (count < 3) {
842 843
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
844 845

	} else {
846
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
847 848 849 850
				      count, incr, flags);
	}
}

851 852 853 854
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
855
 * @bo: PD/PT to update
856 857 858 859 860 861 862 863 864
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
865
				   struct amdgpu_bo *bo,
866 867
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
868
				   uint64_t flags)
869
{
870
	uint64_t src = (params->src + (addr >> 12) * 8);
871

872
	pe += amdgpu_bo_gpu_offset(bo);
873 874 875
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
876 877
}

A
Alex Deucher 已提交
878
/**
879
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
880
 *
881
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
882 883 884
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
885 886 887 888
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
889
 */
890
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
891 892 893
{
	uint64_t result;

894 895
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
896

897 898
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
899

900
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
901 902 903 904

	return result;
}

905 906 907 908
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
909
 * @bo: PD/PT to update
910 911 912 913 914 915 916 917 918
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
919
				   struct amdgpu_bo *bo,
920 921 922 923 924
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
925
	uint64_t value;
926

927 928
	pe += (unsigned long)amdgpu_bo_kptr(bo);

929 930
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

931
	for (i = 0; i < count; i++) {
932 933 934
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
935 936
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
937 938 939 940
		addr += incr;
	}
}

941 942 943 944 945 946 947 948 949 950 951

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
952 953
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
954 955 956 957 958
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
959
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
960 961 962 963 964 965
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

966
/*
967
 * amdgpu_vm_update_pde - update a single level in the hierarchy
968
 *
969
 * @param: parameters for the update
970
 * @vm: requested vm
971
 * @parent: parent directory
972
 * @entry: entry to update
973
 *
974
 * Makes sure the requested entry in parent is up to date.
975
 */
976 977 978 979
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
980
{
981
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
982 983
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
984

985 986 987
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
988

989
	for (level = 0, pbo = bo->parent; pbo; ++level)
990 991
		pbo = pbo->parent;

992
	level += params->adev->vm_manager.root_level;
993
	pt = amdgpu_bo_gpu_offset(entry->base.bo);
994
	flags = AMDGPU_PTE_VALID;
995
	amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
996 997 998 999
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1000 1001
}

1002 1003 1004
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
1005 1006
 * @adev: amdgpu_device pointer
 * @vm: related vm
1007
 * @parent: parent PD
1008
 * @level: VMPT level
1009 1010 1011
 *
 * Mark all PD level as invalid after an error.
 */
1012 1013 1014 1015
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1016
{
1017
	unsigned pt_idx, num_entries;
1018 1019 1020 1021 1022

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1023 1024
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1025 1026
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1027
		if (!entry->base.bo)
1028 1029
			continue;

1030 1031
		if (!entry->base.moved)
			list_move(&entry->base.vm_status, &vm->relocated);
1032
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1033 1034 1035
	}
}

1036 1037 1038 1039 1040 1041 1042
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1043 1044 1045
 *
 * Returns:
 * 0 for success, error for failure.
1046 1047 1048 1049
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1050 1051 1052
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1053
	int r = 0;
1054

1055 1056 1057 1058 1059 1060 1061 1062
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
1063 1064 1065 1066 1067 1068 1069 1070
		struct amdgpu_vm_bo_base *bo_base;

		list_for_each_entry(bo_base, &vm->relocated, vm_status) {
			r = amdgpu_bo_kmap(bo_base->bo, NULL);
			if (unlikely(r))
				return r;
		}

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1086
	while (!list_empty(&vm->relocated)) {
1087 1088
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
1089 1090 1091 1092 1093
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
1094
		bo_base->moved = false;
1095
		list_move(&bo_base->vm_status, &vm->idle);
1096 1097

		bo = bo_base->bo->parent;
1098
		if (!bo)
1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1111
	}
1112

1113 1114 1115
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1116
		amdgpu_asic_flush_hdp(adev, NULL);
1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1139 1140
	}

1141 1142 1143 1144 1145 1146
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1147 1148
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1149
	amdgpu_job_free(job);
1150
	return r;
1151 1152
}

1153
/**
1154
 * amdgpu_vm_find_entry - find the entry for an address
1155 1156 1157
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1158 1159
 * @entry: resulting entry or NULL
 * @parent: parent entry
1160
 *
1161
 * Find the vm_pt entry and it's parent for the given address.
1162
 */
1163 1164 1165
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1166
{
1167
	unsigned level = p->adev->vm_manager.root_level;
1168

1169 1170 1171
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1172
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1173

1174
		*parent = *entry;
1175 1176
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1177 1178
	}

1179
	if (level != AMDGPU_VM_PTB)
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1195 1196 1197 1198 1199
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1200
{
1201
	uint64_t pde;
1202 1203

	/* In the case of a mixed PT the PDE must point to it*/
1204 1205
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1206
		/* Set the huge page flag to stop scanning at this PDE */
1207 1208 1209
		flags |= AMDGPU_PDE_PTE;
	}

1210 1211 1212 1213 1214 1215
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			list_move(&entry->base.vm_status, &p->vm->relocated);
		}
1216
		return;
1217
	}
1218

1219
	entry->huge = true;
1220
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1221

1222 1223 1224 1225
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1226 1227
}

A
Alex Deucher 已提交
1228 1229 1230
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1231
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1232 1233
 * @start: start of GPU address range
 * @end: end of GPU address range
1234
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1235 1236
 * @flags: mapping flags
 *
1237
 * Update the page tables in the range @start - @end.
1238 1239 1240
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1241
 */
1242
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1243
				  uint64_t start, uint64_t end,
1244
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1245
{
1246 1247
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1248

1249
	uint64_t addr, pe_start;
1250
	struct amdgpu_bo *pt;
1251
	unsigned nptes;
A
Alex Deucher 已提交
1252 1253

	/* walk over the address space and update the page tables */
1254 1255 1256 1257 1258 1259 1260
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1261

A
Alex Deucher 已提交
1262 1263 1264
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1265
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1266

1267 1268
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1269
		/* We don't need to update PTEs for huge pages */
1270
		if (entry->huge)
1271 1272
			continue;

1273
		pt = entry->base.bo;
1274 1275 1276 1277 1278
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1279
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1280 1281
	}

1282
	return 0;
1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1294 1295 1296
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1297
 */
1298
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1299
				uint64_t start, uint64_t end,
1300
				uint64_t dst, uint64_t flags)
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1320 1321
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1322 1323

	/* system pages are non continuously */
1324
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1325
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1326

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1344 1345
		if (r)
			return r;
1346

1347 1348
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1349
	}
1350 1351

	return 0;
A
Alex Deucher 已提交
1352 1353 1354 1355 1356 1357
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1358
 * @exclusive: fence we need to sync to
1359
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1360
 * @vm: requested vm
1361 1362 1363
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1364 1365 1366
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1367
 * Fill in the page table entries between @start and @last.
1368 1369 1370
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1371 1372
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1373
				       struct dma_fence *exclusive,
1374
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1375
				       struct amdgpu_vm *vm,
1376
				       uint64_t start, uint64_t last,
1377
				       uint64_t flags, uint64_t addr,
1378
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1379
{
1380
	struct amdgpu_ring *ring;
1381
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1382
	unsigned nptes, ncmds, ndw;
1383
	struct amdgpu_job *job;
1384
	struct amdgpu_pte_update_params params;
1385
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1386 1387
	int r;

1388 1389
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1390
	params.vm = vm;
1391

1392 1393 1394 1395
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1396 1397 1398 1399 1400 1401 1402 1403
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1404
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1405 1406 1407 1408 1409 1410 1411 1412 1413
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1414
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1415

1416
	nptes = last - start + 1;
A
Alex Deucher 已提交
1417 1418

	/*
1419
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1420
	 *  entries or 2k dwords (whatever is smaller)
1421 1422
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1423
	 */
1424 1425 1426 1427
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1428 1429 1430 1431

	/* padding, etc. */
	ndw = 64;

1432
	if (pages_addr) {
1433
		/* copy commands needed */
1434
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1435

1436
		/* and also PTEs */
A
Alex Deucher 已提交
1437 1438
		ndw += nptes * 2;

1439 1440
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1441 1442
	} else {
		/* set page commands needed */
1443
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1444

1445
		/* extra commands for begin/end fragments */
1446 1447 1448 1449
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1450 1451

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1452 1453
	}

1454 1455
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1456
		return r;
1457

1458
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1459

1460
	if (pages_addr) {
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1474
		addr = 0;
1475 1476
	}

1477
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1478 1479 1480
	if (r)
		goto error_free;

1481
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1482
			     owner, false);
1483 1484
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1485

1486
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1487 1488 1489
	if (r)
		goto error_free;

1490 1491 1492
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1493

1494 1495
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1496 1497
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1498 1499
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1500

1501
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1502 1503
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1504
	return 0;
C
Chunming Zhou 已提交
1505 1506

error_free:
1507
	amdgpu_job_free(job);
1508
	return r;
A
Alex Deucher 已提交
1509 1510
}

1511 1512 1513 1514
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1515
 * @exclusive: fence we need to sync to
1516
 * @pages_addr: DMA addresses to use for mapping
1517 1518
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1519
 * @flags: HW flags for the mapping
1520
 * @nodes: array of drm_mm_nodes with the MC addresses
1521 1522 1523 1524
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1525 1526 1527
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1528 1529
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1530
				      struct dma_fence *exclusive,
1531
				      dma_addr_t *pages_addr,
1532 1533
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1534
				      uint64_t flags,
1535
				      struct drm_mm_node *nodes,
1536
				      struct dma_fence **fence)
1537
{
1538
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1539
	uint64_t pfn, start = mapping->start;
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1550 1551 1552
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1553 1554 1555
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1556 1557 1558 1559 1560 1561
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1562 1563
	trace_amdgpu_vm_bo_update(mapping);

1564 1565 1566 1567 1568 1569
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1570
	}
1571

1572
	do {
1573
		dma_addr_t *dma_addr = NULL;
1574 1575
		uint64_t max_entries;
		uint64_t addr, last;
1576

1577 1578 1579 1580 1581 1582 1583 1584
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1585

1586
		if (pages_addr) {
1587 1588
			uint64_t count;

1589
			max_entries = min(max_entries, 16ull * 1024ull);
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1606 1607
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1608
			addr += pfn << PAGE_SHIFT;
1609 1610
		}

1611
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1612
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1613 1614 1615 1616 1617
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1618 1619 1620 1621 1622
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1623
		start = last + 1;
1624

1625
	} while (unlikely(start != mapping->last + 1));
1626 1627 1628 1629

	return 0;
}

A
Alex Deucher 已提交
1630 1631 1632 1633 1634
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1635
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1636 1637
 *
 * Fill in the page table entries for @bo_va.
1638 1639 1640
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1641 1642 1643
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1644
			bool clear)
A
Alex Deucher 已提交
1645
{
1646 1647
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1648
	struct amdgpu_bo_va_mapping *mapping;
1649
	dma_addr_t *pages_addr = NULL;
1650
	struct ttm_mem_reg *mem;
1651
	struct drm_mm_node *nodes;
1652
	struct dma_fence *exclusive, **last_update;
1653
	uint64_t flags;
A
Alex Deucher 已提交
1654 1655
	int r;

1656
	if (clear || !bo_va->base.bo) {
1657
		mem = NULL;
1658
		nodes = NULL;
1659 1660
		exclusive = NULL;
	} else {
1661 1662
		struct ttm_dma_tt *ttm;

1663
		mem = &bo_va->base.bo->tbo.mem;
1664 1665
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1666 1667
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1668
			pages_addr = ttm->dma_address;
1669
		}
1670
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1671 1672
	}

1673
	if (bo)
1674
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1675
	else
1676
		flags = 0x0;
A
Alex Deucher 已提交
1677

1678 1679 1680 1681 1682
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1683 1684
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1685
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1686

1687 1688
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1689
	}
1690 1691

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1692
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1693
					       mapping, flags, nodes,
1694
					       last_update);
A
Alex Deucher 已提交
1695 1696 1697 1698
		if (r)
			return r;
	}

1699 1700 1701
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1702
		amdgpu_asic_flush_hdp(adev, NULL);
1703 1704
	}

1705
	spin_lock(&vm->moved_lock);
1706
	list_del_init(&bo_va->base.vm_status);
1707
	spin_unlock(&vm->moved_lock);
1708

1709 1710 1711 1712
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1713 1714 1715 1716 1717 1718 1719 1720
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
			list_add_tail(&bo_va->base.vm_status, &vm->evicted);
		else
			list_add(&bo_va->base.vm_status, &vm->idle);
	}
A
Alex Deucher 已提交
1721

1722 1723 1724 1725 1726 1727
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1728 1729
	}

A
Alex Deucher 已提交
1730 1731 1732
	return 0;
}

1733 1734
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1735 1736
 *
 * @adev: amdgpu_device pointer
1737 1738 1739 1740 1741 1742 1743
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1744
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1745
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1746 1747 1748
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1749
/**
1750
 * amdgpu_vm_prt_get - add a PRT user
1751 1752
 *
 * @adev: amdgpu_device pointer
1753 1754 1755
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1756
	if (!adev->gmc.gmc_funcs->set_prt)
1757 1758
		return;

1759 1760 1761 1762
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1763 1764
/**
 * amdgpu_vm_prt_put - drop a PRT user
1765 1766
 *
 * @adev: amdgpu_device pointer
1767 1768 1769
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1770
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1771 1772 1773
		amdgpu_vm_update_prt_state(adev);
}

1774
/**
1775
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1776 1777
 *
 * @fence: fence for the callback
1778 1779 1780 1781 1782
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1783
	amdgpu_vm_prt_put(cb->adev);
1784 1785 1786
	kfree(cb);
}

1787 1788
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1789 1790 1791
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1792 1793 1794 1795
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1796
	struct amdgpu_prt_cb *cb;
1797

1798
	if (!adev->gmc.gmc_funcs->set_prt)
1799 1800 1801
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1802 1803 1804 1805 1806
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1807
		amdgpu_vm_prt_put(adev);
1808 1809 1810 1811 1812 1813 1814 1815
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1831 1832 1833 1834
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1835

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1846
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1847 1848 1849
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1850

1851 1852 1853 1854 1855 1856 1857 1858 1859
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1860
	}
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1872 1873
}

A
Alex Deucher 已提交
1874 1875 1876 1877 1878
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1879 1880
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1881 1882 1883
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
1884 1885 1886 1887
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
1888 1889
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1890 1891
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1892 1893
{
	struct amdgpu_bo_va_mapping *mapping;
1894
	uint64_t init_pte_value = 0;
1895
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1896 1897 1898 1899 1900 1901
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1902

1903
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1904
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1905

1906
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1907
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1908
						init_pte_value, 0, &f);
1909
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1910
		if (r) {
1911
			dma_fence_put(f);
A
Alex Deucher 已提交
1912
			return r;
1913
		}
1914
	}
A
Alex Deucher 已提交
1915

1916 1917 1918 1919 1920
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1921
	}
1922

A
Alex Deucher 已提交
1923 1924 1925 1926 1927
	return 0;

}

/**
1928
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1929 1930 1931 1932
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1933
 * Make sure all BOs which are moved are updated in the PTs.
1934 1935 1936
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
1937
 *
1938
 * PTs have to be reserved!
A
Alex Deucher 已提交
1939
 */
1940
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1941
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1942
{
1943 1944
	struct amdgpu_bo_va *bo_va, *tmp;
	struct list_head moved;
1945
	bool clear;
1946
	int r;
A
Alex Deucher 已提交
1947

1948
	INIT_LIST_HEAD(&moved);
1949
	spin_lock(&vm->moved_lock);
1950 1951
	list_splice_init(&vm->moved, &moved);
	spin_unlock(&vm->moved_lock);
1952

1953 1954
	list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
		struct reservation_object *resv = bo_va->base.bo->tbo.resv;
1955

1956
		/* Per VM BOs never need to bo cleared in the page tables */
1957 1958 1959
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1960
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1961 1962 1963 1964
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1965 1966

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
1967 1968 1969 1970
		if (r) {
			spin_lock(&vm->moved_lock);
			list_splice(&moved, &vm->moved);
			spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
1971
			return r;
1972
		}
A
Alex Deucher 已提交
1973

1974 1975 1976
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
1977 1978
	}

1979
	return 0;
A
Alex Deucher 已提交
1980 1981 1982 1983 1984 1985 1986 1987 1988
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1989
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1990
 * Add @bo to the list of bos associated with the vm
1991 1992 1993
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2007
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2008

A
Alex Deucher 已提交
2009
	bo_va->ref_count = 1;
2010 2011
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2012

A
Alex Deucher 已提交
2013 2014 2015
	return bo_va;
}

2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2033
	mapping->bo_va = bo_va;
2034 2035 2036 2037 2038 2039
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2040 2041
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
2042
		spin_lock(&vm->moved_lock);
2043
		list_move(&bo_va->base.vm_status, &vm->moved);
2044
		spin_unlock(&vm->moved_lock);
2045 2046 2047 2048
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2059 2060 2061
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2062
 *
2063
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2064 2065 2066 2067
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2068
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2069
{
2070
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2071 2072
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2073 2074
	uint64_t eaddr;

2075 2076
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2077
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2078 2079
		return -EINVAL;

A
Alex Deucher 已提交
2080
	/* make sure object fit at this offset */
2081
	eaddr = saddr + size - 1;
2082
	if (saddr >= eaddr ||
2083
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2084 2085 2086 2087 2088
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2089 2090
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2091 2092
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2093
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2094
			tmp->start, tmp->last + 1);
2095
		return -EINVAL;
A
Alex Deucher 已提交
2096 2097 2098
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2099 2100
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2101

2102 2103
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2104 2105 2106
	mapping->offset = offset;
	mapping->flags = flags;

2107
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2123 2124 2125
 *
 * Returns:
 * 0 for success, error for failure.
2126 2127 2128 2129 2130 2131 2132 2133 2134
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2135
	struct amdgpu_bo *bo = bo_va->base.bo;
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2147
	    (bo && offset + size > amdgpu_bo_size(bo)))
2148 2149 2150 2151 2152 2153 2154
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2155
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2156 2157 2158 2159 2160 2161 2162 2163
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2164 2165
	mapping->start = saddr;
	mapping->last = eaddr;
2166 2167 2168
	mapping->offset = offset;
	mapping->flags = flags;

2169
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2170

A
Alex Deucher 已提交
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2182 2183 2184
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2185
 *
2186
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2187 2188 2189 2190 2191 2192
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2193
	struct amdgpu_vm *vm = bo_va->base.vm;
2194
	bool valid = true;
A
Alex Deucher 已提交
2195

2196
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2197

2198
	list_for_each_entry(mapping, &bo_va->valids, list) {
2199
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2200 2201 2202
			break;
	}

2203 2204 2205 2206
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2207
			if (mapping->start == saddr)
2208 2209 2210
				break;
		}

2211
		if (&mapping->list == &bo_va->invalids)
2212
			return -ENOENT;
A
Alex Deucher 已提交
2213
	}
2214

A
Alex Deucher 已提交
2215
	list_del(&mapping->list);
2216
	amdgpu_vm_it_remove(mapping, &vm->va);
2217
	mapping->bo_va = NULL;
2218
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2219

2220
	if (valid)
A
Alex Deucher 已提交
2221
		list_add(&mapping->list, &vm->freed);
2222
	else
2223 2224
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2225 2226 2227 2228

	return 0;
}

2229 2230 2231 2232 2233 2234 2235 2236 2237
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2238 2239 2240
 *
 * Returns:
 * 0 for success, error for failure.
2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2258
	INIT_LIST_HEAD(&before->list);
2259 2260 2261 2262 2263 2264

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2265
	INIT_LIST_HEAD(&after->list);
2266 2267

	/* Now gather all removed mappings */
2268 2269
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2270
		/* Remember mapping split at the start */
2271 2272 2273
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2274 2275
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2276 2277
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2278 2279 2280
		}

		/* Remember mapping split at the end */
2281 2282 2283
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2284
			after->offset = tmp->offset;
2285
			after->offset += after->start - tmp->start;
2286
			after->flags = tmp->flags;
2287 2288
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2289 2290 2291 2292
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2293 2294

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2295 2296 2297 2298
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2299
		amdgpu_vm_it_remove(tmp, &vm->va);
2300 2301
		list_del(&tmp->list);

2302 2303 2304 2305
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2306

2307
		tmp->bo_va = NULL;
2308 2309 2310 2311
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2312 2313
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2314
		amdgpu_vm_it_insert(before, &vm->va);
2315 2316 2317 2318 2319 2320 2321
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2322
	if (!list_empty(&after->list)) {
2323
		amdgpu_vm_it_insert(after, &vm->va);
2324 2325 2326 2327 2328 2329 2330 2331 2332
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2333 2334 2335 2336 2337 2338
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
2339 2340 2341 2342
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2343 2344 2345 2346 2347 2348 2349
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2350 2351 2352 2353 2354 2355
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2356
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2357 2358 2359 2360 2361 2362 2363
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2364
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2365

2366
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2367

2368
	spin_lock(&vm->moved_lock);
2369
	list_del(&bo_va->base.vm_status);
2370
	spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2371

2372
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2373
		list_del(&mapping->list);
2374
		amdgpu_vm_it_remove(mapping, &vm->va);
2375
		mapping->bo_va = NULL;
2376
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2377 2378 2379 2380
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2381
		amdgpu_vm_it_remove(mapping, &vm->va);
2382 2383
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2384
	}
2385

2386
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2387 2388 2389 2390 2391 2392 2393 2394 2395
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
 *
2396
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2397 2398
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2399
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2400
{
2401 2402
	struct amdgpu_vm_bo_base *bo_base;

2403 2404 2405 2406
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2407
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2408
		struct amdgpu_vm *vm = bo_base->vm;
2409
		bool was_moved = bo_base->moved;
2410

2411
		bo_base->moved = true;
2412
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2413 2414 2415 2416 2417
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2418 2419 2420
			continue;
		}

2421
		if (was_moved)
2422 2423
			continue;

2424 2425 2426 2427 2428 2429 2430
		if (bo->tbo.type == ttm_bo_type_kernel) {
			list_move(&bo_base->vm_status, &vm->relocated);
		} else {
			spin_lock(&bo_base->vm->moved_lock);
			list_move(&bo_base->vm_status, &vm->moved);
			spin_unlock(&bo_base->vm->moved_lock);
		}
A
Alex Deucher 已提交
2431 2432 2433
	}
}

2434 2435 2436 2437 2438 2439 2440 2441
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2455 2456
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2457 2458 2459 2460
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2461
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2462 2463
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2464
{
2465 2466 2467
	uint64_t tmp;

	/* adjust vm size first */
2468 2469 2470
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2471
		vm_size = amdgpu_vm_size;
2472 2473 2474 2475 2476 2477
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2478 2479

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2480 2481

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2482 2483
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2484 2485
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2499
	/* block size depends on vm size and hw setup*/
2500
	if (amdgpu_vm_block_size != -1)
2501
		adev->vm_manager.block_size =
2502 2503 2504 2505 2506
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2507
	else
2508
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2509

2510 2511 2512 2513
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2514

2515 2516 2517
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2518
		 adev->vm_manager.fragment_size);
2519 2520
}

A
Alex Deucher 已提交
2521 2522 2523 2524 2525
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2526
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2527
 *
2528
 * Init @vm fields.
2529 2530 2531
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2532
 */
2533
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2534
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2535
{
2536
	struct amdgpu_bo_param bp;
2537
	struct amdgpu_bo *root;
A
Alex Deucher 已提交
2538
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2539
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2540 2541
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2542
	struct drm_sched_rq *rq;
2543
	unsigned long size;
2544
	uint64_t flags;
2545
	int r, i;
A
Alex Deucher 已提交
2546

2547
	vm->va = RB_ROOT_CACHED;
2548 2549
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2550
	INIT_LIST_HEAD(&vm->evicted);
2551
	INIT_LIST_HEAD(&vm->relocated);
2552
	spin_lock_init(&vm->moved_lock);
2553
	INIT_LIST_HEAD(&vm->moved);
2554
	INIT_LIST_HEAD(&vm->idle);
A
Alex Deucher 已提交
2555
	INIT_LIST_HEAD(&vm->freed);
2556

2557
	/* create scheduler entity for page table updates */
2558 2559 2560 2561

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2562 2563
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2564
				  rq, NULL);
2565
	if (r)
2566
		return r;
2567

Y
Yong Zhao 已提交
2568 2569 2570
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2571 2572
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2573

2574
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2575
			vm->pte_support_ats = true;
2576
	} else {
2577 2578
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2579
	}
2580 2581 2582 2583
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2584
	vm->last_update = NULL;
2585

2586
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2587 2588 2589
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
2590
		flags |= AMDGPU_GEM_CREATE_SHADOW;
2591

2592
	size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
2593 2594 2595 2596 2597 2598 2599
	memset(&bp, 0, sizeof(bp));
	bp.size = size;
	bp.byte_align = align;
	bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
	bp.flags = flags;
	bp.type = ttm_bo_type_kernel;
	bp.resv = NULL;
2600
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2601
	if (r)
2602 2603
		goto error_free_sched_entity;

2604
	r = amdgpu_bo_reserve(root, true);
2605 2606 2607
	if (r)
		goto error_free_root;

2608
	r = amdgpu_vm_clear_bo(adev, vm, root,
2609 2610
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2611 2612 2613
	if (r)
		goto error_unreserve;

2614
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2615
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2616

2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2628 2629
	}

2630
	INIT_KFIFO(vm->faults);
2631
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2632 2633

	return 0;
2634

2635 2636 2637
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2638
error_free_root:
2639 2640 2641
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2642 2643

error_free_sched_entity:
2644
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2645 2646

	return r;
A
Alex Deucher 已提交
2647 2648
}

2649 2650 2651
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2652 2653 2654
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
 * setting. May leave behind an unused shadow BO for the page
 * directory when switching from SDMA updates to CPU updates.
 *
2667 2668
 * Returns:
 * 0 for success, -errno for errors.
2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
 */
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
		goto error;
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
			goto error;
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		vm->pasid = 0;
	}

error:
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2720 2721 2722
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2723 2724 2725
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2726 2727 2728
 *
 * Free the page directory or page table level and all sub levels.
 */
2729 2730 2731
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2732
{
2733
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2734

2735 2736 2737 2738 2739
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2740 2741
	}

2742 2743 2744 2745
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2746

2747
	kvfree(parent->entries);
2748 2749
}

A
Alex Deucher 已提交
2750 2751 2752 2753 2754 2755
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2756
 * Tear down @vm.
A
Alex Deucher 已提交
2757 2758 2759 2760 2761
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2762
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2763
	struct amdgpu_bo *root;
2764
	u64 fault;
2765
	int i, r;
A
Alex Deucher 已提交
2766

2767 2768
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2769 2770 2771 2772
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2773 2774 2775 2776 2777 2778 2779 2780
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2781
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2782

2783
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2784 2785
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2786 2787
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2788
		list_del(&mapping->list);
2789
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2790 2791 2792
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2793
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2794
			amdgpu_vm_prt_fini(adev, vm);
2795
			prt_fini_needed = false;
2796
		}
2797

A
Alex Deucher 已提交
2798
		list_del(&mapping->list);
2799
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2800 2801
	}

2802 2803 2804 2805 2806
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2807 2808
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2809 2810 2811
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2812
	dma_fence_put(vm->last_update);
2813
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2814
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2815
}
2816

2817 2818 2819 2820 2821 2822
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
2823 2824 2825 2826
 * This function is expected to be called in interrupt context.
 *
 * Returns:
 * True if there was fault credit, false otherwise
2827 2828 2829 2830 2831 2832 2833 2834
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2835
	if (!vm) {
2836
		/* VM not found, can't track fault credit */
2837
		spin_unlock(&adev->vm_manager.pasid_lock);
2838
		return true;
2839
	}
2840 2841

	/* No lock needed. only accessed by IRQ handler */
2842
	if (!vm->fault_credit) {
2843
		/* Too many faults in this VM */
2844
		spin_unlock(&adev->vm_manager.pasid_lock);
2845
		return false;
2846
	}
2847 2848

	vm->fault_credit--;
2849
	spin_unlock(&adev->vm_manager.pasid_lock);
2850 2851 2852
	return true;
}

2853 2854 2855 2856 2857 2858 2859 2860 2861
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2862
	unsigned i;
2863

2864
	amdgpu_vmid_mgr_init(adev);
2865

2866 2867
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2868 2869 2870
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2871
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2872
	spin_lock_init(&adev->vm_manager.prt_lock);
2873
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2891 2892
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2893 2894
}

2895 2896 2897 2898 2899 2900 2901 2902 2903
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2904 2905 2906
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2907
	amdgpu_vmid_mgr_fini(adev);
2908
}
C
Chunming Zhou 已提交
2909

2910 2911 2912 2913 2914 2915 2916 2917 2918 2919
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
2920 2921 2922
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2923 2924 2925
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2926 2927 2928

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2929
		/* current, we only have requirement to reserve vmid from gfxhub */
2930
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2931 2932 2933
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2934
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2935
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2936 2937 2938 2939 2940 2941 2942
		break;
	default:
		return -EINVAL;
	}

	return 0;
}