amdgpu_vm.c 70.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
A
Alex Deucher 已提交
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

57 58 59 60 61 62 63 64 65
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

66 67 68
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
69
struct amdgpu_pte_update_params {
70 71
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
72 73
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
74 75 76 77
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
78
	/* Function which actually does the update */
79 80
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
81
		     uint64_t addr, unsigned count, uint32_t incr,
82
		     uint64_t flags);
83 84 85 86 87 88
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
89 90
};

91 92 93 94 95 96
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
	list_move_tail(&base->vm_status, &vm->evicted);
}

125 126 127 128 129 130 131 132 133 134
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
 *
 * Returns the number of bits the pfn needs to be right shifted for a level.
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
135 136 137 138 139 140 141
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
142
			adev->vm_manager.block_size;
143 144 145 146 147 148 149 150 151
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
152 153
}

A
Alex Deucher 已提交
154
/**
155
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
156 157 158
 *
 * @adev: amdgpu_device pointer
 *
159
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
160
 */
161 162
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
163
{
164 165
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
166

167
	if (level == adev->vm_manager.root_level)
168
		/* For the root directory */
169
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
170
	else if (level != AMDGPU_VM_PTB)
171 172 173
		/* Everything in between */
		return 512;
	else
174
		/* For the page tables on the leaves */
175
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
176 177 178
}

/**
179
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
180 181 182
 *
 * @adev: amdgpu_device pointer
 *
183
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
184
 */
185
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
186
{
187
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
188 189 190
}

/**
191
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
192 193
 *
 * @vm: vm providing the BOs
194
 * @validated: head of validation list
195
 * @entry: entry to add
A
Alex Deucher 已提交
196 197
 *
 * Add the page directory to the list of BOs to
198
 * validate for command submission.
A
Alex Deucher 已提交
199
 */
200 201 202
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
203
{
204
	entry->robj = vm->root.base.bo;
205
	entry->priority = 0;
206
	entry->tv.bo = &entry->robj->tbo;
207
	entry->tv.shared = true;
208
	entry->user_pages = NULL;
209 210
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
211

212
/**
213
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
214
 *
215
 * @adev: amdgpu device pointer
216
 * @vm: vm providing the BOs
217 218 219 220 221
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
222 223 224
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
225
{
226
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
227 228
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
229

230 231
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
232

233 234 235
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
236
				break;
237

238 239 240 241 242 243
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
244

245 246
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
247 248
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
249
				break;
250
		}
251

252 253
		if (bo->tbo.type != ttm_bo_type_kernel) {
			spin_lock(&vm->moved_lock);
254
			list_move(&bo_base->vm_status, &vm->moved);
255 256
			spin_unlock(&vm->moved_lock);
		} else {
257
			list_move(&bo_base->vm_status, &vm->relocated);
258
		}
259 260
	}

261
	return r;
262 263
}

264
/**
265
 * amdgpu_vm_ready - check VM is ready for updates
266
 *
267
 * @vm: VM to check
A
Alex Deucher 已提交
268
 *
269
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
270
 */
271
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
272
{
273
	return list_empty(&vm->evicted);
274 275
}

276 277 278 279 280 281 282 283 284 285
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
 * @bo: BO to clear
 * @level: level this BO is at
 *
 * Root PD needs to be reserved when calling this.
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
286 287
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
288 289 290
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
291
	unsigned entries, ats_entries;
292 293
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
294
	uint64_t addr;
295 296
	int r;

297 298 299 300 301 302 303 304 305 306 307 308 309 310
	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
311
	} else {
312
		ats_entries = 0;
313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	}

	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

345 346 347
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
348 349 350 351 352
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

353 354 355 356 357 358 359
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
360 361 362 363 364

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

365 366 367 368 369 370 371 372 373
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

374
/**
375 376 377 378 379 380 381 382 383 384 385 386 387
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
388
				  unsigned level, bool ats)
389
{
390
	unsigned shift = amdgpu_vm_level_shift(adev, level);
391
	unsigned pt_idx, from, to;
392
	u64 flags;
393
	int r;
394 395 396 397

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
398 399 400
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
401 402 403 404 405
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

406 407 408 409 410
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
411 412

	++level;
413 414
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
415

416
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
417 418 419 420 421 422
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

423 424
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
425
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
426 427 428
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

429
		if (!entry->base.bo) {
430 431 432 433 434 435 436 437 438 439
			struct amdgpu_bo_param bp;

			memset(&bp, 0, sizeof(bp));
			bp.size = amdgpu_vm_bo_size(adev, level);
			bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
			bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
			bp.flags = flags;
			bp.type = ttm_bo_type_kernel;
			bp.resv = resv;
			r = amdgpu_bo_create(adev, &bp, &pt);
440 441 442
			if (r)
				return r;

443
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
444
			if (r) {
445
				amdgpu_bo_unref(&pt->shadow);
446 447 448 449
				amdgpu_bo_unref(&pt);
				return r;
			}

450 451 452
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
453
					amdgpu_bo_unref(&pt->shadow);
454 455 456 457 458
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

459 460 461
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
462
			pt->parent = amdgpu_bo_ref(parent->base.bo);
463

464 465
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
			list_move(&entry->base.vm_status, &vm->relocated);
466 467
		}

468
		if (level < AMDGPU_VM_PTB) {
469 470 471 472
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
473
						   sub_eaddr, level, ats);
474 475 476 477 478 479 480 481
			if (r)
				return r;
		}
	}

	return 0;
}

482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
497
	bool ats = false;
498 499 500 501 502 503

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
504 505 506

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
507 508 509 510

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

511 512 513 514 515 516
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

517
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
518
				      adev->vm_manager.root_level, ats);
519 520
}

521 522 523 524 525 526
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
527
{
528
	const struct amdgpu_ip_block *ip_block;
529 530 531
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
532

533
	has_compute_vm_bug = false;
534

535
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
536 537 538 539 540 541 542 543 544
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
545

546 547 548 549 550
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
551
		else
552
			ring->has_compute_vm_bug = false;
553 554 555
	}
}

556 557
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
558
{
559 560
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
561 562
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
563
	bool gds_switch_needed;
564
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
565

566
	if (job->vmid == 0)
567
		return false;
568
	id = &id_mgr->ids[job->vmid];
569 570 571 572 573 574 575
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
576

577
	if (amdgpu_vmid_had_gpu_reset(adev, id))
578
		return true;
A
Alex Xie 已提交
579

580
	return vm_flush_needed || gds_switch_needed;
581 582
}

583 584
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
585
	return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
A
Alex Xie 已提交
586 587
}

A
Alex Deucher 已提交
588 589 590 591
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
592
 * @vmid: vmid number to use
593
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
594
 *
595
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
596
 */
M
Monk Liu 已提交
597
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
598
{
599
	struct amdgpu_device *adev = ring->adev;
600
	unsigned vmhub = ring->funcs->vmhub;
601
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
602
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
603
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
604 605 606 607 608 609
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
610
	bool vm_flush_needed = job->vm_needs_flush;
611 612 613 614
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
615
	unsigned patch_offset = 0;
616
	int r;
617

618
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
619 620
		gds_switch_needed = true;
		vm_flush_needed = true;
621
		pasid_mapping_needed = true;
622
	}
623

624 625 626 627 628
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
629
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
630
		return 0;
631

632 633
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
634

M
Monk Liu 已提交
635 636 637
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

638
	if (vm_flush_needed) {
639
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
640
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
641 642 643 644
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
645

646
	if (vm_flush_needed || pasid_mapping_needed) {
647
		r = amdgpu_fence_emit(ring, &fence, 0);
648 649
		if (r)
			return r;
650
	}
651

652
	if (vm_flush_needed) {
653
		mutex_lock(&id_mgr->lock);
654
		dma_fence_put(id->last_flush);
655 656 657
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
658
		mutex_unlock(&id_mgr->lock);
659
	}
660

661 662 663 664 665 666 667
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

668
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
669 670 671 672 673 674
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
675
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
676 677 678 679 680 681 682 683 684 685 686 687
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
688
	}
689
	return 0;
690 691
}

A
Alex Deucher 已提交
692 693 694 695 696 697
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
698
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
699 700 701 702 703 704 705 706 707 708
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

709 710
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
711 712 713 714 715 716 717
			return bo_va;
		}
	}
	return NULL;
}

/**
718
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
719
 *
720
 * @params: see amdgpu_pte_update_params definition
721
 * @bo: PD/PT to update
A
Alex Deucher 已提交
722 723 724 725 726 727 728 729 730
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
731
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
732
				  struct amdgpu_bo *bo,
733 734
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
735
				  uint64_t flags)
A
Alex Deucher 已提交
736
{
737
	pe += amdgpu_bo_gpu_offset(bo);
738
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
739

740
	if (count < 3) {
741 742
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
743 744

	} else {
745
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
746 747 748 749
				      count, incr, flags);
	}
}

750 751 752 753
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
754
 * @bo: PD/PT to update
755 756 757 758 759 760 761 762 763
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
764
				   struct amdgpu_bo *bo,
765 766
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
767
				   uint64_t flags)
768
{
769
	uint64_t src = (params->src + (addr >> 12) * 8);
770

771
	pe += amdgpu_bo_gpu_offset(bo);
772 773 774
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
775 776
}

A
Alex Deucher 已提交
777
/**
778
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
779
 *
780
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
781 782 783
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
784
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
785
 */
786
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
787 788 789
{
	uint64_t result;

790 791
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
792

793 794
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
795

796
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
797 798 799 800

	return result;
}

801 802 803 804
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
805
 * @bo: PD/PT to update
806 807 808 809 810 811 812 813 814
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
815
				   struct amdgpu_bo *bo,
816 817 818 819 820
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
821
	uint64_t value;
822

823 824
	pe += (unsigned long)amdgpu_bo_kptr(bo);

825 826
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

827
	for (i = 0; i < count; i++) {
828 829 830
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
831 832
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
833 834 835 836
		addr += incr;
	}
}

837 838
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
839 840 841 842 843
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
844
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
845 846 847 848 849 850
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

851
/*
852
 * amdgpu_vm_update_pde - update a single level in the hierarchy
853
 *
854
 * @param: parameters for the update
855
 * @vm: requested vm
856
 * @parent: parent directory
857
 * @entry: entry to update
858
 *
859
 * Makes sure the requested entry in parent is up to date.
860
 */
861 862 863 864
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
865
{
866
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
867 868
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
869

870 871 872
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
873

874
	for (level = 0, pbo = bo->parent; pbo; ++level)
875 876
		pbo = pbo->parent;

877
	level += params->adev->vm_manager.root_level;
878
	pt = amdgpu_bo_gpu_offset(entry->base.bo);
879
	flags = AMDGPU_PTE_VALID;
880
	amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
881 882 883 884
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
885 886
}

887 888 889 890 891 892 893
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
894 895 896 897
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
898
{
899
	unsigned pt_idx, num_entries;
900 901 902 903 904

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
905 906
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
907 908
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

909
		if (!entry->base.bo)
910 911
			continue;

912 913
		if (list_empty(&entry->base.vm_status))
			list_add(&entry->base.vm_status, &vm->relocated);
914
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
915 916 917
	}
}

918 919 920 921 922 923 924 925 926 927 928 929
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
930 931 932
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
933
	int r = 0;
934

935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

958
	while (!list_empty(&vm->relocated)) {
959 960
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
961 962 963 964 965
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
966
		list_del_init(&bo_base->vm_status);
967 968

		bo = bo_base->bo->parent;
969
		if (!bo)
970 971 972 973 974 975 976 977 978 979 980 981
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
982
	}
983

984 985 986
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
987
		amdgpu_asic_flush_hdp(adev, NULL);
988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1010 1011
	}

1012 1013 1014 1015 1016 1017
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1018 1019
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1020
	amdgpu_job_free(job);
1021
	return r;
1022 1023
}

1024
/**
1025
 * amdgpu_vm_find_entry - find the entry for an address
1026 1027 1028
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1029 1030
 * @entry: resulting entry or NULL
 * @parent: parent entry
1031
 *
1032
 * Find the vm_pt entry and it's parent for the given address.
1033
 */
1034 1035 1036
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1037
{
1038
	unsigned level = p->adev->vm_manager.root_level;
1039

1040 1041 1042
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1043
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1044

1045
		*parent = *entry;
1046 1047
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1048 1049
	}

1050
	if (level != AMDGPU_VM_PTB)
1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1066 1067 1068 1069 1070
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1071
{
1072
	uint64_t pde;
1073 1074

	/* In the case of a mixed PT the PDE must point to it*/
1075 1076
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1077
		/* Set the huge page flag to stop scanning at this PDE */
1078 1079 1080
		flags |= AMDGPU_PDE_PTE;
	}

1081 1082 1083 1084 1085 1086
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			list_move(&entry->base.vm_status, &p->vm->relocated);
		}
1087
		return;
1088
	}
1089

1090
	entry->huge = true;
1091
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1092

1093 1094 1095 1096
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1097 1098
}

A
Alex Deucher 已提交
1099 1100 1101
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1102
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1103 1104 1105
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1106
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1107 1108
 * @flags: mapping flags
 *
1109
 * Update the page tables in the range @start - @end.
1110
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1111
 */
1112
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1113
				  uint64_t start, uint64_t end,
1114
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1115
{
1116 1117
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1118

1119
	uint64_t addr, pe_start;
1120
	struct amdgpu_bo *pt;
1121
	unsigned nptes;
A
Alex Deucher 已提交
1122 1123

	/* walk over the address space and update the page tables */
1124 1125 1126 1127 1128 1129 1130
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1131

A
Alex Deucher 已提交
1132 1133 1134
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1135
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1136

1137 1138
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1139
		/* We don't need to update PTEs for huge pages */
1140
		if (entry->huge)
1141 1142
			continue;

1143
		pt = entry->base.bo;
1144 1145 1146 1147 1148
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1149
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1150 1151
	}

1152
	return 0;
1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1164
 * Returns 0 for success, -EINVAL for failure.
1165
 */
1166
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1167
				uint64_t start, uint64_t end,
1168
				uint64_t dst, uint64_t flags)
1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1188 1189
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1190 1191

	/* system pages are non continuously */
1192
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1193
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1194

1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1212 1213
		if (r)
			return r;
1214

1215 1216
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1217
	}
1218 1219

	return 0;
A
Alex Deucher 已提交
1220 1221 1222 1223 1224 1225
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1226
 * @exclusive: fence we need to sync to
1227
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1228
 * @vm: requested vm
1229 1230 1231
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1232 1233 1234
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1235
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1236 1237 1238
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1239
				       struct dma_fence *exclusive,
1240
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1241
				       struct amdgpu_vm *vm,
1242
				       uint64_t start, uint64_t last,
1243
				       uint64_t flags, uint64_t addr,
1244
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1245
{
1246
	struct amdgpu_ring *ring;
1247
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1248
	unsigned nptes, ncmds, ndw;
1249
	struct amdgpu_job *job;
1250
	struct amdgpu_pte_update_params params;
1251
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1252 1253
	int r;

1254 1255
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1256
	params.vm = vm;
1257

1258 1259 1260 1261
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1262 1263 1264 1265 1266 1267 1268 1269
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1270
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1271 1272 1273 1274 1275 1276 1277 1278 1279
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1280
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1281

1282
	nptes = last - start + 1;
A
Alex Deucher 已提交
1283 1284

	/*
1285
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1286
	 *  entries or 2k dwords (whatever is smaller)
1287 1288
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1289
	 */
1290 1291 1292 1293
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1294 1295 1296 1297

	/* padding, etc. */
	ndw = 64;

1298
	if (pages_addr) {
1299
		/* copy commands needed */
1300
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1301

1302
		/* and also PTEs */
A
Alex Deucher 已提交
1303 1304
		ndw += nptes * 2;

1305 1306
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1307 1308
	} else {
		/* set page commands needed */
1309
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1310

1311
		/* extra commands for begin/end fragments */
1312
		ndw += 2 * 10 * adev->vm_manager.fragment_size;
1313 1314

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1315 1316
	}

1317 1318
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1319
		return r;
1320

1321
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1322

1323
	if (pages_addr) {
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1337
		addr = 0;
1338 1339
	}

1340
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1341 1342 1343
	if (r)
		goto error_free;

1344
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1345
			     owner, false);
1346 1347
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1348

1349
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1350 1351 1352
	if (r)
		goto error_free;

1353 1354 1355
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1356

1357 1358
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1359 1360
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1361 1362
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1363

1364
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1365 1366
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1367
	return 0;
C
Chunming Zhou 已提交
1368 1369

error_free:
1370
	amdgpu_job_free(job);
1371
	return r;
A
Alex Deucher 已提交
1372 1373
}

1374 1375 1376 1377
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1378
 * @exclusive: fence we need to sync to
1379
 * @pages_addr: DMA addresses to use for mapping
1380 1381
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1382
 * @flags: HW flags for the mapping
1383
 * @nodes: array of drm_mm_nodes with the MC addresses
1384 1385 1386 1387 1388 1389 1390
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1391
				      struct dma_fence *exclusive,
1392
				      dma_addr_t *pages_addr,
1393 1394
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1395
				      uint64_t flags,
1396
				      struct drm_mm_node *nodes,
1397
				      struct dma_fence **fence)
1398
{
1399
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1400
	uint64_t pfn, start = mapping->start;
1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1411 1412 1413
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1414 1415 1416
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1417 1418 1419 1420 1421 1422
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1423 1424
	trace_amdgpu_vm_bo_update(mapping);

1425 1426 1427 1428 1429 1430
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1431
	}
1432

1433
	do {
1434
		dma_addr_t *dma_addr = NULL;
1435 1436
		uint64_t max_entries;
		uint64_t addr, last;
1437

1438 1439 1440 1441 1442 1443 1444 1445
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1446

1447
		if (pages_addr) {
1448 1449
			uint64_t count;

1450
			max_entries = min(max_entries, 16ull * 1024ull);
1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1467 1468
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1469
			addr += pfn << PAGE_SHIFT;
1470 1471
		}

1472
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1473
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1474 1475 1476 1477 1478
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1479 1480 1481 1482 1483
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1484
		start = last + 1;
1485

1486
	} while (unlikely(start != mapping->last + 1));
1487 1488 1489 1490

	return 0;
}

A
Alex Deucher 已提交
1491 1492 1493 1494 1495
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1496
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1497 1498 1499 1500 1501 1502
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1503
			bool clear)
A
Alex Deucher 已提交
1504
{
1505 1506
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1507
	struct amdgpu_bo_va_mapping *mapping;
1508
	dma_addr_t *pages_addr = NULL;
1509
	struct ttm_mem_reg *mem;
1510
	struct drm_mm_node *nodes;
1511
	struct dma_fence *exclusive, **last_update;
1512
	uint64_t flags;
A
Alex Deucher 已提交
1513 1514
	int r;

1515
	if (clear || !bo_va->base.bo) {
1516
		mem = NULL;
1517
		nodes = NULL;
1518 1519
		exclusive = NULL;
	} else {
1520 1521
		struct ttm_dma_tt *ttm;

1522
		mem = &bo_va->base.bo->tbo.mem;
1523 1524
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1525 1526
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1527
			pages_addr = ttm->dma_address;
1528
		}
1529
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1530 1531
	}

1532
	if (bo)
1533
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1534
	else
1535
		flags = 0x0;
A
Alex Deucher 已提交
1536

1537 1538 1539 1540 1541
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1542 1543
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1544
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1545

1546 1547
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1548
	}
1549 1550

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1551
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1552
					       mapping, flags, nodes,
1553
					       last_update);
A
Alex Deucher 已提交
1554 1555 1556 1557
		if (r)
			return r;
	}

1558 1559 1560
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1561
		amdgpu_asic_flush_hdp(adev, NULL);
1562 1563
	}

1564
	spin_lock(&vm->moved_lock);
1565
	list_del_init(&bo_va->base.vm_status);
1566
	spin_unlock(&vm->moved_lock);
1567

1568 1569 1570 1571 1572
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
1573 1574
	    !(bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type)))
1575
		list_add_tail(&bo_va->base.vm_status, &vm->evicted);
A
Alex Deucher 已提交
1576

1577 1578 1579 1580 1581 1582
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1583 1584
	}

A
Alex Deucher 已提交
1585 1586 1587
	return 0;
}

1588 1589 1590 1591 1592 1593 1594 1595 1596
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1597
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1598
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1599 1600 1601
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1602
/**
1603
 * amdgpu_vm_prt_get - add a PRT user
1604 1605 1606
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1607
	if (!adev->gmc.gmc_funcs->set_prt)
1608 1609
		return;

1610 1611 1612 1613
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1614 1615 1616 1617 1618
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1619
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1620 1621 1622
		amdgpu_vm_update_prt_state(adev);
}

1623
/**
1624
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1625 1626 1627 1628 1629
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1630
	amdgpu_vm_prt_put(cb->adev);
1631 1632 1633
	kfree(cb);
}

1634 1635 1636 1637 1638 1639
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1640
	struct amdgpu_prt_cb *cb;
1641

1642
	if (!adev->gmc.gmc_funcs->set_prt)
1643 1644 1645
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1646 1647 1648 1649 1650
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1651
		amdgpu_vm_prt_put(adev);
1652 1653 1654 1655 1656 1657 1658 1659
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1675 1676 1677 1678
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1679

1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1690
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1691 1692 1693
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1694

1695 1696 1697 1698 1699 1700 1701 1702 1703
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1704
	}
1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1716 1717
}

A
Alex Deucher 已提交
1718 1719 1720 1721 1722
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1723 1724
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1725 1726 1727 1728 1729 1730 1731
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1732 1733
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1734 1735
{
	struct amdgpu_bo_va_mapping *mapping;
1736
	uint64_t init_pte_value = 0;
1737
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1738 1739 1740 1741 1742 1743
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1744

1745
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1746
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1747

1748
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1749
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1750
						init_pte_value, 0, &f);
1751
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1752
		if (r) {
1753
			dma_fence_put(f);
A
Alex Deucher 已提交
1754
			return r;
1755
		}
1756
	}
A
Alex Deucher 已提交
1757

1758 1759 1760 1761 1762
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1763
	}
1764

A
Alex Deucher 已提交
1765 1766 1767 1768 1769
	return 0;

}

/**
1770
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1771 1772 1773
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1774
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
1775
 *
1776
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
1777 1778
 * Returns 0 for success.
 *
1779
 * PTs have to be reserved!
A
Alex Deucher 已提交
1780
 */
1781
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1782
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1783
{
1784
	bool clear;
1785
	int r = 0;
A
Alex Deucher 已提交
1786

1787
	spin_lock(&vm->moved_lock);
1788
	while (!list_empty(&vm->moved)) {
1789
		struct amdgpu_bo_va *bo_va;
1790
		struct reservation_object *resv;
1791

1792
		bo_va = list_first_entry(&vm->moved,
1793
			struct amdgpu_bo_va, base.vm_status);
1794
		spin_unlock(&vm->moved_lock);
1795

1796 1797
		resv = bo_va->base.bo->tbo.resv;

1798
		/* Per VM BOs never need to bo cleared in the page tables */
1799 1800 1801
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1802
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1803 1804 1805 1806
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1807 1808

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
1809 1810 1811
		if (r)
			return r;

1812 1813 1814
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

1815
		spin_lock(&vm->moved_lock);
A
Alex Deucher 已提交
1816
	}
1817
	spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
1818

1819
	return r;
A
Alex Deucher 已提交
1820 1821 1822 1823 1824 1825 1826 1827 1828
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1829
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
1845
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
1846

A
Alex Deucher 已提交
1847
	bo_va->ref_count = 1;
1848 1849
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
1850

A
Alex Deucher 已提交
1851 1852 1853
	return bo_va;
}

1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

1871
	mapping->bo_va = bo_va;
1872 1873 1874 1875 1876 1877 1878
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
1879
		spin_lock(&vm->moved_lock);
1880 1881
		if (list_empty(&bo_va->base.vm_status))
			list_add(&bo_va->base.vm_status, &vm->moved);
1882
		spin_unlock(&vm->moved_lock);
1883 1884 1885 1886
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1899
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1900 1901 1902 1903
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1904
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1905
{
1906
	struct amdgpu_bo_va_mapping *mapping, *tmp;
1907 1908
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1909 1910
	uint64_t eaddr;

1911 1912
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1913
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1914 1915
		return -EINVAL;

A
Alex Deucher 已提交
1916
	/* make sure object fit at this offset */
1917
	eaddr = saddr + size - 1;
1918
	if (saddr >= eaddr ||
1919
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
1920 1921 1922 1923 1924
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1925 1926
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1927 1928
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1929
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1930
			tmp->start, tmp->last + 1);
1931
		return -EINVAL;
A
Alex Deucher 已提交
1932 1933 1934
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1935 1936
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1937

1938 1939
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1940 1941 1942
	mapping->offset = offset;
	mapping->flags = flags;

1943
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
1969
	struct amdgpu_bo *bo = bo_va->base.bo;
1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
1981
	    (bo && offset + size > amdgpu_bo_size(bo)))
1982 1983 1984 1985 1986 1987 1988
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

1989
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
1990 1991 1992 1993 1994 1995 1996 1997
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1998 1999
	mapping->start = saddr;
	mapping->last = eaddr;
2000 2001 2002
	mapping->offset = offset;
	mapping->flags = flags;

2003
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2004

A
Alex Deucher 已提交
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2018
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2019 2020 2021 2022 2023 2024
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2025
	struct amdgpu_vm *vm = bo_va->base.vm;
2026
	bool valid = true;
A
Alex Deucher 已提交
2027

2028
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2029

2030
	list_for_each_entry(mapping, &bo_va->valids, list) {
2031
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2032 2033 2034
			break;
	}

2035 2036 2037 2038
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2039
			if (mapping->start == saddr)
2040 2041 2042
				break;
		}

2043
		if (&mapping->list == &bo_va->invalids)
2044
			return -ENOENT;
A
Alex Deucher 已提交
2045
	}
2046

A
Alex Deucher 已提交
2047
	list_del(&mapping->list);
2048
	amdgpu_vm_it_remove(mapping, &vm->va);
2049
	mapping->bo_va = NULL;
2050
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2051

2052
	if (valid)
A
Alex Deucher 已提交
2053
		list_add(&mapping->list, &vm->freed);
2054
	else
2055 2056
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2057 2058 2059 2060

	return 0;
}

2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2088
	INIT_LIST_HEAD(&before->list);
2089 2090 2091 2092 2093 2094

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2095
	INIT_LIST_HEAD(&after->list);
2096 2097

	/* Now gather all removed mappings */
2098 2099
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2100
		/* Remember mapping split at the start */
2101 2102 2103
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2104 2105 2106 2107 2108 2109
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2110 2111 2112
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2113
			after->offset = tmp->offset;
2114
			after->offset += after->start - tmp->start;
2115 2116 2117 2118 2119 2120
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2121 2122

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2123 2124 2125 2126
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2127
		amdgpu_vm_it_remove(tmp, &vm->va);
2128 2129
		list_del(&tmp->list);

2130 2131 2132 2133
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2134

2135
		tmp->bo_va = NULL;
2136 2137 2138 2139
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2140 2141
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2142
		amdgpu_vm_it_insert(before, &vm->va);
2143 2144 2145 2146 2147 2148 2149
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2150
	if (!list_empty(&after->list)) {
2151
		amdgpu_vm_it_insert(after, &vm->va);
2152 2153 2154 2155 2156 2157 2158 2159 2160
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2174 2175 2176 2177 2178 2179
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2180
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2181 2182 2183 2184 2185 2186 2187
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2188
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2189

2190
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2191

2192
	spin_lock(&vm->moved_lock);
2193
	list_del(&bo_va->base.vm_status);
2194
	spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2195

2196
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2197
		list_del(&mapping->list);
2198
		amdgpu_vm_it_remove(mapping, &vm->va);
2199
		mapping->bo_va = NULL;
2200
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2201 2202 2203 2204
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2205
		amdgpu_vm_it_remove(mapping, &vm->va);
2206 2207
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2208
	}
2209

2210
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2221
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2222 2223
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2224
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2225
{
2226 2227
	struct amdgpu_vm_bo_base *bo_base;

2228 2229 2230 2231
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2232
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2233 2234
		struct amdgpu_vm *vm = bo_base->vm;

2235
		bo_base->moved = true;
2236
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2237 2238 2239 2240 2241
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2242 2243 2244
			continue;
		}

2245 2246 2247
		if (bo->tbo.type == ttm_bo_type_kernel) {
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
2248
			continue;
2249
		}
2250

2251
		spin_lock(&bo_base->vm->moved_lock);
2252
		if (list_empty(&bo_base->vm_status))
2253
			list_add(&bo_base->vm_status, &vm->moved);
2254
		spin_unlock(&bo_base->vm->moved_lock);
A
Alex Deucher 已提交
2255 2256 2257
	}
}

2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2271 2272
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2273 2274 2275 2276
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2277
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2278 2279
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2280
{
2281 2282 2283
	uint64_t tmp;

	/* adjust vm size first */
2284 2285 2286
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2287
		vm_size = amdgpu_vm_size;
2288 2289 2290 2291 2292 2293
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2294 2295

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2296 2297

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2298 2299
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2300 2301
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2315
	/* block size depends on vm size and hw setup*/
2316
	if (amdgpu_vm_block_size != -1)
2317
		adev->vm_manager.block_size =
2318 2319 2320 2321 2322
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2323
	else
2324
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2325

2326 2327 2328 2329
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2330

2331 2332 2333
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2334
		 adev->vm_manager.fragment_size);
2335 2336
}

A
Alex Deucher 已提交
2337 2338 2339 2340 2341
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2342
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2343
 *
2344
 * Init @vm fields.
A
Alex Deucher 已提交
2345
 */
2346
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2347
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2348
{
2349
	struct amdgpu_bo_param bp;
2350
	struct amdgpu_bo *root;
A
Alex Deucher 已提交
2351
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2352
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2353 2354
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2355
	struct drm_sched_rq *rq;
2356
	unsigned long size;
2357
	uint64_t flags;
2358
	int r, i;
A
Alex Deucher 已提交
2359

2360
	vm->va = RB_ROOT_CACHED;
2361 2362
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2363
	INIT_LIST_HEAD(&vm->evicted);
2364
	INIT_LIST_HEAD(&vm->relocated);
2365
	spin_lock_init(&vm->moved_lock);
2366
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2367
	INIT_LIST_HEAD(&vm->freed);
2368

2369
	/* create scheduler entity for page table updates */
2370 2371 2372 2373

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2374 2375
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2376
				  rq, NULL);
2377
	if (r)
2378
		return r;
2379

Y
Yong Zhao 已提交
2380 2381 2382
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2383 2384
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2385

2386
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2387
			vm->pte_support_ats = true;
2388
	} else {
2389 2390
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2391
	}
2392 2393 2394 2395
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2396
	vm->last_update = NULL;
2397

2398
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2399 2400 2401
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
2402
		flags |= AMDGPU_GEM_CREATE_SHADOW;
2403

2404
	size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
2405 2406 2407 2408 2409 2410 2411
	memset(&bp, 0, sizeof(bp));
	bp.size = size;
	bp.byte_align = align;
	bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
	bp.flags = flags;
	bp.type = ttm_bo_type_kernel;
	bp.resv = NULL;
2412
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2413
	if (r)
2414 2415
		goto error_free_sched_entity;

2416
	r = amdgpu_bo_reserve(root, true);
2417 2418 2419
	if (r)
		goto error_free_root;

2420
	r = amdgpu_vm_clear_bo(adev, vm, root,
2421 2422
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2423 2424 2425
	if (r)
		goto error_unreserve;

2426
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2427
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2428

2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2440 2441
	}

2442
	INIT_KFIFO(vm->faults);
2443
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2444 2445

	return 0;
2446

2447 2448 2449
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2450
error_free_root:
2451 2452 2453
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2454 2455

error_free_sched_entity:
2456
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2457 2458

	return r;
A
Alex Deucher 已提交
2459 2460
}

2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
 * setting. May leave behind an unused shadow BO for the page
 * directory when switching from SDMA updates to CPU updates.
 *
 * Returns 0 for success, -errno for errors.
 */
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
		goto error;
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
			goto error;
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		vm->pasid = 0;
	}

error:
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2528 2529 2530
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2531 2532 2533
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2534 2535 2536
 *
 * Free the page directory or page table level and all sub levels.
 */
2537 2538 2539
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2540
{
2541
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2542

2543 2544 2545 2546 2547
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2548 2549
	}

2550 2551 2552 2553
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2554

2555
	kvfree(parent->entries);
2556 2557
}

A
Alex Deucher 已提交
2558 2559 2560 2561 2562 2563
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2564
 * Tear down @vm.
A
Alex Deucher 已提交
2565 2566 2567 2568 2569
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2570
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2571
	struct amdgpu_bo *root;
2572
	u64 fault;
2573
	int i, r;
A
Alex Deucher 已提交
2574

2575 2576
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2577 2578 2579 2580
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2581 2582 2583 2584 2585 2586 2587 2588
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2589
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2590

2591
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2592 2593
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2594 2595
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2596
		list_del(&mapping->list);
2597
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2598 2599 2600
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2601
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2602
			amdgpu_vm_prt_fini(adev, vm);
2603
			prt_fini_needed = false;
2604
		}
2605

A
Alex Deucher 已提交
2606
		list_del(&mapping->list);
2607
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2608 2609
	}

2610 2611 2612 2613 2614
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2615 2616
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2617 2618 2619
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2620
	dma_fence_put(vm->last_update);
2621
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2622
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2623
}
2624

2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2641
	if (!vm) {
2642
		/* VM not found, can't track fault credit */
2643
		spin_unlock(&adev->vm_manager.pasid_lock);
2644
		return true;
2645
	}
2646 2647

	/* No lock needed. only accessed by IRQ handler */
2648
	if (!vm->fault_credit) {
2649
		/* Too many faults in this VM */
2650
		spin_unlock(&adev->vm_manager.pasid_lock);
2651
		return false;
2652
	}
2653 2654

	vm->fault_credit--;
2655
	spin_unlock(&adev->vm_manager.pasid_lock);
2656 2657 2658
	return true;
}

2659 2660 2661 2662 2663 2664 2665 2666 2667
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2668
	unsigned i;
2669

2670
	amdgpu_vmid_mgr_init(adev);
2671

2672 2673
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2674 2675 2676
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2677
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2678
	spin_lock_init(&adev->vm_manager.prt_lock);
2679
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2697 2698
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2699 2700
}

2701 2702 2703 2704 2705 2706 2707 2708 2709
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2710 2711 2712
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2713
	amdgpu_vmid_mgr_fini(adev);
2714
}
C
Chunming Zhou 已提交
2715 2716 2717 2718

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2719 2720 2721
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2722 2723 2724

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2725
		/* current, we only have requirement to reserve vmid from gfxhub */
2726
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2727 2728 2729
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2730
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2731
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2732 2733 2734 2735 2736 2737 2738
		break;
	default:
		return -EINVAL;
	}

	return 0;
}