amdgpu_vm.c 58.5 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81
	/* indicate update pt or its shadow */
	bool shadow;
82 83
};

84 85 86 87 88 89
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
90
/**
91
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
92 93 94
 *
 * @adev: amdgpu_device pointer
 *
95
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
96
 */
97 98
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
99
{
100 101 102
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
103 104
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
105 106
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
107
		return AMDGPU_VM_PTE_COUNT(adev);
108 109
	else
		/* Everything in between */
110
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
111 112 113
}

/**
114
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
115 116 117
 *
 * @adev: amdgpu_device pointer
 *
118
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
119
 */
120
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
121
{
122
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
123 124 125
}

/**
126
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
127 128
 *
 * @vm: vm providing the BOs
129
 * @validated: head of validation list
130
 * @entry: entry to add
A
Alex Deucher 已提交
131 132
 *
 * Add the page directory to the list of BOs to
133
 * validate for command submission.
A
Alex Deucher 已提交
134
 */
135 136 137
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
138
{
139
	entry->robj = vm->root.bo;
140
	entry->priority = 0;
141
	entry->tv.bo = &entry->robj->tbo;
142
	entry->tv.shared = true;
143
	entry->user_pages = NULL;
144 145
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
146

147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

188
/**
189
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
190
 *
191
 * @adev: amdgpu device pointer
192
 * @vm: vm providing the BOs
193 194
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
195
 *
196
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
197
 */
198 199 200
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
201
{
202
	uint64_t num_evictions;
A
Alex Deucher 已提交
203

204 205 206 207 208
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
209
		return 0;
210

211
	return amdgpu_vm_validate_level(&vm->root, validate, param);
212 213 214
}

/**
215
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
216 217 218 219 220 221
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
222
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
223 224 225
{
	unsigned i;

226 227
	if (!parent->entries)
		return;
228

229 230 231 232
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
233 234
			continue;

235 236
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
237
	}
238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
255
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
256 257
}

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
275
		adev->vm_manager.block_size;
276 277 278 279 280 281 282 283 284 285 286 287 288
	unsigned pt_idx, from, to;
	int r;

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

		parent->entries = drm_calloc_large(num_entries,
						   sizeof(struct amdgpu_vm_pt));
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

289 290 291 292 293
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
294 295 296 297 298

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
299 300
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330

	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
					     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
					     AMDGPU_GEM_CREATE_SHADOW |
					     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
					     AMDGPU_GEM_CREATE_VRAM_CLEARED,
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
331 332 333 334 335
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
336 337 338 339 340 341 342 343
			if (r)
				return r;
		}
	}

	return 0;
}

344 345 346 347 348 349 350 351 352 353 354 355 356 357
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
358
	uint64_t last_pfn;
359 360 361 362 363 364 365 366 367
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
368
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
369 370 371 372 373 374 375
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

376
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
377 378
}

379 380 381 382 383 384 385 386 387 388
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
389 390
{
	return id->current_gpu_reset_count !=
391
		atomic_read(&adev->gpu_reset_counter);
392 393
}

A
Alex Deucher 已提交
394 395 396 397
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
398 399
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
400
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
401
 *
402
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
403
 */
404
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
405
		      struct amdgpu_sync *sync, struct dma_fence *fence,
406
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
407 408
{
	struct amdgpu_device *adev = ring->adev;
409
	unsigned vmhub = ring->funcs->vmhub;
410
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
411
	uint64_t fence_context = adev->fence_context + ring->idx;
412
	struct dma_fence *updates = sync->last_vm_update;
413
	struct amdgpu_vm_id *id, *idle;
414
	struct dma_fence **fences;
415 416 417
	unsigned i;
	int r = 0;

418
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
419 420
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
421

422
	mutex_lock(&id_mgr->lock);
423

424
	/* Check if we have an idle VMID */
425
	i = 0;
426
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
427 428
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
429
			break;
430
		++i;
431 432
	}

433
	/* If we can't find a idle VMID to use, wait till one becomes available */
434
	if (&idle->list == &id_mgr->ids_lru) {
435 436
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
437
		struct dma_fence_array *array;
438 439 440
		unsigned j;

		for (j = 0; j < i; ++j)
441
			dma_fence_get(fences[j]);
442

443
		array = dma_fence_array_create(i, fences, fence_context,
444 445 446
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
447
				dma_fence_put(fences[j]);
448 449 450 451 452 453 454
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
455
		dma_fence_put(&array->base);
456 457 458
		if (r)
			goto error;

459
		mutex_unlock(&id_mgr->lock);
460 461 462 463 464
		return 0;

	}
	kfree(fences);

465
	job->vm_needs_flush = false;
466
	/* Check if we can use a VMID already assigned to this VM */
467
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
468
		struct dma_fence *flushed;
469
		bool needs_flush = false;
470 471

		/* Check all the prerequisites to using this VMID */
472
		if (amdgpu_vm_had_gpu_reset(adev, id))
473
			continue;
474 475 476 477

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

478
		if (job->vm_pd_addr != id->pd_gpu_addr)
479 480
			continue;

481 482 483 484
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
485 486

		flushed  = id->flushed_updates;
487 488 489 490 491
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
492 493
			continue;

494 495 496
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
497 498 499
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
500

501 502 503 504
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
505

506 507 508 509
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
510

511
	};
512

513 514
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
515

516 517
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
518 519
	if (r)
		goto error;
520

521
	id->pd_gpu_addr = job->vm_pd_addr;
522 523
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
524
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
525
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
526

527 528 529 530 531 532 533 534
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

535
	job->vm_id = id - id_mgr->ids;
536
	trace_amdgpu_vm_grab_id(vm, ring, job);
537 538

error:
539
	mutex_unlock(&id_mgr->lock);
540
	return r;
A
Alex Deucher 已提交
541 542
}

543 544 545
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
546
	const struct amdgpu_ip_block *ip_block;
547

548
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
549 550 551 552 553 554 555
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

556
	if (ip_block->version->major <= 7) {
557 558
		/* gfx7 has no workaround */
		return true;
559
	} else if (ip_block->version->major == 8) {
560 561 562 563 564 565 566 567 568
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
569 570 571 572
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

573 574
	if (adev->gart.gart_funcs->adjust_mc_addr)
		addr = adev->gart.gart_funcs->adjust_mc_addr(adev, addr);
A
Alex Xie 已提交
575 576 577 578

	return addr;
}

A
Alex Deucher 已提交
579 580 581 582
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
583
 * @vm_id: vmid number to use
584
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
585
 *
586
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
587
 */
588
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
589
{
590
	struct amdgpu_device *adev = ring->adev;
591 592 593
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
594
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
595 596 597 598 599 600
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
601 602
	bool vm_flush_needed = job->vm_needs_flush ||
		amdgpu_vm_ring_has_compute_vm_bug(ring);
603
	unsigned patch_offset = 0;
604
	int r;
605

606 607 608 609
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
610

611 612
	if (!vm_flush_needed && !gds_switch_needed)
		return 0;
613

614 615
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
616

C
Chunming Zhou 已提交
617
	if (ring->funcs->emit_pipeline_sync && !job->need_pipeline_sync)
618
		amdgpu_ring_emit_pipeline_sync(ring);
619

620
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
621 622
		u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
		struct dma_fence *fence;
623

624
		trace_amdgpu_vm_flush(ring, job->vm_id, pd_addr);
625
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
626

627 628 629
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
630

631
		mutex_lock(&id_mgr->lock);
632 633
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
634
		mutex_unlock(&id_mgr->lock);
635
	}
636

637
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
657
	}
658
	return 0;
659 660 661 662 663 664 665 666 667 668
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
669 670
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
671
{
672 673
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
674

675
	atomic64_set(&id->owner, 0);
676 677 678 679 680 681
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
682 683
}

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
704 705 706 707 708 709
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
710
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
730
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
731
 *
732
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
733 734 735 736 737 738 739 740 741
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
742 743 744
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
745
				  uint64_t flags)
A
Alex Deucher 已提交
746
{
747
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
748

749
	if (count < 3) {
750 751
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
752 753

	} else {
754
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
755 756 757 758
				      count, incr, flags);
	}
}

759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
774
				   uint64_t flags)
775
{
776
	uint64_t src = (params->src + (addr >> 12) * 8);
777

778 779 780 781

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
782 783
}

A
Alex Deucher 已提交
784
/**
785
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
786
 *
787
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
788 789 790
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
791
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
792
 */
793
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
794 795 796
{
	uint64_t result;

797 798
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
799

800 801
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
802

803
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
804 805 806 807

	return result;
}

808
/*
809
 * amdgpu_vm_update_level - update a single level in the hierarchy
810 811 812
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
813
 * @parent: parent directory
814
 *
815
 * Makes sure all entries in @parent are up to date.
816 817
 * Returns 0 for success, error for failure.
 */
818 819 820 821
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
822
{
823
	struct amdgpu_bo *shadow;
824
	struct amdgpu_ring *ring;
825
	uint64_t pd_addr, shadow_addr;
826
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
827
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
828
	unsigned count = 0, pt_idx, ndw;
829
	struct amdgpu_job *job;
830
	struct amdgpu_pte_update_params params;
831
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
832

A
Alex Deucher 已提交
833 834
	int r;

835 836
	if (!parent->entries)
		return 0;
837 838
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
839 840 841 842
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
843
	ndw += parent->last_entry_used * 6;
A
Alex Deucher 已提交
844

845 846 847
	pd_addr = amdgpu_bo_gpu_offset(parent->bo);

	shadow = parent->bo->shadow;
848 849 850 851 852 853 854 855 856 857
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

858 859
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
860
		return r;
861

862 863
	memset(&params, 0, sizeof(params));
	params.adev = adev;
864
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
865

866 867 868
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
869 870 871 872 873
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

874
		if (bo->shadow) {
875
			struct amdgpu_bo *pt_shadow = bo->shadow;
876

877 878
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
879 880 881 882
			if (r)
				return r;
		}

A
Alex Deucher 已提交
883
		pt = amdgpu_bo_gpu_offset(bo);
884
		if (parent->entries[pt_idx].addr == pt)
885 886
			continue;

887
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
888 889 890

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
891 892
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
893 894

			if (count) {
A
Alex Xie 已提交
895 896 897
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

898 899 900
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
901
							      pt_addr, count,
902 903 904
							      incr,
							      AMDGPU_PTE_VALID);

905
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
906
						      pt_addr, count, incr,
907
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
908 909 910 911
			}

			count = 1;
			last_pde = pde;
912
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
913 914 915 916 917 918
			last_pt = pt;
		} else {
			++count;
		}
	}

919
	if (count) {
A
Alex Xie 已提交
920 921
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

922
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
923
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
924 925
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
926
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
927
				      count, incr, AMDGPU_PTE_VALID);
928
	}
A
Alex Deucher 已提交
929

930 931
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
932 933 934
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
935
				 AMDGPU_FENCE_OWNER_VM);
936 937 938
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
939

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
960

961 962 963 964
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
965 966

	return 0;
C
Chunming Zhou 已提交
967 968

error_free:
969
	amdgpu_job_free(job);
970
	return r;
A
Alex Deucher 已提交
971 972
}

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
	return amdgpu_vm_update_level(adev, vm, &vm->root, 0);
}

988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
1003
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
1014 1015 1016
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1017
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1018 1019 1020
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1021
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1022 1023
 * @flags: mapping flags
 *
1024
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
1025
 */
1026
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1027
				  uint64_t start, uint64_t end,
1028
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1029
{
1030 1031
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1032

1033
	uint64_t cur_pe_start, cur_nptes, cur_dst;
1034
	uint64_t addr; /* next GPU address to be updated */
1035 1036 1037 1038 1039 1040
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
1041
	pt = amdgpu_vm_get_pt(params, addr);
1042 1043
	if (!pt) {
		pr_err("PT not found, aborting update_ptes\n");
1044
		return;
1045
	}
1046

1047 1048 1049
	if (params->shadow) {
		if (!pt->shadow)
			return;
1050
		pt = pt->shadow;
1051
	}
1052 1053 1054
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
1055
		nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
1056 1057 1058

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
1059
	cur_nptes = nptes;
1060 1061 1062 1063 1064
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
1065 1066

	/* walk over the address space and update the page tables */
1067
	while (addr < end) {
1068
		pt = amdgpu_vm_get_pt(params, addr);
1069 1070
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1071
			return;
1072
		}
1073

1074 1075 1076
		if (params->shadow) {
			if (!pt->shadow)
				return;
1077
			pt = pt->shadow;
1078
		}
A
Alex Deucher 已提交
1079 1080 1081 1082

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1083
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1084

1085 1086
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1087

1088 1089
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
1090
			/* The next ptb is consecutive to current ptb.
1091
			 * Don't call the update function now.
1092 1093
			 * Will update two ptbs together in future.
			*/
1094
			cur_nptes += nptes;
1095
		} else {
1096 1097
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1098

1099
			cur_pe_start = next_pe_start;
1100
			cur_nptes = nptes;
1101
			cur_dst = dst;
A
Alex Deucher 已提交
1102 1103
		}

1104
		/* for next ptb*/
A
Alex Deucher 已提交
1105 1106 1107 1108
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

1109 1110
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
1125
				uint64_t dst, uint64_t flags)
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1146 1147 1148
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1149 1150 1151 1152 1153

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1154
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1155 1156
	    (frag_start >= frag_end)) {

1157
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
1158 1159 1160 1161 1162
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1163
		amdgpu_vm_update_ptes(params, start, frag_start,
1164 1165 1166 1167 1168
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1169
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
1170
			      flags | frag_flags);
1171 1172 1173 1174

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1175
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1176
	}
A
Alex Deucher 已提交
1177 1178 1179 1180 1181 1182
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1183
 * @exclusive: fence we need to sync to
1184 1185
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1186
 * @vm: requested vm
1187 1188 1189
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1190 1191 1192
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1193
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1194 1195 1196
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1197
				       struct dma_fence *exclusive,
1198 1199
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1200
				       struct amdgpu_vm *vm,
1201
				       uint64_t start, uint64_t last,
1202
				       uint64_t flags, uint64_t addr,
1203
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1204
{
1205
	struct amdgpu_ring *ring;
1206
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1207
	unsigned nptes, ncmds, ndw;
1208
	struct amdgpu_job *job;
1209
	struct amdgpu_pte_update_params params;
1210
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1211 1212
	int r;

1213 1214
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1215
	params.vm = vm;
1216 1217
	params.src = src;

1218
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1219

1220 1221 1222 1223
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1224
	nptes = last - start + 1;
A
Alex Deucher 已提交
1225 1226 1227 1228 1229

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1230
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1231 1232 1233 1234

	/* padding, etc. */
	ndw = 64;

1235
	if (src) {
A
Alex Deucher 已提交
1236 1237 1238
		/* only copy commands needed */
		ndw += ncmds * 7;

1239 1240
		params.func = amdgpu_vm_do_copy_ptes;

1241 1242 1243
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1244

1245
		/* and also PTEs */
A
Alex Deucher 已提交
1246 1247
		ndw += nptes * 2;

1248 1249
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1250 1251 1252 1253 1254 1255
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1256 1257

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1258 1259
	}

1260 1261
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1262
		return r;
1263

1264
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1265

1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1280
		addr = 0;
1281 1282
	}

1283 1284 1285 1286
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1287
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1288 1289 1290
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1291

1292
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1293 1294 1295
	if (r)
		goto error_free;

1296
	params.shadow = true;
1297
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1298
	params.shadow = false;
1299
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1300

1301 1302
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1303 1304
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1305 1306
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1307

1308
	amdgpu_bo_fence(vm->root.bo, f, true);
1309 1310
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1311
	return 0;
C
Chunming Zhou 已提交
1312 1313

error_free:
1314
	amdgpu_job_free(job);
1315
	return r;
A
Alex Deucher 已提交
1316 1317
}

1318 1319 1320 1321
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1322
 * @exclusive: fence we need to sync to
1323 1324
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1325 1326
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1327
 * @flags: HW flags for the mapping
1328
 * @nodes: array of drm_mm_nodes with the MC addresses
1329 1330 1331 1332 1333 1334 1335
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1336
				      struct dma_fence *exclusive,
1337
				      uint64_t gtt_flags,
1338
				      dma_addr_t *pages_addr,
1339 1340
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1341
				      uint64_t flags,
1342
				      struct drm_mm_node *nodes,
1343
				      struct dma_fence **fence)
1344
{
1345
	uint64_t pfn, src = 0, start = mapping->start;
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1356 1357 1358
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1359 1360 1361
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1362 1363 1364 1365 1366 1367
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1368 1369
	trace_amdgpu_vm_bo_update(mapping);

1370 1371 1372 1373 1374 1375
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1376
	}
1377

1378 1379 1380
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1381

1382 1383 1384 1385 1386 1387 1388 1389
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1390

1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1403
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1404 1405
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1406 1407 1408 1409 1410
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1411 1412 1413 1414 1415
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1416
		start = last + 1;
1417

1418
	} while (unlikely(start != mapping->last + 1));
1419 1420 1421 1422

	return 0;
}

A
Alex Deucher 已提交
1423 1424 1425 1426 1427
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1428
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1429 1430 1431 1432 1433 1434
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1435
			bool clear)
A
Alex Deucher 已提交
1436 1437 1438
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1439
	dma_addr_t *pages_addr = NULL;
1440
	uint64_t gtt_flags, flags;
1441
	struct ttm_mem_reg *mem;
1442
	struct drm_mm_node *nodes;
1443
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1444 1445
	int r;

1446
	if (clear || !bo_va->bo) {
1447
		mem = NULL;
1448
		nodes = NULL;
1449 1450
		exclusive = NULL;
	} else {
1451 1452
		struct ttm_dma_tt *ttm;

1453
		mem = &bo_va->bo->tbo.mem;
1454 1455
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1456 1457 1458
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1459
		}
1460
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1461 1462
	}

1463 1464 1465 1466 1467 1468 1469 1470 1471
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1472

1473 1474 1475 1476 1477 1478
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1479 1480
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1481
					       mapping, flags, nodes,
1482
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1483 1484 1485 1486
		if (r)
			return r;
	}

1487 1488 1489 1490 1491 1492 1493 1494
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1495
	spin_lock(&vm->status_lock);
1496
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1497
	list_del_init(&bo_va->vm_status);
1498
	if (clear)
1499
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1500 1501 1502 1503 1504
	spin_unlock(&vm->status_lock);

	return 0;
}

1505 1506 1507 1508 1509 1510 1511 1512 1513
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1514
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1515 1516 1517 1518
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1519
/**
1520
 * amdgpu_vm_prt_get - add a PRT user
1521 1522 1523
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1524 1525 1526
	if (!adev->gart.gart_funcs->set_prt)
		return;

1527 1528 1529 1530
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1531 1532 1533 1534 1535
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1536
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1537 1538 1539
		amdgpu_vm_update_prt_state(adev);
}

1540
/**
1541
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1542 1543 1544 1545 1546
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1547
	amdgpu_vm_prt_put(cb->adev);
1548 1549 1550
	kfree(cb);
}

1551 1552 1553 1554 1555 1556
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1557
	struct amdgpu_prt_cb *cb;
1558

1559 1560 1561 1562
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1563 1564 1565 1566 1567
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1568
		amdgpu_vm_prt_put(adev);
1569 1570 1571 1572 1573 1574 1575 1576
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1592 1593 1594 1595
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1596

1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1607
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1608 1609 1610
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1611

1612 1613 1614 1615 1616 1617 1618 1619 1620
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1621
	}
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1633 1634
}

A
Alex Deucher 已提交
1635 1636 1637 1638 1639
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1640 1641
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1642 1643 1644 1645 1646 1647 1648
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1649 1650
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1651 1652
{
	struct amdgpu_bo_va_mapping *mapping;
1653
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1654 1655 1656 1657 1658 1659
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1660

1661 1662 1663
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
						0, 0, &f);
1664
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1665
		if (r) {
1666
			dma_fence_put(f);
A
Alex Deucher 已提交
1667
			return r;
1668
		}
1669
	}
A
Alex Deucher 已提交
1670

1671 1672 1673 1674 1675
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1676
	}
1677

A
Alex Deucher 已提交
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1694
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1695
{
1696
	struct amdgpu_bo_va *bo_va = NULL;
1697
	int r = 0;
A
Alex Deucher 已提交
1698 1699 1700 1701 1702 1703

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1704

1705
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1706 1707 1708 1709 1710 1711 1712
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1713
	if (bo_va)
1714
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1715 1716

	return r;
A
Alex Deucher 已提交
1717 1718 1719 1720 1721 1722 1723 1724 1725
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1726
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1746 1747
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1748
	INIT_LIST_HEAD(&bo_va->vm_status);
1749

1750 1751
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1768
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1769 1770 1771 1772
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1773
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1774
{
1775
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
1776 1777 1778
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

1779 1780
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1781
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1782 1783
		return -EINVAL;

A
Alex Deucher 已提交
1784
	/* make sure object fit at this offset */
1785
	eaddr = saddr + size - 1;
1786 1787
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1788 1789 1790 1791 1792
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1793 1794
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1795 1796
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1797 1798
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
1799
		return -EINVAL;
A
Alex Deucher 已提交
1800 1801 1802
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1803 1804
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1805 1806

	INIT_LIST_HEAD(&mapping->list);
1807 1808
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1809 1810 1811
	mapping->offset = offset;
	mapping->flags = flags;

1812
	list_add(&mapping->list, &bo_va->invalids);
1813
	amdgpu_vm_it_insert(mapping, &vm->va);
1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1871 1872
	mapping->start = saddr;
	mapping->last = eaddr;
1873 1874 1875 1876
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
1877
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
1878

1879 1880 1881
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1895
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1896 1897 1898 1899 1900 1901 1902
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1903
	bool valid = true;
A
Alex Deucher 已提交
1904

1905
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1906

1907
	list_for_each_entry(mapping, &bo_va->valids, list) {
1908
		if (mapping->start == saddr)
A
Alex Deucher 已提交
1909 1910 1911
			break;
	}

1912 1913 1914 1915
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
1916
			if (mapping->start == saddr)
1917 1918 1919
				break;
		}

1920
		if (&mapping->list == &bo_va->invalids)
1921
			return -ENOENT;
A
Alex Deucher 已提交
1922
	}
1923

A
Alex Deucher 已提交
1924
	list_del(&mapping->list);
1925
	amdgpu_vm_it_remove(mapping, &vm->va);
1926
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1927

1928
	if (valid)
A
Alex Deucher 已提交
1929
		list_add(&mapping->list, &vm->freed);
1930
	else
1931 1932
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1933 1934 1935 1936

	return 0;
}

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1964
	INIT_LIST_HEAD(&before->list);
1965 1966 1967 1968 1969 1970

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1971
	INIT_LIST_HEAD(&after->list);
1972 1973

	/* Now gather all removed mappings */
1974 1975
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
1976
		/* Remember mapping split at the start */
1977 1978 1979
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
1980 1981 1982 1983 1984 1985
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
1986 1987 1988
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
1989
			after->offset = tmp->offset;
1990
			after->offset += after->start - tmp->start;
1991 1992 1993 1994 1995 1996
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
1997 1998

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
1999 2000 2001 2002
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2003
		amdgpu_vm_it_remove(tmp, &vm->va);
2004 2005
		list_del(&tmp->list);

2006 2007 2008 2009
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2010 2011 2012 2013 2014

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2015 2016
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2017
		amdgpu_vm_it_insert(before, &vm->va);
2018 2019 2020 2021 2022 2023 2024
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2025
	if (!list_empty(&after->list)) {
2026
		amdgpu_vm_it_insert(after, &vm->va);
2027 2028 2029 2030 2031 2032 2033 2034 2035
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2036 2037 2038 2039 2040 2041
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2042
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2058
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2059
		list_del(&mapping->list);
2060
		amdgpu_vm_it_remove(mapping, &vm->va);
2061
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2062 2063 2064 2065
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2066
		amdgpu_vm_it_remove(mapping, &vm->va);
2067 2068
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2069
	}
2070

2071
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2072 2073 2074 2075 2076 2077 2078 2079 2080 2081
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2082
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2083 2084 2085 2086 2087 2088 2089
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2090 2091
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2092
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2093
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2094 2095 2096
	}
}

2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2135 2136 2137 2138 2139 2140
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2141
 * Init @vm fields.
A
Alex Deucher 已提交
2142 2143 2144 2145
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2146
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2147 2148
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2149
	struct amd_sched_rq *rq;
2150
	int r;
A
Alex Deucher 已提交
2151 2152

	vm->va = RB_ROOT;
2153
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
2154 2155
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2156
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2157
	INIT_LIST_HEAD(&vm->freed);
2158

2159
	/* create scheduler entity for page table updates */
2160 2161 2162 2163

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2164 2165 2166 2167
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2168
		return r;
2169

2170
	vm->last_dir_update = NULL;
2171

2172
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2173
			     AMDGPU_GEM_DOMAIN_VRAM,
2174
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2175
			     AMDGPU_GEM_CREATE_SHADOW |
2176 2177
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
2178
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2179
	if (r)
2180 2181
		goto error_free_sched_entity;

2182
	r = amdgpu_bo_reserve(vm->root.bo, false);
2183
	if (r)
2184
		goto error_free_root;
2185

2186
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2187
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2188 2189

	return 0;
2190

2191 2192 2193 2194
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2195 2196 2197 2198 2199

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2200 2201
}

2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

	drm_free_large(level->entries);
}

A
Alex Deucher 已提交
2225 2226 2227 2228 2229 2230
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2231
 * Tear down @vm.
A
Alex Deucher 已提交
2232 2233 2234 2235 2236
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2237
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
2238

2239
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2240

A
Alex Deucher 已提交
2241 2242 2243
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2244
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2245
		list_del(&mapping->list);
2246
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2247 2248 2249
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2250
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2251
			amdgpu_vm_prt_fini(adev, vm);
2252
			prt_fini_needed = false;
2253
		}
2254

A
Alex Deucher 已提交
2255
		list_del(&mapping->list);
2256
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2257 2258
	}

2259
	amdgpu_vm_free_levels(&vm->root);
2260
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2261
}
2262

2263 2264 2265 2266 2267 2268 2269 2270 2271
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2272 2273 2274 2275 2276
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2277

2278 2279
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2280

2281 2282 2283 2284 2285 2286
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2287
	}
2288

2289 2290
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2291 2292 2293
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2294
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2295
	atomic64_set(&adev->vm_manager.client_counter, 0);
2296
	spin_lock_init(&adev->vm_manager.prt_lock);
2297
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2298 2299
}

2300 2301 2302 2303 2304 2305 2306 2307 2308
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2309
	unsigned i, j;
2310

2311 2312 2313
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2314

2315 2316 2317 2318 2319 2320 2321 2322
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2323
	}
2324
}