amdgpu_vm.c 79.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111 112 113 114 115 116

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
117
	void *kptr;
118 119
};

120 121 122
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
123
struct amdgpu_prt_cb {
124 125 126 127

	/**
	 * @adev: amdgpu device
	 */
128
	struct amdgpu_device *adev;
129 130 131 132

	/**
	 * @cb: callback
	 */
133 134 135
	struct dma_fence_cb cb;
};

136 137 138 139
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
140
 * @level: VMPT level
141
 *
142 143
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
144 145 146 147
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
148 149 150 151 152 153 154
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
155
			adev->vm_manager.block_size;
156 157 158 159 160 161 162 163 164
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
165 166
}

A
Alex Deucher 已提交
167
/**
168
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
169 170
 *
 * @adev: amdgpu_device pointer
171
 * @level: VMPT level
A
Alex Deucher 已提交
172
 *
173 174
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
175
 */
176 177
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
178
{
179 180
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
181

182
	if (level == adev->vm_manager.root_level)
183
		/* For the root directory */
184
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
185
	else if (level != AMDGPU_VM_PTB)
186 187 188
		/* Everything in between */
		return 512;
	else
189
		/* For the page tables on the leaves */
190
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
191 192 193
}

/**
194
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
195 196
 *
 * @adev: amdgpu_device pointer
197
 * @level: VMPT level
A
Alex Deucher 已提交
198
 *
199 200
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
201
 */
202
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
203
{
204
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
/**
 * amdgpu_vm_bo_evicted - vm_bo is evicted
 *
 * @vm_bo: vm_bo which is evicted
 *
 * State for PDs/PTs and per VM BOs which are not at the location they should
 * be.
 */
static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
{
	struct amdgpu_vm *vm = vm_bo->vm;
	struct amdgpu_bo *bo = vm_bo->bo;

	vm_bo->moved = true;
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&vm_bo->vm_status, &vm->evicted);
	else
		list_move_tail(&vm_bo->vm_status, &vm->evicted);
}

/**
 * amdgpu_vm_bo_relocated - vm_bo is reloacted
 *
 * @vm_bo: vm_bo which is relocated
 *
 * State for PDs/PTs which needs to update their parent PD.
 */
static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
}

/**
 * amdgpu_vm_bo_moved - vm_bo is moved
 *
 * @vm_bo: vm_bo which is moved
 *
 * State for per VM BOs which are moved, but that change is not yet reflected
 * in the page tables.
 */
static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
}

/**
 * amdgpu_vm_bo_idle - vm_bo is idle
 *
 * @vm_bo: vm_bo which is now idle
 *
 * State for PDs/PTs and per VM BOs which have gone through the state machine
 * and are now idle.
 */
static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
	vm_bo->moved = false;
}

/**
 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
 *
 * @vm_bo: vm_bo which is now invalidated
 *
 * State for normal BOs which are invalidated and that change not yet reflected
 * in the PTs.
 */
static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

/**
 * amdgpu_vm_bo_done - vm_bo is done
 *
 * @vm_bo: vm_bo which is now done
 *
 * State for normal BOs which are invalidated and that change has been updated
 * in the PTs.
 */
static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_del_init(&vm_bo->vm_status);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	vm->bulk_moveable = false;
	if (bo->tbo.type == ttm_bo_type_kernel)
324
		amdgpu_vm_bo_relocated(base);
325
	else
326
		amdgpu_vm_bo_idle(base);
327 328 329 330 331 332 333 334 335 336

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
337
	amdgpu_vm_bo_evicted(base);
338 339
}

A
Alex Deucher 已提交
340
/**
341
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
342 343
 *
 * @vm: vm providing the BOs
344
 * @validated: head of validation list
345
 * @entry: entry to add
A
Alex Deucher 已提交
346 347
 *
 * Add the page directory to the list of BOs to
348
 * validate for command submission.
A
Alex Deucher 已提交
349
 */
350 351 352
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
353
{
354
	entry->robj = vm->root.base.bo;
355
	entry->priority = 0;
356
	entry->tv.bo = &entry->robj->tbo;
357
	entry->tv.shared = true;
358
	entry->user_pages = NULL;
359 360
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
361

362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

403
/**
404
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
405
 *
406
 * @adev: amdgpu device pointer
407
 * @vm: vm providing the BOs
408 409 410 411
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
412 413 414
 *
 * Returns:
 * Validation result.
415
 */
416 417 418
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
419
{
420 421
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
422

423 424
	vm->bulk_moveable &= list_empty(&vm->evicted);

425 426
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
427

428 429 430
		r = validate(param, bo);
		if (r)
			break;
431

432
		if (bo->tbo.type != ttm_bo_type_kernel) {
433
			amdgpu_vm_bo_moved(bo_base);
434
		} else {
435 436 437 438
			if (vm->use_cpu_for_update)
				r = amdgpu_bo_kmap(bo, NULL);
			else
				r = amdgpu_ttm_alloc_gart(&bo->tbo);
439 440
			if (r)
				break;
441 442 443 444 445
			if (bo->shadow) {
				r = amdgpu_ttm_alloc_gart(&bo->shadow->tbo);
				if (r)
					break;
			}
446
			amdgpu_vm_bo_relocated(bo_base);
447
		}
448 449
	}

450
	return r;
451 452
}

453
/**
454
 * amdgpu_vm_ready - check VM is ready for updates
455
 *
456
 * @vm: VM to check
A
Alex Deucher 已提交
457
 *
458
 * Check if all VM PDs/PTs are ready for updates
459 460 461
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
462
 */
463
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
464
{
465
	return list_empty(&vm->evicted);
466 467
}

468 469 470 471
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
472
 * @vm: VM to clear BO from
473 474
 * @bo: BO to clear
 * @level: level this BO is at
475
 * @pte_support_ats: indicate ATS support from PTE
476 477
 *
 * Root PD needs to be reserved when calling this.
478 479 480
 *
 * Returns:
 * 0 on success, errno otherwise.
481 482
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
483 484
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
485 486 487
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
488
	unsigned entries, ats_entries;
489 490
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
491
	uint64_t addr;
492 493
	int r;

494 495 496 497 498 499
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
500
			ats_entries = AMDGPU_GMC_HOLE_START >> ats_entries;
501 502 503 504 505 506
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
507
	} else {
508
		ats_entries = 0;
509 510
	}

511
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
512 513 514 515 516 517 518 519 520

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

521 522 523 524
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r)
		return r;

525 526 527 528
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

529
	addr = amdgpu_bo_gpu_offset(bo);
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

546 547 548
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
549 550 551 552 553
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

554 555
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
556 557 558 559 560
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
561 562 563 564 565

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

566 567 568 569 570 571 572 573 574
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
590 591 592 593 594 595
	if (bp->size <= PAGE_SIZE && adev->asic_type >= CHIP_VEGA10 &&
	    adev->flags & AMD_IS_APU)
		bp->domain |= AMDGPU_GEM_DOMAIN_GTT;
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
596 597 598 599 600 601 602 603 604 605
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW |
			AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

606
/**
607 608 609 610
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
611
 * @parent: parent PT
612 613
 * @saddr: start of the address range
 * @eaddr: end of the address range
614 615
 * @level: VMPT level
 * @ats: indicate ATS support from PTE
616 617
 *
 * Make sure the page directories and page tables are allocated
618 619 620
 *
 * Returns:
 * 0 on success, errno otherwise.
621 622 623 624 625
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
626
				  unsigned level, bool ats)
627
{
628
	unsigned shift = amdgpu_vm_level_shift(adev, level);
629
	struct amdgpu_bo_param bp;
630
	unsigned pt_idx, from, to;
631
	int r;
632 633 634 635

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
636 637 638
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
639 640 641 642
		if (!parent->entries)
			return -ENOMEM;
	}

643 644 645 646 647
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
648 649

	++level;
650 651
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
652

653
	amdgpu_vm_bo_param(adev, vm, level, &bp);
654

655 656 657 658 659
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

660
		if (!entry->base.bo) {
661
			r = amdgpu_bo_create(adev, &bp, &pt);
662 663 664
			if (r)
				return r;

665
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
666
			if (r) {
667
				amdgpu_bo_unref(&pt->shadow);
668 669 670 671
				amdgpu_bo_unref(&pt);
				return r;
			}

672 673 674
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
675
					amdgpu_bo_unref(&pt->shadow);
676 677 678 679 680
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

681 682 683
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
684
			pt->parent = amdgpu_bo_ref(parent->base.bo);
685

686
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
687 688
		}

689
		if (level < AMDGPU_VM_PTB) {
690 691 692 693
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
694
						   sub_eaddr, level, ats);
695 696 697 698 699 700 701 702
			if (r)
				return r;
		}
	}

	return 0;
}

703 704 705 706 707 708 709 710 711
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
712 713 714
 *
 * Returns:
 * 0 on success, errno otherwise.
715 716 717 718 719 720
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
721
	bool ats = false;
722 723 724 725 726 727

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
728 729

	if (vm->pte_support_ats)
730
		ats = saddr < AMDGPU_GMC_HOLE_START;
731 732 733 734

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

735 736 737 738 739 740
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

741
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
742
				      adev->vm_manager.root_level, ats);
743 744
}

745 746 747 748 749 750
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
751
{
752
	const struct amdgpu_ip_block *ip_block;
753 754 755
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
756

757
	has_compute_vm_bug = false;
758

759
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
760 761 762 763 764 765 766 767 768
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
769

770 771 772 773 774
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
775
		else
776
			ring->has_compute_vm_bug = false;
777 778 779
	}
}

780 781 782 783 784 785 786 787 788
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
789 790
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
791
{
792 793
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
794 795
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
796
	bool gds_switch_needed;
797
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
798

799
	if (job->vmid == 0)
800
		return false;
801
	id = &id_mgr->ids[job->vmid];
802 803 804 805 806 807 808
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
809

810
	if (amdgpu_vmid_had_gpu_reset(adev, id))
811
		return true;
A
Alex Xie 已提交
812

813
	return vm_flush_needed || gds_switch_needed;
814 815
}

A
Alex Deucher 已提交
816 817 818 819
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
820
 * @job:  related job
821
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
822
 *
823
 * Emit a VM flush when it is necessary.
824 825 826
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
827
 */
M
Monk Liu 已提交
828
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
829
{
830
	struct amdgpu_device *adev = ring->adev;
831
	unsigned vmhub = ring->funcs->vmhub;
832
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
833
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
834
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
835 836 837 838 839 840
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
841
	bool vm_flush_needed = job->vm_needs_flush;
842 843 844 845
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
846
	unsigned patch_offset = 0;
847
	int r;
848

849
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
850 851
		gds_switch_needed = true;
		vm_flush_needed = true;
852
		pasid_mapping_needed = true;
853
	}
854

855 856 857 858 859
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
860
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
861
		return 0;
862

863 864
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
865

M
Monk Liu 已提交
866 867 868
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

869
	if (vm_flush_needed) {
870
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
871
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
872 873 874 875
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
876

877
	if (vm_flush_needed || pasid_mapping_needed) {
878
		r = amdgpu_fence_emit(ring, &fence, 0);
879 880
		if (r)
			return r;
881
	}
882

883
	if (vm_flush_needed) {
884
		mutex_lock(&id_mgr->lock);
885
		dma_fence_put(id->last_flush);
886 887 888
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
889
		mutex_unlock(&id_mgr->lock);
890
	}
891

892 893 894 895 896 897 898
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

899
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
900 901 902 903 904 905
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
906
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
907 908 909 910 911 912 913 914 915 916 917 918
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
919
	}
920
	return 0;
921 922
}

A
Alex Deucher 已提交
923 924 925 926 927 928
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
929
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
930 931 932 933
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
934 935 936
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
937 938 939 940 941 942
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

943 944
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
945 946 947 948 949 950 951
			return bo_va;
		}
	}
	return NULL;
}

/**
952
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
953
 *
954
 * @params: see amdgpu_pte_update_params definition
955
 * @bo: PD/PT to update
A
Alex Deucher 已提交
956 957 958 959 960 961 962 963 964
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
965
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
966
				  struct amdgpu_bo *bo,
967 968
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
969
				  uint64_t flags)
A
Alex Deucher 已提交
970
{
971
	pe += amdgpu_bo_gpu_offset(bo);
972
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
973

974
	if (count < 3) {
975 976
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
977 978

	} else {
979
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
980 981 982 983
				      count, incr, flags);
	}
}

984 985 986 987
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
988
 * @bo: PD/PT to update
989 990 991 992 993 994 995 996 997
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
998
				   struct amdgpu_bo *bo,
999 1000
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
1001
				   uint64_t flags)
1002
{
1003
	uint64_t src = (params->src + (addr >> 12) * 8);
1004

1005
	pe += amdgpu_bo_gpu_offset(bo);
1006 1007 1008
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
1009 1010
}

A
Alex Deucher 已提交
1011
/**
1012
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
1013
 *
1014
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
1015 1016 1017
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
1018 1019 1020 1021
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
1022
 */
1023
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1024 1025 1026
{
	uint64_t result;

1027 1028
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1029

1030 1031
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1032

1033
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1034 1035 1036 1037

	return result;
}

1038 1039 1040 1041
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
1042
 * @bo: PD/PT to update
1043 1044 1045 1046 1047 1048 1049 1050 1051
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
1052
				   struct amdgpu_bo *bo,
1053 1054 1055 1056 1057
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1058
	uint64_t value;
1059

1060 1061
	pe += (unsigned long)amdgpu_bo_kptr(bo);

1062 1063
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1064
	for (i = 0; i < count; i++) {
1065 1066 1067
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1068 1069
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
1070 1071 1072 1073
		addr += incr;
	}
}

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
1085 1086
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1087 1088 1089 1090 1091
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1092
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1093 1094 1095 1096 1097 1098
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1099
/*
1100
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1101
 *
1102
 * @param: parameters for the update
1103
 * @vm: requested vm
1104
 * @parent: parent directory
1105
 * @entry: entry to update
1106
 *
1107
 * Makes sure the requested entry in parent is up to date.
1108
 */
1109 1110 1111 1112
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1113
{
1114
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1115 1116
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1117

1118 1119 1120
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1121

1122
	for (level = 0, pbo = bo->parent; pbo; ++level)
1123 1124
		pbo = pbo->parent;

1125
	level += params->adev->vm_manager.root_level;
1126
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1127 1128 1129 1130
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1131 1132
}

1133 1134 1135
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
1136 1137
 * @adev: amdgpu_device pointer
 * @vm: related vm
1138
 * @parent: parent PD
1139
 * @level: VMPT level
1140 1141 1142
 *
 * Mark all PD level as invalid after an error.
 */
1143 1144 1145 1146
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1147
{
1148
	unsigned pt_idx, num_entries;
1149 1150 1151 1152 1153

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1154 1155
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1156 1157
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1158
		if (!entry->base.bo)
1159 1160
			continue;

1161
		if (!entry->base.moved)
1162
			amdgpu_vm_bo_relocated(&entry->base);
1163
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1164 1165 1166
	}
}

1167 1168 1169 1170 1171 1172 1173
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1174 1175 1176
 *
 * Returns:
 * 0 for success, error for failure.
1177 1178 1179 1180
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1181 1182 1183
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1184
	int r = 0;
1185

1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1209
	while (!list_empty(&vm->relocated)) {
1210 1211
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
1212 1213 1214 1215 1216
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
1217
		amdgpu_vm_bo_idle(bo_base);
1218 1219

		bo = bo_base->bo->parent;
1220
		if (!bo)
1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1233
	}
1234

1235 1236 1237
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1238
		amdgpu_asic_flush_hdp(adev, NULL);
1239 1240 1241 1242 1243 1244 1245
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1246
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1247 1248 1249 1250 1251 1252
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1253 1254
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1255 1256 1257 1258 1259 1260
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1261 1262
	}

1263 1264 1265 1266 1267 1268
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1269 1270
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1271
	amdgpu_job_free(job);
1272
	return r;
1273 1274
}

1275
/**
1276
 * amdgpu_vm_find_entry - find the entry for an address
1277 1278 1279
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1280 1281
 * @entry: resulting entry or NULL
 * @parent: parent entry
1282
 *
1283
 * Find the vm_pt entry and it's parent for the given address.
1284
 */
1285 1286 1287
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1288
{
1289
	unsigned level = p->adev->vm_manager.root_level;
1290

1291 1292 1293
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1294
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1295

1296
		*parent = *entry;
1297 1298
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1299 1300
	}

1301
	if (level != AMDGPU_VM_PTB)
1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1317 1318 1319 1320 1321
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1322
{
1323
	uint64_t pde;
1324 1325

	/* In the case of a mixed PT the PDE must point to it*/
1326 1327
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1328
		/* Set the huge page flag to stop scanning at this PDE */
1329 1330 1331
		flags |= AMDGPU_PDE_PTE;
	}

1332 1333 1334 1335
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
1336
			amdgpu_vm_bo_relocated(&entry->base);
1337
		}
1338
		return;
1339
	}
1340

1341
	entry->huge = true;
1342
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1343

1344 1345 1346 1347
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1348 1349
}

A
Alex Deucher 已提交
1350 1351 1352
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1353
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1354 1355
 * @start: start of GPU address range
 * @end: end of GPU address range
1356
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1357 1358
 * @flags: mapping flags
 *
1359
 * Update the page tables in the range @start - @end.
1360 1361 1362
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1363
 */
1364
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1365
				  uint64_t start, uint64_t end,
1366
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1367
{
1368 1369
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1370

1371
	uint64_t addr, pe_start;
1372
	struct amdgpu_bo *pt;
1373
	unsigned nptes;
A
Alex Deucher 已提交
1374 1375

	/* walk over the address space and update the page tables */
1376 1377 1378 1379 1380 1381 1382
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1383

A
Alex Deucher 已提交
1384 1385 1386
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1387
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1388

1389 1390
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1391
		/* We don't need to update PTEs for huge pages */
1392
		if (entry->huge)
1393 1394
			continue;

1395
		pt = entry->base.bo;
1396 1397 1398 1399 1400
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1401
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1402 1403
	}

1404
	return 0;
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1416 1417 1418
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1419
 */
1420
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1421
				uint64_t start, uint64_t end,
1422
				uint64_t dst, uint64_t flags)
1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1442 1443
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1444 1445

	/* system pages are non continuously */
1446
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1447
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1448

1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1466 1467
		if (r)
			return r;
1468

1469 1470
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1471
	}
1472 1473

	return 0;
A
Alex Deucher 已提交
1474 1475 1476 1477 1478 1479
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1480
 * @exclusive: fence we need to sync to
1481
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1482
 * @vm: requested vm
1483 1484 1485
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1486 1487 1488
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1489
 * Fill in the page table entries between @start and @last.
1490 1491 1492
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1493 1494
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1495
				       struct dma_fence *exclusive,
1496
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1497
				       struct amdgpu_vm *vm,
1498
				       uint64_t start, uint64_t last,
1499
				       uint64_t flags, uint64_t addr,
1500
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1501
{
1502
	struct amdgpu_ring *ring;
1503
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1504
	unsigned nptes, ncmds, ndw;
1505
	struct amdgpu_job *job;
1506
	struct amdgpu_pte_update_params params;
1507
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1508 1509
	int r;

1510 1511
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1512
	params.vm = vm;
1513

1514 1515 1516 1517
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1518 1519 1520 1521 1522 1523 1524 1525
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1526
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1527 1528 1529 1530 1531 1532 1533 1534 1535
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1536
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1537

1538
	nptes = last - start + 1;
A
Alex Deucher 已提交
1539 1540

	/*
1541
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1542
	 *  entries or 2k dwords (whatever is smaller)
1543 1544
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1545
	 */
1546 1547 1548 1549
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1550 1551 1552 1553

	/* padding, etc. */
	ndw = 64;

1554
	if (pages_addr) {
1555
		/* copy commands needed */
1556
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1557

1558
		/* and also PTEs */
A
Alex Deucher 已提交
1559 1560
		ndw += nptes * 2;

1561 1562
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1563 1564
	} else {
		/* set page commands needed */
1565
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1566

1567
		/* extra commands for begin/end fragments */
1568 1569 1570 1571
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1572 1573

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1574 1575
	}

1576 1577
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1578
		return r;
1579

1580
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1581

1582
	if (pages_addr) {
1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1596
		addr = 0;
1597 1598
	}

1599
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1600 1601 1602
	if (r)
		goto error_free;

1603
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1604
			     owner, false);
1605 1606
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1607

1608
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1609 1610 1611
	if (r)
		goto error_free;

1612 1613 1614
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1615

1616 1617
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1618
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1619 1620
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1621

1622
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1623 1624
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1625
	return 0;
C
Chunming Zhou 已提交
1626 1627

error_free:
1628
	amdgpu_job_free(job);
1629
	return r;
A
Alex Deucher 已提交
1630 1631
}

1632 1633 1634 1635
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1636
 * @exclusive: fence we need to sync to
1637
 * @pages_addr: DMA addresses to use for mapping
1638 1639
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1640
 * @flags: HW flags for the mapping
1641
 * @nodes: array of drm_mm_nodes with the MC addresses
1642 1643 1644 1645
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1646 1647 1648
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1649 1650
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1651
				      struct dma_fence *exclusive,
1652
				      dma_addr_t *pages_addr,
1653 1654
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1655
				      uint64_t flags,
1656
				      struct drm_mm_node *nodes,
1657
				      struct dma_fence **fence)
1658
{
1659
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1660
	uint64_t pfn, start = mapping->start;
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1671 1672 1673
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1674 1675 1676
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1677 1678 1679 1680 1681 1682
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1683 1684
	trace_amdgpu_vm_bo_update(mapping);

1685 1686 1687 1688 1689 1690
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1691
	}
1692

1693
	do {
1694
		dma_addr_t *dma_addr = NULL;
1695 1696
		uint64_t max_entries;
		uint64_t addr, last;
1697

1698 1699 1700
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1701
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1702 1703 1704 1705
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1706

1707
		if (pages_addr) {
1708 1709
			uint64_t count;

1710
			max_entries = min(max_entries, 16ull * 1024ull);
1711
			for (count = 1;
1712
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1713
			     ++count) {
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1726
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1727 1728
			}

1729 1730
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1731
			addr += pfn << PAGE_SHIFT;
1732 1733
		}

1734
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1735
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1736 1737 1738 1739 1740
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1741
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1742 1743 1744 1745
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1746
		start = last + 1;
1747

1748
	} while (unlikely(start != mapping->last + 1));
1749 1750 1751 1752

	return 0;
}

A
Alex Deucher 已提交
1753 1754 1755 1756 1757
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1758
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1759 1760
 *
 * Fill in the page table entries for @bo_va.
1761 1762 1763
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1764 1765 1766
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1767
			bool clear)
A
Alex Deucher 已提交
1768
{
1769 1770
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1771
	struct amdgpu_bo_va_mapping *mapping;
1772
	dma_addr_t *pages_addr = NULL;
1773
	struct ttm_mem_reg *mem;
1774
	struct drm_mm_node *nodes;
1775
	struct dma_fence *exclusive, **last_update;
1776
	uint64_t flags;
A
Alex Deucher 已提交
1777 1778
	int r;

1779
	if (clear || !bo) {
1780
		mem = NULL;
1781
		nodes = NULL;
1782 1783
		exclusive = NULL;
	} else {
1784 1785
		struct ttm_dma_tt *ttm;

1786
		mem = &bo->tbo.mem;
1787 1788
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1789
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1790
			pages_addr = ttm->dma_address;
1791
		}
1792
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1793 1794
	}

1795
	if (bo)
1796
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1797
	else
1798
		flags = 0x0;
A
Alex Deucher 已提交
1799

1800 1801 1802 1803 1804
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1805 1806
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1807
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1808

1809 1810
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1811
	}
1812 1813

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1814
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1815
					       mapping, flags, nodes,
1816
					       last_update);
A
Alex Deucher 已提交
1817 1818 1819 1820
		if (r)
			return r;
	}

1821 1822 1823
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1824
		amdgpu_asic_flush_hdp(adev, NULL);
1825 1826
	}

1827 1828 1829 1830
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1831 1832 1833 1834
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
1835
			amdgpu_vm_bo_evicted(&bo_va->base);
1836
		else
1837
			amdgpu_vm_bo_idle(&bo_va->base);
1838
	} else {
1839
		amdgpu_vm_bo_done(&bo_va->base);
1840
	}
A
Alex Deucher 已提交
1841

1842 1843 1844 1845 1846 1847
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1848 1849
	}

A
Alex Deucher 已提交
1850 1851 1852
	return 0;
}

1853 1854
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1855 1856
 *
 * @adev: amdgpu_device pointer
1857 1858 1859 1860 1861 1862 1863
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1864
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1865
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1866 1867 1868
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1869
/**
1870
 * amdgpu_vm_prt_get - add a PRT user
1871 1872
 *
 * @adev: amdgpu_device pointer
1873 1874 1875
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1876
	if (!adev->gmc.gmc_funcs->set_prt)
1877 1878
		return;

1879 1880 1881 1882
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1883 1884
/**
 * amdgpu_vm_prt_put - drop a PRT user
1885 1886
 *
 * @adev: amdgpu_device pointer
1887 1888 1889
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1890
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1891 1892 1893
		amdgpu_vm_update_prt_state(adev);
}

1894
/**
1895
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1896 1897
 *
 * @fence: fence for the callback
1898
 * @_cb: the callback function
1899 1900 1901 1902 1903
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1904
	amdgpu_vm_prt_put(cb->adev);
1905 1906 1907
	kfree(cb);
}

1908 1909
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1910 1911 1912
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1913 1914 1915 1916
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1917
	struct amdgpu_prt_cb *cb;
1918

1919
	if (!adev->gmc.gmc_funcs->set_prt)
1920 1921 1922
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1923 1924 1925 1926 1927
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1928
		amdgpu_vm_prt_put(adev);
1929 1930 1931 1932 1933 1934 1935 1936
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1952 1953 1954 1955
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1956

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1967
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1968 1969 1970
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1971

1972 1973 1974 1975 1976 1977 1978 1979 1980
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1981
	}
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1993 1994
}

A
Alex Deucher 已提交
1995 1996 1997 1998 1999
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2000 2001
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
2002 2003 2004
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
2005 2006 2007 2008
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
2009 2010
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2011 2012
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2013 2014
{
	struct amdgpu_bo_va_mapping *mapping;
2015
	uint64_t init_pte_value = 0;
2016
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2017 2018 2019 2020 2021 2022
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2023

2024 2025
		if (vm->pte_support_ats &&
		    mapping->start < AMDGPU_GMC_HOLE_START)
2026
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2027

2028
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2029
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2030
						init_pte_value, 0, &f);
2031
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2032
		if (r) {
2033
			dma_fence_put(f);
A
Alex Deucher 已提交
2034
			return r;
2035
		}
2036
	}
A
Alex Deucher 已提交
2037

2038 2039 2040 2041 2042
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2043
	}
2044

A
Alex Deucher 已提交
2045 2046 2047 2048 2049
	return 0;

}

/**
2050
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2051 2052 2053 2054
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2055
 * Make sure all BOs which are moved are updated in the PTs.
2056 2057 2058
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
2059
 *
2060
 * PTs have to be reserved!
A
Alex Deucher 已提交
2061
 */
2062
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2063
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2064
{
2065
	struct amdgpu_bo_va *bo_va, *tmp;
2066
	struct reservation_object *resv;
2067
	bool clear;
2068
	int r;
A
Alex Deucher 已提交
2069

2070 2071 2072 2073 2074 2075
	list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
		/* Per VM BOs never need to bo cleared in the page tables */
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;
	}
2076

2077 2078 2079 2080 2081 2082
	spin_lock(&vm->invalidated_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
					 base.vm_status);
		resv = bo_va->base.bo->tbo.resv;
		spin_unlock(&vm->invalidated_lock);
2083 2084

		/* Try to reserve the BO to avoid clearing its ptes */
2085
		if (!amdgpu_vm_debug && reservation_object_trylock(resv))
2086 2087 2088 2089
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
2090 2091

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
2092
		if (r)
A
Alex Deucher 已提交
2093 2094
			return r;

2095
		if (!clear)
2096
			reservation_object_unlock(resv);
2097
		spin_lock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2098
	}
2099
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2100

2101
	return 0;
A
Alex Deucher 已提交
2102 2103 2104 2105 2106 2107 2108 2109 2110
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2111
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2112
 * Add @bo to the list of bos associated with the vm
2113 2114 2115
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2129
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2130

A
Alex Deucher 已提交
2131
	bo_va->ref_count = 1;
2132 2133
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2134

A
Alex Deucher 已提交
2135 2136 2137
	return bo_va;
}

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2155
	mapping->bo_va = bo_va;
2156 2157 2158 2159 2160 2161
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2162 2163 2164
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
		list_move(&bo_va->base.vm_status, &vm->moved);
2165 2166 2167 2168
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2169 2170 2171 2172 2173 2174 2175
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2176
 * @size: BO size in bytes
A
Alex Deucher 已提交
2177 2178 2179
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2180 2181 2182
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2183
 *
2184
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2185 2186 2187 2188
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2189
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2190
{
2191
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2192 2193
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2194 2195
	uint64_t eaddr;

2196 2197
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2198
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2199 2200
		return -EINVAL;

A
Alex Deucher 已提交
2201
	/* make sure object fit at this offset */
2202
	eaddr = saddr + size - 1;
2203
	if (saddr >= eaddr ||
2204
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2205 2206 2207 2208 2209
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2210 2211
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2212 2213
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2214
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2215
			tmp->start, tmp->last + 1);
2216
		return -EINVAL;
A
Alex Deucher 已提交
2217 2218 2219
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2220 2221
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2222

2223 2224
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2225 2226 2227
	mapping->offset = offset;
	mapping->flags = flags;

2228
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2240
 * @size: BO size in bytes
2241 2242 2243 2244
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2245 2246 2247
 *
 * Returns:
 * 0 for success, error for failure.
2248 2249 2250 2251 2252 2253 2254 2255 2256
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2257
	struct amdgpu_bo *bo = bo_va->base.bo;
2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2269
	    (bo && offset + size > amdgpu_bo_size(bo)))
2270 2271 2272 2273 2274 2275 2276
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2277
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2278 2279 2280 2281 2282 2283 2284 2285
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2286 2287
	mapping->start = saddr;
	mapping->last = eaddr;
2288 2289 2290
	mapping->offset = offset;
	mapping->flags = flags;

2291
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2292

A
Alex Deucher 已提交
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2304 2305 2306
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2307
 *
2308
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2309 2310 2311 2312 2313 2314
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2315
	struct amdgpu_vm *vm = bo_va->base.vm;
2316
	bool valid = true;
A
Alex Deucher 已提交
2317

2318
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2319

2320
	list_for_each_entry(mapping, &bo_va->valids, list) {
2321
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2322 2323 2324
			break;
	}

2325 2326 2327 2328
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2329
			if (mapping->start == saddr)
2330 2331 2332
				break;
		}

2333
		if (&mapping->list == &bo_va->invalids)
2334
			return -ENOENT;
A
Alex Deucher 已提交
2335
	}
2336

A
Alex Deucher 已提交
2337
	list_del(&mapping->list);
2338
	amdgpu_vm_it_remove(mapping, &vm->va);
2339
	mapping->bo_va = NULL;
2340
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2341

2342
	if (valid)
A
Alex Deucher 已提交
2343
		list_add(&mapping->list, &vm->freed);
2344
	else
2345 2346
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2347 2348 2349 2350

	return 0;
}

2351 2352 2353 2354 2355 2356 2357 2358 2359
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2360 2361 2362
 *
 * Returns:
 * 0 for success, error for failure.
2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2380
	INIT_LIST_HEAD(&before->list);
2381 2382 2383 2384 2385 2386

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2387
	INIT_LIST_HEAD(&after->list);
2388 2389

	/* Now gather all removed mappings */
2390 2391
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2392
		/* Remember mapping split at the start */
2393 2394 2395
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2396 2397
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2398 2399
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2400 2401 2402
		}

		/* Remember mapping split at the end */
2403 2404 2405
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2406
			after->offset = tmp->offset;
2407
			after->offset += after->start - tmp->start;
2408
			after->flags = tmp->flags;
2409 2410
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2411 2412 2413 2414
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2415 2416

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2417 2418 2419 2420
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2421
		amdgpu_vm_it_remove(tmp, &vm->va);
2422 2423
		list_del(&tmp->list);

2424 2425 2426 2427
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2428

2429
		tmp->bo_va = NULL;
2430 2431 2432 2433
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2434 2435
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2436
		amdgpu_vm_it_insert(before, &vm->va);
2437 2438 2439 2440 2441 2442 2443
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2444
	if (!list_empty(&after->list)) {
2445
		amdgpu_vm_it_insert(after, &vm->va);
2446 2447 2448 2449 2450 2451 2452 2453 2454
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2455 2456 2457 2458
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2459
 * @addr: the address
2460 2461
 *
 * Find a mapping by it's address.
2462 2463 2464 2465
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2466 2467 2468 2469 2470 2471 2472
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2502 2503 2504 2505 2506 2507
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2508
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2509 2510 2511 2512 2513 2514 2515
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2516
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2517

2518
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2519

2520
	spin_lock(&vm->invalidated_lock);
2521
	list_del(&bo_va->base.vm_status);
2522
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2523

2524
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2525
		list_del(&mapping->list);
2526
		amdgpu_vm_it_remove(mapping, &vm->va);
2527
		mapping->bo_va = NULL;
2528
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2529 2530 2531 2532
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2533
		amdgpu_vm_it_remove(mapping, &vm->va);
2534 2535
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2536
	}
2537

2538
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2539 2540 2541 2542 2543 2544 2545 2546
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2547
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2548
 *
2549
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2550 2551
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2552
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2553
{
2554 2555
	struct amdgpu_vm_bo_base *bo_base;

2556 2557 2558 2559
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2560
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2561 2562 2563
		struct amdgpu_vm *vm = bo_base->vm;

		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2564
			amdgpu_vm_bo_evicted(bo_base);
2565 2566 2567
			continue;
		}

2568
		if (bo_base->moved)
2569
			continue;
2570
		bo_base->moved = true;
2571

2572 2573 2574 2575 2576 2577
		if (bo->tbo.type == ttm_bo_type_kernel)
			amdgpu_vm_bo_relocated(bo_base);
		else if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			amdgpu_vm_bo_moved(bo_base);
		else
			amdgpu_vm_bo_invalidated(bo_base);
A
Alex Deucher 已提交
2578 2579 2580
	}
}

2581 2582 2583 2584 2585 2586 2587 2588
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2602 2603
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2604 2605
 *
 * @adev: amdgpu_device pointer
2606
 * @min_vm_size: the minimum vm size in GB if it's set auto
2607 2608 2609 2610
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2611
 */
2612
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2613 2614
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2615
{
2616 2617
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2618 2619 2620
	uint64_t tmp;

	/* adjust vm size first */
2621
	if (amdgpu_vm_size != -1) {
2622
		vm_size = amdgpu_vm_size;
2623 2624 2625 2626 2627
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2652
	}
2653 2654

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2655 2656

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2657 2658
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2659 2660
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2674
	/* block size depends on vm size and hw setup*/
2675
	if (amdgpu_vm_block_size != -1)
2676
		adev->vm_manager.block_size =
2677 2678 2679 2680 2681
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2682
	else
2683
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2684

2685 2686 2687 2688
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2689

2690 2691 2692
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2693
		 adev->vm_manager.fragment_size);
2694 2695
}

A
Alex Deucher 已提交
2696 2697 2698 2699 2700
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2701
 * @vm_context: Indicates if it GFX or Compute context
2702
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2703
 *
2704
 * Init @vm fields.
2705 2706 2707
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2708
 */
2709
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2710
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2711
{
2712
	struct amdgpu_bo_param bp;
2713
	struct amdgpu_bo *root;
2714
	int r, i;
A
Alex Deucher 已提交
2715

2716
	vm->va = RB_ROOT_CACHED;
2717 2718
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2719
	INIT_LIST_HEAD(&vm->evicted);
2720
	INIT_LIST_HEAD(&vm->relocated);
2721
	INIT_LIST_HEAD(&vm->moved);
2722
	INIT_LIST_HEAD(&vm->idle);
2723 2724
	INIT_LIST_HEAD(&vm->invalidated);
	spin_lock_init(&vm->invalidated_lock);
A
Alex Deucher 已提交
2725
	INIT_LIST_HEAD(&vm->freed);
2726

2727
	/* create scheduler entity for page table updates */
2728 2729
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2730
	if (r)
2731
		return r;
2732

Y
Yong Zhao 已提交
2733 2734 2735
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2736 2737
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2738

2739
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2740
			vm->pte_support_ats = true;
2741
	} else {
2742 2743
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2744
	}
2745 2746
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2747
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2748
		  "CPU update of VM recommended only for large BAR system\n");
2749
	vm->last_update = NULL;
2750

2751
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
2752
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2753
	if (r)
2754 2755
		goto error_free_sched_entity;

2756
	r = amdgpu_bo_reserve(root, true);
2757 2758 2759
	if (r)
		goto error_free_root;

2760
	r = amdgpu_vm_clear_bo(adev, vm, root,
2761 2762
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2763 2764 2765
	if (r)
		goto error_unreserve;

2766
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2767
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2768

2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2780 2781
	}

2782
	INIT_KFIFO(vm->faults);
2783
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2784 2785

	return 0;
2786

2787 2788 2789
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2790
error_free_root:
2791 2792 2793
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2794 2795

error_free_sched_entity:
2796
	drm_sched_entity_destroy(&vm->entity);
2797 2798

	return r;
A
Alex Deucher 已提交
2799 2800
}

2801 2802 2803
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2804 2805 2806
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2807 2808 2809 2810 2811 2812 2813 2814 2815
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
2816
 * setting.
2817
 *
2818 2819
 * Returns:
 * 0 for success, -errno for errors.
2820
 */
2821
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
2857
			goto free_idr;
2858 2859 2860 2861 2862 2863 2864 2865
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2866
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2867 2868 2869 2870 2871 2872 2873 2874 2875
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

2876 2877 2878 2879
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
2880 2881 2882
		vm->pasid = 0;
	}

2883 2884 2885
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
2900 2901 2902 2903
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

2924 2925 2926
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2927 2928 2929
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2930 2931 2932
 *
 * Free the page directory or page table level and all sub levels.
 */
2933 2934 2935
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2936
{
2937
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2938

2939 2940 2941 2942 2943
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2944 2945
	}

2946 2947 2948 2949
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2950

2951
	kvfree(parent->entries);
2952 2953
}

A
Alex Deucher 已提交
2954 2955 2956 2957 2958 2959
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2960
 * Tear down @vm.
A
Alex Deucher 已提交
2961 2962 2963 2964 2965
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2966
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2967
	struct amdgpu_bo *root;
2968
	u64 fault;
2969
	int i, r;
A
Alex Deucher 已提交
2970

2971 2972
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2973 2974 2975 2976
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2977 2978 2979 2980 2981 2982 2983 2984
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2985
	drm_sched_entity_destroy(&vm->entity);
2986

2987
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2988 2989
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2990 2991
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2992
		list_del(&mapping->list);
2993
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2994 2995 2996
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2997
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2998
			amdgpu_vm_prt_fini(adev, vm);
2999
			prt_fini_needed = false;
3000
		}
3001

A
Alex Deucher 已提交
3002
		list_del(&mapping->list);
3003
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
3004 3005
	}

3006 3007 3008 3009 3010
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
3011 3012
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
3013 3014 3015
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
3016
	dma_fence_put(vm->last_update);
3017
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3018
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
3019
}
3020

3021 3022 3023 3024 3025 3026
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
3027 3028 3029 3030
 * This function is expected to be called in interrupt context.
 *
 * Returns:
 * True if there was fault credit, false otherwise
3031 3032 3033 3034 3035 3036 3037 3038
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3039
	if (!vm) {
3040
		/* VM not found, can't track fault credit */
3041
		spin_unlock(&adev->vm_manager.pasid_lock);
3042
		return true;
3043
	}
3044 3045

	/* No lock needed. only accessed by IRQ handler */
3046
	if (!vm->fault_credit) {
3047
		/* Too many faults in this VM */
3048
		spin_unlock(&adev->vm_manager.pasid_lock);
3049
		return false;
3050
	}
3051 3052

	vm->fault_credit--;
3053
	spin_unlock(&adev->vm_manager.pasid_lock);
3054 3055 3056
	return true;
}

3057 3058 3059 3060 3061 3062 3063 3064 3065
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
3066
	unsigned i;
3067

3068
	amdgpu_vmid_mgr_init(adev);
3069

3070 3071
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3072 3073 3074
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

3075
	spin_lock_init(&adev->vm_manager.prt_lock);
3076
	atomic_set(&adev->vm_manager.num_prt_users, 0);
3077 3078 3079 3080 3081 3082

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
3083
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3084 3085 3086 3087 3088 3089 3090 3091 3092 3093
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

3094 3095
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
3096 3097
}

3098 3099 3100 3101 3102 3103 3104 3105 3106
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3107 3108 3109
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3110
	amdgpu_vmid_mgr_fini(adev);
3111
}
C
Chunming Zhou 已提交
3112

3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3123 3124 3125
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3126 3127 3128
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3129 3130 3131

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3132
		/* current, we only have requirement to reserve vmid from gfxhub */
3133
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3134 3135 3136
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3137
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3138
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3139 3140 3141 3142 3143 3144 3145
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
 * @dev: drm device pointer
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

	spin_unlock(&adev->vm_manager.pasid_lock);
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}