amdgpu_vm.c 70.7 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
A
Alex Deucher 已提交
36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

57 58 59 60 61 62 63 64 65
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

66 67 68
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
69
struct amdgpu_pte_update_params {
70 71
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
72 73
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
74 75 76 77
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
78
	/* Function which actually does the update */
79 80
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
81
		     uint64_t addr, unsigned count, uint32_t incr,
82
		     uint64_t flags);
83 84 85 86 87 88
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
89 90
};

91 92 93 94 95 96
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
	list_move_tail(&base->vm_status, &vm->evicted);
}

125 126 127 128 129 130 131 132 133 134
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
 *
 * Returns the number of bits the pfn needs to be right shifted for a level.
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
135 136 137 138 139 140 141
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
142
			adev->vm_manager.block_size;
143 144 145 146 147 148 149 150 151
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
152 153
}

A
Alex Deucher 已提交
154
/**
155
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
156 157 158
 *
 * @adev: amdgpu_device pointer
 *
159
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
160
 */
161 162
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
163
{
164 165
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
166

167
	if (level == adev->vm_manager.root_level)
168
		/* For the root directory */
169
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
170
	else if (level != AMDGPU_VM_PTB)
171 172 173
		/* Everything in between */
		return 512;
	else
174
		/* For the page tables on the leaves */
175
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
176 177 178
}

/**
179
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
180 181 182
 *
 * @adev: amdgpu_device pointer
 *
183
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
184
 */
185
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
186
{
187
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
188 189 190
}

/**
191
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
192 193
 *
 * @vm: vm providing the BOs
194
 * @validated: head of validation list
195
 * @entry: entry to add
A
Alex Deucher 已提交
196 197
 *
 * Add the page directory to the list of BOs to
198
 * validate for command submission.
A
Alex Deucher 已提交
199
 */
200 201 202
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
203
{
204
	entry->robj = vm->root.base.bo;
205
	entry->priority = 0;
206
	entry->tv.bo = &entry->robj->tbo;
207
	entry->tv.shared = true;
208
	entry->user_pages = NULL;
209 210
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
211

212
/**
213
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
214
 *
215
 * @adev: amdgpu device pointer
216
 * @vm: vm providing the BOs
217 218 219 220 221
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
222 223 224
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
225
{
226
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
227 228
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
229

230 231
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
232

233 234 235
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
236
				break;
237

238 239 240 241 242 243
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
244

245 246
		if (bo->tbo.type != ttm_bo_type_kernel) {
			spin_lock(&vm->moved_lock);
247
			list_move(&bo_base->vm_status, &vm->moved);
248 249
			spin_unlock(&vm->moved_lock);
		} else {
250
			list_move(&bo_base->vm_status, &vm->relocated);
251
		}
252 253
	}

254 255 256 257 258 259 260 261 262 263 264 265 266
	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
	}
	spin_unlock(&glob->lru_lock);

267
	return r;
268 269
}

270
/**
271
 * amdgpu_vm_ready - check VM is ready for updates
272
 *
273
 * @vm: VM to check
A
Alex Deucher 已提交
274
 *
275
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
276
 */
277
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
278
{
279
	return list_empty(&vm->evicted);
280 281
}

282 283 284 285 286 287 288 289 290 291
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
 * @bo: BO to clear
 * @level: level this BO is at
 *
 * Root PD needs to be reserved when calling this.
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
292 293
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
294 295 296
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
297
	unsigned entries, ats_entries;
298 299
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
300
	uint64_t addr;
301 302
	int r;

303 304 305 306 307 308 309 310 311 312 313 314 315 316
	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
317
	} else {
318
		ats_entries = 0;
319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334
	}

	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

351 352 353
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
354 355 356 357 358
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

359 360 361 362 363 364 365
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
366 367 368 369 370

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

371 372 373 374 375 376 377 378 379
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

380
/**
381 382 383 384 385 386 387 388 389 390 391 392 393
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
394
				  unsigned level, bool ats)
395
{
396
	unsigned shift = amdgpu_vm_level_shift(adev, level);
397
	unsigned pt_idx, from, to;
398
	u64 flags;
399
	int r;
400 401 402 403

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
404 405 406
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
407 408 409 410 411
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

412 413 414 415 416
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
417 418

	++level;
419 420
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
421

422
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
423 424 425 426 427 428
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

429 430
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
431
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
432 433 434
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

435
		if (!entry->base.bo) {
436 437 438 439 440 441 442 443 444 445
			struct amdgpu_bo_param bp;

			memset(&bp, 0, sizeof(bp));
			bp.size = amdgpu_vm_bo_size(adev, level);
			bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
			bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
			bp.flags = flags;
			bp.type = ttm_bo_type_kernel;
			bp.resv = resv;
			r = amdgpu_bo_create(adev, &bp, &pt);
446 447 448
			if (r)
				return r;

449
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
450
			if (r) {
451
				amdgpu_bo_unref(&pt->shadow);
452 453 454 455
				amdgpu_bo_unref(&pt);
				return r;
			}

456 457 458
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
459
					amdgpu_bo_unref(&pt->shadow);
460 461 462 463 464
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

465 466 467
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
468
			pt->parent = amdgpu_bo_ref(parent->base.bo);
469

470 471
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
			list_move(&entry->base.vm_status, &vm->relocated);
472 473
		}

474
		if (level < AMDGPU_VM_PTB) {
475 476 477 478
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
479
						   sub_eaddr, level, ats);
480 481 482 483 484 485 486 487
			if (r)
				return r;
		}
	}

	return 0;
}

488 489 490 491 492 493 494 495 496 497 498 499 500 501 502
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
503
	bool ats = false;
504 505 506 507 508 509

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
510 511 512

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
513 514 515 516

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

517 518 519 520 521 522
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

523
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
524
				      adev->vm_manager.root_level, ats);
525 526
}

527 528 529 530 531 532
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
533
{
534
	const struct amdgpu_ip_block *ip_block;
535 536 537
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
538

539
	has_compute_vm_bug = false;
540

541
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
542 543 544 545 546 547 548 549 550
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
551

552 553 554 555 556
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
557
		else
558
			ring->has_compute_vm_bug = false;
559 560 561
	}
}

562 563
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
564
{
565 566
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
567 568
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
569
	bool gds_switch_needed;
570
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
571

572
	if (job->vmid == 0)
573
		return false;
574
	id = &id_mgr->ids[job->vmid];
575 576 577 578 579 580 581
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
582

583
	if (amdgpu_vmid_had_gpu_reset(adev, id))
584
		return true;
A
Alex Xie 已提交
585

586
	return vm_flush_needed || gds_switch_needed;
587 588
}

589 590
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
591
	return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
A
Alex Xie 已提交
592 593
}

A
Alex Deucher 已提交
594 595 596 597
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
598
 * @vmid: vmid number to use
599
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
600
 *
601
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
602
 */
M
Monk Liu 已提交
603
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
604
{
605
	struct amdgpu_device *adev = ring->adev;
606
	unsigned vmhub = ring->funcs->vmhub;
607
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
608
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
609
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
610 611 612 613 614 615
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
616
	bool vm_flush_needed = job->vm_needs_flush;
617 618 619 620
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
621
	unsigned patch_offset = 0;
622
	int r;
623

624
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
625 626
		gds_switch_needed = true;
		vm_flush_needed = true;
627
		pasid_mapping_needed = true;
628
	}
629

630 631 632 633 634
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
635
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
636
		return 0;
637

638 639
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
640

M
Monk Liu 已提交
641 642 643
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

644
	if (vm_flush_needed) {
645
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
646
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
647 648 649 650
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
651

652
	if (vm_flush_needed || pasid_mapping_needed) {
653
		r = amdgpu_fence_emit(ring, &fence, 0);
654 655
		if (r)
			return r;
656
	}
657

658
	if (vm_flush_needed) {
659
		mutex_lock(&id_mgr->lock);
660
		dma_fence_put(id->last_flush);
661 662 663
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
664
		mutex_unlock(&id_mgr->lock);
665
	}
666

667 668 669 670 671 672 673
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

674
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
675 676 677 678 679 680
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
681
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
682 683 684 685 686 687 688 689 690 691 692 693
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
694
	}
695
	return 0;
696 697
}

A
Alex Deucher 已提交
698 699 700 701 702 703
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
704
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
705 706 707 708 709 710 711 712 713 714
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

715 716
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
717 718 719 720 721 722 723
			return bo_va;
		}
	}
	return NULL;
}

/**
724
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
725
 *
726
 * @params: see amdgpu_pte_update_params definition
727
 * @bo: PD/PT to update
A
Alex Deucher 已提交
728 729 730 731 732 733 734 735 736
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
737
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
738
				  struct amdgpu_bo *bo,
739 740
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
741
				  uint64_t flags)
A
Alex Deucher 已提交
742
{
743
	pe += amdgpu_bo_gpu_offset(bo);
744
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
745

746
	if (count < 3) {
747 748
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
749 750

	} else {
751
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
752 753 754 755
				      count, incr, flags);
	}
}

756 757 758 759
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
760
 * @bo: PD/PT to update
761 762 763 764 765 766 767 768 769
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
770
				   struct amdgpu_bo *bo,
771 772
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
773
				   uint64_t flags)
774
{
775
	uint64_t src = (params->src + (addr >> 12) * 8);
776

777
	pe += amdgpu_bo_gpu_offset(bo);
778 779 780
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
781 782
}

A
Alex Deucher 已提交
783
/**
784
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
785
 *
786
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
787 788 789
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
790
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
791
 */
792
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
793 794 795
{
	uint64_t result;

796 797
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
798

799 800
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
801

802
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
803 804 805 806

	return result;
}

807 808 809 810
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
811
 * @bo: PD/PT to update
812 813 814 815 816 817 818 819 820
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
821
				   struct amdgpu_bo *bo,
822 823 824 825 826
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
827
	uint64_t value;
828

829 830
	pe += (unsigned long)amdgpu_bo_kptr(bo);

831 832
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

833
	for (i = 0; i < count; i++) {
834 835 836
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
837 838
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
839 840 841 842
		addr += incr;
	}
}

843 844
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
845 846 847 848 849
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
850
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
851 852 853 854 855 856
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

857
/*
858
 * amdgpu_vm_update_pde - update a single level in the hierarchy
859
 *
860
 * @param: parameters for the update
861
 * @vm: requested vm
862
 * @parent: parent directory
863
 * @entry: entry to update
864
 *
865
 * Makes sure the requested entry in parent is up to date.
866
 */
867 868 869 870
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
871
{
872
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
873 874
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
875

876 877 878
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
879

880
	for (level = 0, pbo = bo->parent; pbo; ++level)
881 882
		pbo = pbo->parent;

883
	level += params->adev->vm_manager.root_level;
884
	pt = amdgpu_bo_gpu_offset(entry->base.bo);
885
	flags = AMDGPU_PTE_VALID;
886
	amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
887 888 889 890
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
891 892
}

893 894 895 896 897 898 899
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
900 901 902 903
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
904
{
905
	unsigned pt_idx, num_entries;
906 907 908 909 910

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
911 912
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
913 914
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

915
		if (!entry->base.bo)
916 917
			continue;

918 919
		if (!entry->base.moved)
			list_move(&entry->base.vm_status, &vm->relocated);
920
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
921 922 923
	}
}

924 925 926 927 928 929 930 931 932 933 934 935
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
936 937 938
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
939
	int r = 0;
940

941 942 943 944 945 946 947 948
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
949 950 951 952 953 954 955 956
		struct amdgpu_vm_bo_base *bo_base;

		list_for_each_entry(bo_base, &vm->relocated, vm_status) {
			r = amdgpu_bo_kmap(bo_base->bo, NULL);
			if (unlikely(r))
				return r;
		}

957 958 959 960 961 962 963 964 965 966 967 968 969 970 971
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

972
	while (!list_empty(&vm->relocated)) {
973 974
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
975 976 977 978 979
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
980
		bo_base->moved = false;
981
		list_move(&bo_base->vm_status, &vm->idle);
982 983

		bo = bo_base->bo->parent;
984
		if (!bo)
985 986 987 988 989 990 991 992 993 994 995 996
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
997
	}
998

999 1000 1001
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1002
		amdgpu_asic_flush_hdp(adev, NULL);
1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1025 1026
	}

1027 1028 1029 1030 1031 1032
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1033 1034
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1035
	amdgpu_job_free(job);
1036
	return r;
1037 1038
}

1039
/**
1040
 * amdgpu_vm_find_entry - find the entry for an address
1041 1042 1043
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1044 1045
 * @entry: resulting entry or NULL
 * @parent: parent entry
1046
 *
1047
 * Find the vm_pt entry and it's parent for the given address.
1048
 */
1049 1050 1051
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1052
{
1053
	unsigned level = p->adev->vm_manager.root_level;
1054

1055 1056 1057
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1058
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1059

1060
		*parent = *entry;
1061 1062
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1063 1064
	}

1065
	if (level != AMDGPU_VM_PTB)
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1081 1082 1083 1084 1085
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1086
{
1087
	uint64_t pde;
1088 1089

	/* In the case of a mixed PT the PDE must point to it*/
1090 1091
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1092
		/* Set the huge page flag to stop scanning at this PDE */
1093 1094 1095
		flags |= AMDGPU_PDE_PTE;
	}

1096 1097 1098 1099 1100 1101
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			list_move(&entry->base.vm_status, &p->vm->relocated);
		}
1102
		return;
1103
	}
1104

1105
	entry->huge = true;
1106
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1107

1108 1109 1110 1111
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1112 1113
}

A
Alex Deucher 已提交
1114 1115 1116
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1117
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1118 1119 1120
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1121
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1122 1123
 * @flags: mapping flags
 *
1124
 * Update the page tables in the range @start - @end.
1125
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1126
 */
1127
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1128
				  uint64_t start, uint64_t end,
1129
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1130
{
1131 1132
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1133

1134
	uint64_t addr, pe_start;
1135
	struct amdgpu_bo *pt;
1136
	unsigned nptes;
A
Alex Deucher 已提交
1137 1138

	/* walk over the address space and update the page tables */
1139 1140 1141 1142 1143 1144 1145
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1146

A
Alex Deucher 已提交
1147 1148 1149
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1150
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1151

1152 1153
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1154
		/* We don't need to update PTEs for huge pages */
1155
		if (entry->huge)
1156 1157
			continue;

1158
		pt = entry->base.bo;
1159 1160 1161 1162 1163
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1164
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1165 1166
	}

1167
	return 0;
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1179
 * Returns 0 for success, -EINVAL for failure.
1180
 */
1181
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1182
				uint64_t start, uint64_t end,
1183
				uint64_t dst, uint64_t flags)
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1203 1204
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1205 1206

	/* system pages are non continuously */
1207
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1208
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1209

1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1227 1228
		if (r)
			return r;
1229

1230 1231
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1232
	}
1233 1234

	return 0;
A
Alex Deucher 已提交
1235 1236 1237 1238 1239 1240
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1241
 * @exclusive: fence we need to sync to
1242
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1243
 * @vm: requested vm
1244 1245 1246
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1247 1248 1249
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1250
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1251 1252 1253
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1254
				       struct dma_fence *exclusive,
1255
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1256
				       struct amdgpu_vm *vm,
1257
				       uint64_t start, uint64_t last,
1258
				       uint64_t flags, uint64_t addr,
1259
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1260
{
1261
	struct amdgpu_ring *ring;
1262
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1263
	unsigned nptes, ncmds, ndw;
1264
	struct amdgpu_job *job;
1265
	struct amdgpu_pte_update_params params;
1266
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1267 1268
	int r;

1269 1270
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1271
	params.vm = vm;
1272

1273 1274 1275 1276
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1277 1278 1279 1280 1281 1282 1283 1284
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1285
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1286 1287 1288 1289 1290 1291 1292 1293 1294
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1295
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1296

1297
	nptes = last - start + 1;
A
Alex Deucher 已提交
1298 1299

	/*
1300
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1301
	 *  entries or 2k dwords (whatever is smaller)
1302 1303
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1304
	 */
1305 1306 1307 1308
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1309 1310 1311 1312

	/* padding, etc. */
	ndw = 64;

1313
	if (pages_addr) {
1314
		/* copy commands needed */
1315
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1316

1317
		/* and also PTEs */
A
Alex Deucher 已提交
1318 1319
		ndw += nptes * 2;

1320 1321
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1322 1323
	} else {
		/* set page commands needed */
1324
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1325

1326
		/* extra commands for begin/end fragments */
1327
		ndw += 2 * 10 * adev->vm_manager.fragment_size;
1328 1329

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1330 1331
	}

1332 1333
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1334
		return r;
1335

1336
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1337

1338
	if (pages_addr) {
1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1352
		addr = 0;
1353 1354
	}

1355
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1356 1357 1358
	if (r)
		goto error_free;

1359
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1360
			     owner, false);
1361 1362
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1363

1364
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1365 1366 1367
	if (r)
		goto error_free;

1368 1369 1370
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1371

1372 1373
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1374 1375
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1376 1377
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1378

1379
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1380 1381
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1382
	return 0;
C
Chunming Zhou 已提交
1383 1384

error_free:
1385
	amdgpu_job_free(job);
1386
	return r;
A
Alex Deucher 已提交
1387 1388
}

1389 1390 1391 1392
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1393
 * @exclusive: fence we need to sync to
1394
 * @pages_addr: DMA addresses to use for mapping
1395 1396
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1397
 * @flags: HW flags for the mapping
1398
 * @nodes: array of drm_mm_nodes with the MC addresses
1399 1400 1401 1402 1403 1404 1405
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1406
				      struct dma_fence *exclusive,
1407
				      dma_addr_t *pages_addr,
1408 1409
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1410
				      uint64_t flags,
1411
				      struct drm_mm_node *nodes,
1412
				      struct dma_fence **fence)
1413
{
1414
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1415
	uint64_t pfn, start = mapping->start;
1416 1417 1418 1419 1420 1421 1422 1423 1424 1425
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1426 1427 1428
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1429 1430 1431
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1432 1433 1434 1435 1436 1437
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1438 1439
	trace_amdgpu_vm_bo_update(mapping);

1440 1441 1442 1443 1444 1445
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1446
	}
1447

1448
	do {
1449
		dma_addr_t *dma_addr = NULL;
1450 1451
		uint64_t max_entries;
		uint64_t addr, last;
1452

1453 1454 1455 1456 1457 1458 1459 1460
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1461

1462
		if (pages_addr) {
1463 1464
			uint64_t count;

1465
			max_entries = min(max_entries, 16ull * 1024ull);
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1482 1483
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1484
			addr += pfn << PAGE_SHIFT;
1485 1486
		}

1487
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1488
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1489 1490 1491 1492 1493
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1494 1495 1496 1497 1498
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1499
		start = last + 1;
1500

1501
	} while (unlikely(start != mapping->last + 1));
1502 1503 1504 1505

	return 0;
}

A
Alex Deucher 已提交
1506 1507 1508 1509 1510
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1511
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1512 1513 1514 1515 1516 1517
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1518
			bool clear)
A
Alex Deucher 已提交
1519
{
1520 1521
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1522
	struct amdgpu_bo_va_mapping *mapping;
1523
	dma_addr_t *pages_addr = NULL;
1524
	struct ttm_mem_reg *mem;
1525
	struct drm_mm_node *nodes;
1526
	struct dma_fence *exclusive, **last_update;
1527
	uint64_t flags;
A
Alex Deucher 已提交
1528 1529
	int r;

1530
	if (clear || !bo_va->base.bo) {
1531
		mem = NULL;
1532
		nodes = NULL;
1533 1534
		exclusive = NULL;
	} else {
1535 1536
		struct ttm_dma_tt *ttm;

1537
		mem = &bo_va->base.bo->tbo.mem;
1538 1539
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1540 1541
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1542
			pages_addr = ttm->dma_address;
1543
		}
1544
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1545 1546
	}

1547
	if (bo)
1548
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1549
	else
1550
		flags = 0x0;
A
Alex Deucher 已提交
1551

1552 1553 1554 1555 1556
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1557 1558
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1559
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1560

1561 1562
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1563
	}
1564 1565

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1566
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1567
					       mapping, flags, nodes,
1568
					       last_update);
A
Alex Deucher 已提交
1569 1570 1571 1572
		if (r)
			return r;
	}

1573 1574 1575
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1576
		amdgpu_asic_flush_hdp(adev, NULL);
1577 1578
	}

1579
	spin_lock(&vm->moved_lock);
1580
	list_del_init(&bo_va->base.vm_status);
1581
	spin_unlock(&vm->moved_lock);
1582

1583 1584 1585 1586
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1587 1588 1589 1590 1591 1592 1593 1594
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
			list_add_tail(&bo_va->base.vm_status, &vm->evicted);
		else
			list_add(&bo_va->base.vm_status, &vm->idle);
	}
A
Alex Deucher 已提交
1595

1596 1597 1598 1599 1600 1601
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1602 1603
	}

A
Alex Deucher 已提交
1604 1605 1606
	return 0;
}

1607 1608 1609 1610 1611 1612 1613 1614 1615
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1616
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1617
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1618 1619 1620
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1621
/**
1622
 * amdgpu_vm_prt_get - add a PRT user
1623 1624 1625
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1626
	if (!adev->gmc.gmc_funcs->set_prt)
1627 1628
		return;

1629 1630 1631 1632
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1633 1634 1635 1636 1637
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1638
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1639 1640 1641
		amdgpu_vm_update_prt_state(adev);
}

1642
/**
1643
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1644 1645 1646 1647 1648
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1649
	amdgpu_vm_prt_put(cb->adev);
1650 1651 1652
	kfree(cb);
}

1653 1654 1655 1656 1657 1658
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1659
	struct amdgpu_prt_cb *cb;
1660

1661
	if (!adev->gmc.gmc_funcs->set_prt)
1662 1663 1664
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1665 1666 1667 1668 1669
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1670
		amdgpu_vm_prt_put(adev);
1671 1672 1673 1674 1675 1676 1677 1678
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1694 1695 1696 1697
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1698

1699 1700 1701 1702 1703 1704 1705 1706 1707 1708
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1709
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1710 1711 1712
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1713

1714 1715 1716 1717 1718 1719 1720 1721 1722
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1723
	}
1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1735 1736
}

A
Alex Deucher 已提交
1737 1738 1739 1740 1741
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1742 1743
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1744 1745 1746 1747 1748 1749 1750
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1751 1752
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1753 1754
{
	struct amdgpu_bo_va_mapping *mapping;
1755
	uint64_t init_pte_value = 0;
1756
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1757 1758 1759 1760 1761 1762
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1763

1764
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1765
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1766

1767
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1768
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1769
						init_pte_value, 0, &f);
1770
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1771
		if (r) {
1772
			dma_fence_put(f);
A
Alex Deucher 已提交
1773
			return r;
1774
		}
1775
	}
A
Alex Deucher 已提交
1776

1777 1778 1779 1780 1781
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1782
	}
1783

A
Alex Deucher 已提交
1784 1785 1786 1787 1788
	return 0;

}

/**
1789
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1790 1791 1792
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1793
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
1794
 *
1795
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
1796 1797
 * Returns 0 for success.
 *
1798
 * PTs have to be reserved!
A
Alex Deucher 已提交
1799
 */
1800
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1801
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1802
{
1803 1804
	struct amdgpu_bo_va *bo_va, *tmp;
	struct list_head moved;
1805
	bool clear;
1806
	int r;
A
Alex Deucher 已提交
1807

1808
	INIT_LIST_HEAD(&moved);
1809
	spin_lock(&vm->moved_lock);
1810 1811
	list_splice_init(&vm->moved, &moved);
	spin_unlock(&vm->moved_lock);
1812

1813 1814
	list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
		struct reservation_object *resv = bo_va->base.bo->tbo.resv;
1815

1816
		/* Per VM BOs never need to bo cleared in the page tables */
1817 1818 1819
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1820
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1821 1822 1823 1824
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1825 1826

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
1827 1828 1829 1830
		if (r) {
			spin_lock(&vm->moved_lock);
			list_splice(&moved, &vm->moved);
			spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
1831
			return r;
1832
		}
A
Alex Deucher 已提交
1833

1834 1835 1836
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
1837 1838
	}

1839
	return 0;
A
Alex Deucher 已提交
1840 1841 1842 1843 1844 1845 1846 1847 1848
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1849
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
1865
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
1866

A
Alex Deucher 已提交
1867
	bo_va->ref_count = 1;
1868 1869
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
1870

A
Alex Deucher 已提交
1871 1872 1873
	return bo_va;
}

1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

1891
	mapping->bo_va = bo_va;
1892 1893 1894 1895 1896 1897
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

1898 1899
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
1900
		spin_lock(&vm->moved_lock);
1901
		list_move(&bo_va->base.vm_status, &vm->moved);
1902
		spin_unlock(&vm->moved_lock);
1903 1904 1905 1906
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1919
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1920 1921 1922 1923
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1924
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1925
{
1926
	struct amdgpu_bo_va_mapping *mapping, *tmp;
1927 1928
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1929 1930
	uint64_t eaddr;

1931 1932
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1933
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1934 1935
		return -EINVAL;

A
Alex Deucher 已提交
1936
	/* make sure object fit at this offset */
1937
	eaddr = saddr + size - 1;
1938
	if (saddr >= eaddr ||
1939
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
1940 1941 1942 1943 1944
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1945 1946
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1947 1948
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1949
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1950
			tmp->start, tmp->last + 1);
1951
		return -EINVAL;
A
Alex Deucher 已提交
1952 1953 1954
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1955 1956
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1957

1958 1959
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1960 1961 1962
	mapping->offset = offset;
	mapping->flags = flags;

1963
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
1989
	struct amdgpu_bo *bo = bo_va->base.bo;
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2001
	    (bo && offset + size > amdgpu_bo_size(bo)))
2002 2003 2004 2005 2006 2007 2008
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2009
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2010 2011 2012 2013 2014 2015 2016 2017
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2018 2019
	mapping->start = saddr;
	mapping->last = eaddr;
2020 2021 2022
	mapping->offset = offset;
	mapping->flags = flags;

2023
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2024

A
Alex Deucher 已提交
2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2038
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2039 2040 2041 2042 2043 2044
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2045
	struct amdgpu_vm *vm = bo_va->base.vm;
2046
	bool valid = true;
A
Alex Deucher 已提交
2047

2048
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2049

2050
	list_for_each_entry(mapping, &bo_va->valids, list) {
2051
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2052 2053 2054
			break;
	}

2055 2056 2057 2058
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2059
			if (mapping->start == saddr)
2060 2061 2062
				break;
		}

2063
		if (&mapping->list == &bo_va->invalids)
2064
			return -ENOENT;
A
Alex Deucher 已提交
2065
	}
2066

A
Alex Deucher 已提交
2067
	list_del(&mapping->list);
2068
	amdgpu_vm_it_remove(mapping, &vm->va);
2069
	mapping->bo_va = NULL;
2070
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2071

2072
	if (valid)
A
Alex Deucher 已提交
2073
		list_add(&mapping->list, &vm->freed);
2074
	else
2075 2076
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2077 2078 2079 2080

	return 0;
}

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2108
	INIT_LIST_HEAD(&before->list);
2109 2110 2111 2112 2113 2114

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2115
	INIT_LIST_HEAD(&after->list);
2116 2117

	/* Now gather all removed mappings */
2118 2119
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2120
		/* Remember mapping split at the start */
2121 2122 2123
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2124 2125
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2126 2127
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2128 2129 2130
		}

		/* Remember mapping split at the end */
2131 2132 2133
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2134
			after->offset = tmp->offset;
2135
			after->offset += after->start - tmp->start;
2136
			after->flags = tmp->flags;
2137 2138
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2139 2140 2141 2142
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2143 2144

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2145 2146 2147 2148
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2149
		amdgpu_vm_it_remove(tmp, &vm->va);
2150 2151
		list_del(&tmp->list);

2152 2153 2154 2155
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2156

2157
		tmp->bo_va = NULL;
2158 2159 2160 2161
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2162 2163
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2164
		amdgpu_vm_it_insert(before, &vm->va);
2165 2166 2167 2168 2169 2170 2171
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2172
	if (!list_empty(&after->list)) {
2173
		amdgpu_vm_it_insert(after, &vm->va);
2174 2175 2176 2177 2178 2179 2180 2181 2182
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2196 2197 2198 2199 2200 2201
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2202
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2203 2204 2205 2206 2207 2208 2209
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2210
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2211

2212
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2213

2214
	spin_lock(&vm->moved_lock);
2215
	list_del(&bo_va->base.vm_status);
2216
	spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2217

2218
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2219
		list_del(&mapping->list);
2220
		amdgpu_vm_it_remove(mapping, &vm->va);
2221
		mapping->bo_va = NULL;
2222
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2223 2224 2225 2226
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2227
		amdgpu_vm_it_remove(mapping, &vm->va);
2228 2229
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2230
	}
2231

2232
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2243
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2244 2245
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2246
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2247
{
2248 2249
	struct amdgpu_vm_bo_base *bo_base;

2250 2251 2252 2253
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2254
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2255
		struct amdgpu_vm *vm = bo_base->vm;
2256
		bool was_moved = bo_base->moved;
2257

2258
		bo_base->moved = true;
2259
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2260 2261 2262 2263 2264
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2265 2266 2267
			continue;
		}

2268
		if (was_moved)
2269 2270
			continue;

2271 2272 2273 2274 2275 2276 2277
		if (bo->tbo.type == ttm_bo_type_kernel) {
			list_move(&bo_base->vm_status, &vm->relocated);
		} else {
			spin_lock(&bo_base->vm->moved_lock);
			list_move(&bo_base->vm_status, &vm->moved);
			spin_unlock(&bo_base->vm->moved_lock);
		}
A
Alex Deucher 已提交
2278 2279 2280
	}
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2294 2295
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2296 2297 2298 2299
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2300
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2301 2302
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2303
{
2304 2305 2306
	uint64_t tmp;

	/* adjust vm size first */
2307 2308 2309
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2310
		vm_size = amdgpu_vm_size;
2311 2312 2313 2314 2315 2316
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2317 2318

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2319 2320

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2321 2322
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2323 2324
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2338
	/* block size depends on vm size and hw setup*/
2339
	if (amdgpu_vm_block_size != -1)
2340
		adev->vm_manager.block_size =
2341 2342 2343 2344 2345
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2346
	else
2347
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2348

2349 2350 2351 2352
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2353

2354 2355 2356
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2357
		 adev->vm_manager.fragment_size);
2358 2359
}

A
Alex Deucher 已提交
2360 2361 2362 2363 2364
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2365
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2366
 *
2367
 * Init @vm fields.
A
Alex Deucher 已提交
2368
 */
2369
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2370
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2371
{
2372
	struct amdgpu_bo_param bp;
2373
	struct amdgpu_bo *root;
A
Alex Deucher 已提交
2374
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2375
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2376 2377
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2378
	struct drm_sched_rq *rq;
2379
	unsigned long size;
2380
	uint64_t flags;
2381
	int r, i;
A
Alex Deucher 已提交
2382

2383
	vm->va = RB_ROOT_CACHED;
2384 2385
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2386
	INIT_LIST_HEAD(&vm->evicted);
2387
	INIT_LIST_HEAD(&vm->relocated);
2388
	spin_lock_init(&vm->moved_lock);
2389
	INIT_LIST_HEAD(&vm->moved);
2390
	INIT_LIST_HEAD(&vm->idle);
A
Alex Deucher 已提交
2391
	INIT_LIST_HEAD(&vm->freed);
2392

2393
	/* create scheduler entity for page table updates */
2394 2395 2396 2397

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2398 2399
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2400
				  rq, NULL);
2401
	if (r)
2402
		return r;
2403

Y
Yong Zhao 已提交
2404 2405 2406
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2407 2408
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2409

2410
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2411
			vm->pte_support_ats = true;
2412
	} else {
2413 2414
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2415
	}
2416 2417 2418 2419
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2420
	vm->last_update = NULL;
2421

2422
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2423 2424 2425
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
2426
		flags |= AMDGPU_GEM_CREATE_SHADOW;
2427

2428
	size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
2429 2430 2431 2432 2433 2434 2435
	memset(&bp, 0, sizeof(bp));
	bp.size = size;
	bp.byte_align = align;
	bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
	bp.flags = flags;
	bp.type = ttm_bo_type_kernel;
	bp.resv = NULL;
2436
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2437
	if (r)
2438 2439
		goto error_free_sched_entity;

2440
	r = amdgpu_bo_reserve(root, true);
2441 2442 2443
	if (r)
		goto error_free_root;

2444
	r = amdgpu_vm_clear_bo(adev, vm, root,
2445 2446
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2447 2448 2449
	if (r)
		goto error_unreserve;

2450
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2451
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2452

2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2464 2465
	}

2466
	INIT_KFIFO(vm->faults);
2467
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2468 2469

	return 0;
2470

2471 2472 2473
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2474
error_free_root:
2475 2476 2477
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2478 2479

error_free_sched_entity:
2480
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2481 2482

	return r;
A
Alex Deucher 已提交
2483 2484
}

2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549 2550 2551
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
 * setting. May leave behind an unused shadow BO for the page
 * directory when switching from SDMA updates to CPU updates.
 *
 * Returns 0 for success, -errno for errors.
 */
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
		goto error;
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
			goto error;
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		vm->pasid = 0;
	}

error:
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2552 2553 2554
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2555 2556 2557
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2558 2559 2560
 *
 * Free the page directory or page table level and all sub levels.
 */
2561 2562 2563
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2564
{
2565
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2566

2567 2568 2569 2570 2571
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2572 2573
	}

2574 2575 2576 2577
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2578

2579
	kvfree(parent->entries);
2580 2581
}

A
Alex Deucher 已提交
2582 2583 2584 2585 2586 2587
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2588
 * Tear down @vm.
A
Alex Deucher 已提交
2589 2590 2591 2592 2593
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2594
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2595
	struct amdgpu_bo *root;
2596
	u64 fault;
2597
	int i, r;
A
Alex Deucher 已提交
2598

2599 2600
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2601 2602 2603 2604
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2605 2606 2607 2608 2609 2610 2611 2612
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2613
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2614

2615
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2616 2617
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2618 2619
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2620
		list_del(&mapping->list);
2621
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2622 2623 2624
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2625
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2626
			amdgpu_vm_prt_fini(adev, vm);
2627
			prt_fini_needed = false;
2628
		}
2629

A
Alex Deucher 已提交
2630
		list_del(&mapping->list);
2631
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2632 2633
	}

2634 2635 2636 2637 2638
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2639 2640
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2641 2642 2643
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2644
	dma_fence_put(vm->last_update);
2645
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2646
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2647
}
2648

2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2665
	if (!vm) {
2666
		/* VM not found, can't track fault credit */
2667
		spin_unlock(&adev->vm_manager.pasid_lock);
2668
		return true;
2669
	}
2670 2671

	/* No lock needed. only accessed by IRQ handler */
2672
	if (!vm->fault_credit) {
2673
		/* Too many faults in this VM */
2674
		spin_unlock(&adev->vm_manager.pasid_lock);
2675
		return false;
2676
	}
2677 2678

	vm->fault_credit--;
2679
	spin_unlock(&adev->vm_manager.pasid_lock);
2680 2681 2682
	return true;
}

2683 2684 2685 2686 2687 2688 2689 2690 2691
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2692
	unsigned i;
2693

2694
	amdgpu_vmid_mgr_init(adev);
2695

2696 2697
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2698 2699 2700
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2701
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2702
	spin_lock_init(&adev->vm_manager.prt_lock);
2703
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2721 2722
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2723 2724
}

2725 2726 2727 2728 2729 2730 2731 2732 2733
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2734 2735 2736
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2737
	amdgpu_vmid_mgr_fini(adev);
2738
}
C
Chunming Zhou 已提交
2739 2740 2741 2742

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2743 2744 2745
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2746 2747 2748

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2749
		/* current, we only have requirement to reserve vmid from gfxhub */
2750
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2751 2752 2753
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2754
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2755
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2756 2757 2758 2759 2760 2761 2762
		break;
	default:
		return -EINVAL;
	}

	return 0;
}