amdgpu_vm.c 71.6 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81 82 83 84 85
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
86 87
};

88 89 90 91 92 93
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
94
/**
95
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
96 97 98
 *
 * @adev: amdgpu_device pointer
 *
99
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
100
 */
101 102
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
103
{
104 105 106
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
107 108
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
109 110
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
111
		return AMDGPU_VM_PTE_COUNT(adev);
112 113
	else
		/* Everything in between */
114
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
115 116 117
}

/**
118
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
119 120 121
 *
 * @adev: amdgpu_device pointer
 *
122
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
123
 */
124
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
125
{
126
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
127 128 129
}

/**
130
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
131 132
 *
 * @vm: vm providing the BOs
133
 * @validated: head of validation list
134
 * @entry: entry to add
A
Alex Deucher 已提交
135 136
 *
 * Add the page directory to the list of BOs to
137
 * validate for command submission.
A
Alex Deucher 已提交
138
 */
139 140 141
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
142
{
143
	entry->robj = vm->root.base.bo;
144
	entry->priority = 0;
145
	entry->tv.bo = &entry->robj->tbo;
146
	entry->tv.shared = true;
147
	entry->user_pages = NULL;
148 149
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
150

151
/**
152
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
153
 *
154
 * @adev: amdgpu device pointer
155
 * @vm: vm providing the BOs
156 157
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
158
 *
159
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
160
 */
161 162 163
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
164
{
165 166
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	int r;
A
Alex Deucher 已提交
167

168 169 170 171
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
172

173 174 175 176
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
177

178 179 180 181 182 183
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
184

185 186 187 188 189 190 191
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}

192 193
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
194 195 196 197 198 199
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}

		spin_lock(&vm->status_lock);
200 201 202 203
		if (bo->tbo.type != ttm_bo_type_kernel)
			list_move(&bo_base->vm_status, &vm->moved);
		else
			list_move(&bo_base->vm_status, &vm->relocated);
204 205
	}
	spin_unlock(&vm->status_lock);
206 207 208 209 210 211 212 213 214 215 216

	return 0;
}

/**
 * amdgpu_vm_ready - check VM is ready for updates
 *
 * @vm: VM to check
 *
 * Check if all VM PDs/PTs are ready for updates
 */
217
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
218
{
219 220 221 222 223
	bool ready;

	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
224

225
	return ready;
226 227
}

228
/**
229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
245
		adev->vm_manager.block_size;
246 247
	unsigned pt_idx, from, to;
	int r;
248
	u64 flags;
Y
Yong Zhao 已提交
249
	uint64_t init_value = 0;
250 251 252 253

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
254 255 256
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
257 258 259 260 261
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

262 263 264 265 266
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
267 268 269 270 271

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
272 273
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
274

275 276 277 278 279 280 281 282
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

Y
Yong Zhao 已提交
283 284 285 286 287 288
	if (vm->pte_support_ats) {
		init_value = AMDGPU_PTE_SYSTEM;
		if (level != adev->vm_manager.num_level - 1)
			init_value |= AMDGPU_PDE_PTE;
	}

289 290
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
291
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
292 293 294
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

295
		if (!entry->base.bo) {
296 297 298 299
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
300
					     flags,
Y
Yong Zhao 已提交
301
					     NULL, resv, init_value, &pt);
302 303 304
			if (r)
				return r;

305 306 307 308 309 310 311 312
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

313 314 315
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
316
			pt->parent = amdgpu_bo_ref(parent->base.bo);
317

318 319 320
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
321 322 323
			spin_lock(&vm->status_lock);
			list_add(&entry->base.vm_status, &vm->relocated);
			spin_unlock(&vm->status_lock);
324
			entry->addr = 0;
325 326 327
		}

		if (level < adev->vm_manager.num_level) {
328 329 330 331 332
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
333 334 335 336 337 338 339 340
			if (r)
				return r;
		}
	}

	return 0;
}

341 342 343 344 345 346 347 348 349 350 351 352 353 354
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
355
	uint64_t last_pfn;
356 357 358 359 360 361 362 363 364
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
365
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
366 367 368 369 370 371 372
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

373
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
374 375
}

376 377 378 379 380 381 382 383 384 385
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
386 387
{
	return id->current_gpu_reset_count !=
388
		atomic_read(&adev->gpu_reset_counter);
389 390
}

391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
411
	bool needs_flush = vm->use_cpu_for_update;
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
456 457 458 459
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
460 461
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
462
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
463
 *
464
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
465
 */
466
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
467
		      struct amdgpu_sync *sync, struct dma_fence *fence,
468
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
469 470
{
	struct amdgpu_device *adev = ring->adev;
471
	unsigned vmhub = ring->funcs->vmhub;
472
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
473
	uint64_t fence_context = adev->fence_context + ring->idx;
474
	struct dma_fence *updates = sync->last_vm_update;
475
	struct amdgpu_vm_id *id, *idle;
476
	struct dma_fence **fences;
477 478 479
	unsigned i;
	int r = 0;

480 481 482 483 484 485
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
486
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
487 488
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
489
		return -ENOMEM;
490
	}
491
	/* Check if we have an idle VMID */
492
	i = 0;
493
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
494 495
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
496
			break;
497
		++i;
498 499
	}

500
	/* If we can't find a idle VMID to use, wait till one becomes available */
501
	if (&idle->list == &id_mgr->ids_lru) {
502 503
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
504
		struct dma_fence_array *array;
505 506 507
		unsigned j;

		for (j = 0; j < i; ++j)
508
			dma_fence_get(fences[j]);
509

510
		array = dma_fence_array_create(i, fences, fence_context,
511 512 513
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
514
				dma_fence_put(fences[j]);
515 516 517 518 519 520 521
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
522
		dma_fence_put(&array->base);
523 524 525
		if (r)
			goto error;

526
		mutex_unlock(&id_mgr->lock);
527 528 529 530 531
		return 0;

	}
	kfree(fences);

532
	job->vm_needs_flush = vm->use_cpu_for_update;
533
	/* Check if we can use a VMID already assigned to this VM */
534
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
535
		struct dma_fence *flushed;
536
		bool needs_flush = vm->use_cpu_for_update;
537 538

		/* Check all the prerequisites to using this VMID */
539
		if (amdgpu_vm_had_gpu_reset(adev, id))
540
			continue;
541 542 543 544

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

545
		if (job->vm_pd_addr != id->pd_gpu_addr)
546 547
			continue;

548 549 550 551
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
552 553

		flushed  = id->flushed_updates;
554 555 556 557 558
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
559 560
			continue;

561 562 563
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
564 565 566
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
567

568 569 570 571
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
572

573 574 575 576
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
577

578
	};
579

580 581
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
582

583 584
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
585 586
	if (r)
		goto error;
587

588
	id->pd_gpu_addr = job->vm_pd_addr;
589 590
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
591
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
592

593 594 595 596 597 598 599 600
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

601
	job->vm_id = id - id_mgr->ids;
602
	trace_amdgpu_vm_grab_id(vm, ring, job);
603 604

error:
605
	mutex_unlock(&id_mgr->lock);
606
	return r;
A
Alex Deucher 已提交
607 608
}

609 610 611 612 613 614 615 616 617 618 619
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
620
		atomic_dec(&id_mgr->reserved_vmid_num);
621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
637 638 639 640 641 642 643
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
644 645 646 647 648 649 650 651 652 653 654 655
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

656 657 658 659 660 661
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
662
{
663
	const struct amdgpu_ip_block *ip_block;
664 665 666
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
667

668
	has_compute_vm_bug = false;
669 670

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
671 672 673 674 675 676 677 678 679
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
680

681 682 683 684 685
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
686
		else
687
			ring->has_compute_vm_bug = false;
688 689 690
	}
}

691 692
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
693
{
694 695 696 697 698
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
699
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
700 701 702 703 704 705 706 707 708 709 710

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
711

712 713
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
714

715
	return vm_flush_needed || gds_switch_needed;
716 717
}

718 719 720
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
721 722
}

A
Alex Deucher 已提交
723 724 725 726
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
727
 * @vm_id: vmid number to use
728
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
729
 *
730
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
731
 */
M
Monk Liu 已提交
732
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
733
{
734
	struct amdgpu_device *adev = ring->adev;
735 736 737
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
738
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
739 740 741 742 743 744
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
745
	bool vm_flush_needed = job->vm_needs_flush;
746
	unsigned patch_offset = 0;
747
	int r;
748

749 750 751 752
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
753

M
Monk Liu 已提交
754
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
755
		return 0;
756

757 758
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
759

M
Monk Liu 已提交
760 761 762
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

763
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
764
		struct dma_fence *fence;
765

766 767
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
768

769 770 771
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
772

773
		mutex_lock(&id_mgr->lock);
774 775
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
776
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
777
		mutex_unlock(&id_mgr->lock);
778
	}
779

780
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
800
	}
801
	return 0;
802 803 804 805 806 807 808 809 810 811
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
812 813
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
814
{
815 816
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
817

818
	atomic64_set(&id->owner, 0);
819 820 821 822 823 824
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
825 826
}

827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
847 848 849 850 851 852
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
853
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
854 855 856 857 858 859 860 861 862 863
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

864 865
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
866 867 868 869 870 871 872
			return bo_va;
		}
	}
	return NULL;
}

/**
873
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
874
 *
875
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
876 877 878 879 880 881 882 883 884
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
885 886 887
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
888
				  uint64_t flags)
A
Alex Deucher 已提交
889
{
890
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
891

892
	if (count < 3) {
893 894
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
895 896

	} else {
897
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
898 899 900 901
				      count, incr, flags);
	}
}

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
917
				   uint64_t flags)
918
{
919
	uint64_t src = (params->src + (addr >> 12) * 8);
920

921 922 923 924

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
925 926
}

A
Alex Deucher 已提交
927
/**
928
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
929
 *
930
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
931 932 933
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
934
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
935
 */
936
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
937 938 939
{
	uint64_t result;

940 941
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
942

943 944
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
945

946
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
947 948 949 950

	return result;
}

951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
969
	uint64_t value;
970

971 972
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

973
	for (i = 0; i < count; i++) {
974 975 976
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
977
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
978
					i, value, flags);
979 980 981 982
		addr += incr;
	}
}

983 984
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
985 986 987 988 989
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
990
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner);
991 992 993 994 995 996
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

997
/*
998
 * amdgpu_vm_update_level - update a single level in the hierarchy
999 1000 1001
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1002
 * @parent: parent directory
1003
 *
1004
 * Makes sure all entries in @parent are up to date.
1005 1006
 * Returns 0 for success, error for failure.
 */
1007 1008
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
1009
				  struct amdgpu_vm_pt *parent)
A
Alex Deucher 已提交
1010
{
1011
	struct amdgpu_bo *shadow;
1012 1013
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1014
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
1015
	unsigned count = 0, pt_idx, ndw = 0;
1016
	struct amdgpu_job *job;
1017
	struct amdgpu_pte_update_params params;
1018
	struct dma_fence *fence = NULL;
1019
	uint32_t incr;
C
Chunming Zhou 已提交
1020

A
Alex Deucher 已提交
1021 1022
	int r;

1023 1024
	if (!parent->entries)
		return 0;
1025

1026 1027
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1028
	shadow = parent->base.bo->shadow;
A
Alex Deucher 已提交
1029

1030
	if (vm->use_cpu_for_update) {
1031
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1032
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1033
		if (unlikely(r))
1034
			return r;
1035

1036 1037 1038 1039
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1040

1041 1042
		/* padding, etc. */
		ndw = 64;
1043

1044 1045 1046
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

1047
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1048 1049 1050 1051 1052 1053 1054 1055 1056

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1057 1058 1059
		if (r)
			return r;

1060 1061 1062
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1063

A
Alex Deucher 已提交
1064

1065 1066
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
1067 1068
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *bo = entry->base.bo;
A
Alex Deucher 已提交
1069 1070 1071 1072 1073
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1074 1075 1076 1077
		spin_lock(&vm->status_lock);
		list_del_init(&entry->base.vm_status);
		spin_unlock(&vm->status_lock);

A
Alex Deucher 已提交
1078
		pt = amdgpu_bo_gpu_offset(bo);
1079
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1080 1081 1082
		/* Don't update huge pages here */
		if ((parent->entries[pt_idx].addr & AMDGPU_PDE_PTE) ||
		    parent->entries[pt_idx].addr == (pt | AMDGPU_PTE_VALID))
1083 1084
			continue;

1085
		parent->entries[pt_idx].addr = pt | AMDGPU_PTE_VALID;
A
Alex Deucher 已提交
1086 1087

		pde = pd_addr + pt_idx * 8;
1088
		incr = amdgpu_bo_size(bo);
A
Alex Deucher 已提交
1089
		if (((last_pde + 8 * count) != pde) ||
1090 1091
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1092 1093

			if (count) {
1094
				if (shadow)
1095 1096 1097 1098 1099 1100 1101 1102 1103
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1104 1105 1106 1107
			}

			count = 1;
			last_pde = pde;
1108
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1109 1110 1111 1112 1113 1114
			last_pt = pt;
		} else {
			++count;
		}
	}

1115
	if (count) {
1116
		if (vm->root.base.bo->shadow)
1117 1118
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1119

1120 1121
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1122
	}
A
Alex Deucher 已提交
1123

1124 1125 1126 1127 1128
	if (!vm->use_cpu_for_update) {
		if (params.ib->length_dw == 0) {
			amdgpu_job_free(job);
		} else {
			amdgpu_ring_pad_ib(ring, params.ib);
1129 1130
			amdgpu_sync_resv(adev, &job->sync,
					 parent->base.bo->tbo.resv,
1131
					 AMDGPU_FENCE_OWNER_VM);
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141
			if (shadow)
				amdgpu_sync_resv(adev, &job->sync,
						 shadow->tbo.resv,
						 AMDGPU_FENCE_OWNER_VM);

			WARN_ON(params.ib->length_dw > ndw);
			r = amdgpu_job_submit(job, ring, &vm->entity,
					AMDGPU_FENCE_OWNER_VM, &fence);
			if (r)
				goto error_free;
1142

1143
			amdgpu_bo_fence(parent->base.bo, fence, true);
1144 1145 1146 1147
			dma_fence_put(vm->last_dir_update);
			vm->last_dir_update = dma_fence_get(fence);
			dma_fence_put(fence);
		}
1148
	}
A
Alex Deucher 已提交
1149 1150

	return 0;
C
Chunming Zhou 已提交
1151 1152

error_free:
1153
	amdgpu_job_free(job);
1154
	return r;
A
Alex Deucher 已提交
1155 1156
}

1157 1158 1159 1160 1161 1162 1163
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
1164 1165
static void amdgpu_vm_invalidate_level(struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent)
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1176
		if (!entry->base.bo)
1177 1178 1179
			continue;

		entry->addr = ~0ULL;
1180 1181 1182 1183
		spin_lock(&vm->status_lock);
		list_move(&entry->base.vm_status, &vm->relocated);
		spin_unlock(&vm->status_lock);
		amdgpu_vm_invalidate_level(vm, entry);
1184 1185 1186
	}
}

1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1199 1200
	int r;

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->relocated)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);

		bo = bo_base->bo->parent;
		if (bo) {
			struct amdgpu_vm_bo_base *parent;
			struct amdgpu_vm_pt *pt;

			parent = list_first_entry(&bo->va,
						  struct amdgpu_vm_bo_base,
						  bo_list);
			pt = container_of(parent, struct amdgpu_vm_pt, base);

			r = amdgpu_vm_update_level(adev, vm, pt);
			if (r) {
				amdgpu_vm_invalidate_level(vm, &vm->root);
				return r;
			}
			spin_lock(&vm->status_lock);
		} else {
			spin_lock(&vm->status_lock);
			list_del_init(&bo_base->vm_status);
		}
	}
	spin_unlock(&vm->status_lock);
1233

1234 1235 1236 1237 1238 1239
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

1240
	return r;
1241 1242
}

1243
/**
1244
 * amdgpu_vm_find_entry - find the entry for an address
1245 1246 1247
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1248 1249
 * @entry: resulting entry or NULL
 * @parent: parent entry
1250
 *
1251
 * Find the vm_pt entry and it's parent for the given address.
1252
 */
1253 1254 1255
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1256 1257 1258
{
	unsigned idx, level = p->adev->vm_manager.num_level;

1259 1260 1261
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1262
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1263
		idx %= amdgpu_bo_size((*entry)->base.bo) / 8;
1264 1265
		*parent = *entry;
		*entry = &(*entry)->entries[idx];
1266 1267 1268
	}

	if (level)
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1284 1285 1286 1287 1288
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1289 1290 1291 1292 1293 1294 1295
{
	bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
	uint64_t pd_addr, pde;

	/* In the case of a mixed PT the PDE must point to it*/
	if (p->adev->asic_type < CHIP_VEGA10 ||
	    nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
1296
	    p->src ||
1297 1298
	    !(flags & AMDGPU_PTE_VALID)) {

1299
		dst = amdgpu_bo_gpu_offset(entry->base.bo);
1300 1301 1302
		dst = amdgpu_gart_get_vm_pde(p->adev, dst);
		flags = AMDGPU_PTE_VALID;
	} else {
1303
		/* Set the huge page flag to stop scanning at this PDE */
1304 1305 1306
		flags |= AMDGPU_PDE_PTE;
	}

1307
	if (entry->addr == (dst | flags))
1308
		return;
1309

1310
	entry->addr = (dst | flags);
1311 1312

	if (use_cpu_update) {
1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
		/* In case a huge page is replaced with a system
		 * memory mapping, p->pages_addr != NULL and
		 * amdgpu_vm_cpu_set_ptes would try to translate dst
		 * through amdgpu_vm_map_gart. But dst is already a
		 * GPU address (of the page table). Disable
		 * amdgpu_vm_map_gart temporarily.
		 */
		dma_addr_t *tmp;

		tmp = p->pages_addr;
		p->pages_addr = NULL;

1325
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1326 1327
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
1328 1329

		p->pages_addr = tmp;
1330
	} else {
1331 1332
		if (parent->base.bo->shadow) {
			pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
1333 1334 1335
			pde = pd_addr + (entry - parent->entries) * 8;
			amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
		}
1336
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1337 1338 1339
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
	}
1340 1341
}

A
Alex Deucher 已提交
1342 1343 1344
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1345
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1346 1347 1348
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1349
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1350 1351
 * @flags: mapping flags
 *
1352
 * Update the page tables in the range @start - @end.
1353
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1354
 */
1355
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1356
				  uint64_t start, uint64_t end,
1357
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1358
{
1359 1360
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1361

1362
	uint64_t addr, pe_start;
1363
	struct amdgpu_bo *pt;
1364
	unsigned nptes;
1365
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
A
Alex Deucher 已提交
1366 1367

	/* walk over the address space and update the page tables */
1368 1369 1370 1371 1372 1373 1374
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1375

A
Alex Deucher 已提交
1376 1377 1378
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1379
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1380

1381 1382
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1383 1384
		/* We don't need to update PTEs for huge pages */
		if (entry->addr & AMDGPU_PDE_PTE)
1385 1386
			continue;

1387
		pt = entry->base.bo;
1388
		if (use_cpu_update) {
1389
			pe_start = (unsigned long)amdgpu_bo_kptr(pt);
1390 1391 1392 1393 1394 1395 1396
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1397
			pe_start = amdgpu_bo_gpu_offset(pt);
1398
		}
A
Alex Deucher 已提交
1399

1400 1401 1402
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1403 1404
	}

1405
	return 0;
1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1417
 * Returns 0 for success, -EINVAL for failure.
1418
 */
1419
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1420
				uint64_t start, uint64_t end,
1421
				uint64_t dst, uint64_t flags)
1422
{
1423 1424
	int r;

1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1443
	unsigned pages_per_frag = params->adev->vm_manager.fragment_size;
1444 1445
	uint64_t frag_flags = AMDGPU_PTE_FRAG(pages_per_frag);
	uint64_t frag_align = 1 << pages_per_frag;
1446 1447 1448 1449 1450

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1451
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1452 1453
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1454 1455 1456

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1457 1458 1459 1460
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1461 1462 1463 1464
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1465 1466 1467 1468
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1469 1470 1471 1472

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1473
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1474
	}
1475
	return r;
A
Alex Deucher 已提交
1476 1477 1478 1479 1480 1481
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1482
 * @exclusive: fence we need to sync to
1483
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1484
 * @vm: requested vm
1485 1486 1487
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1488 1489 1490
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1491
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1492 1493 1494
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1495
				       struct dma_fence *exclusive,
1496
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1497
				       struct amdgpu_vm *vm,
1498
				       uint64_t start, uint64_t last,
1499
				       uint64_t flags, uint64_t addr,
1500
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1501
{
1502
	struct amdgpu_ring *ring;
1503
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1504
	unsigned nptes, ncmds, ndw;
1505
	struct amdgpu_job *job;
1506
	struct amdgpu_pte_update_params params;
1507
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1508 1509
	int r;

1510 1511
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1512
	params.vm = vm;
1513

1514 1515 1516 1517
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1518 1519 1520 1521 1522 1523 1524 1525
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1526
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1527 1528 1529 1530 1531 1532 1533 1534 1535
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1536
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1537

1538
	nptes = last - start + 1;
A
Alex Deucher 已提交
1539 1540 1541 1542 1543

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1544
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1545 1546 1547 1548

	/* padding, etc. */
	ndw = 64;

1549 1550 1551
	/* one PDE write for each huge page */
	ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;

1552
	if (pages_addr) {
1553 1554
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1555

1556
		/* and also PTEs */
A
Alex Deucher 已提交
1557 1558
		ndw += nptes * 2;

1559 1560
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1561 1562 1563 1564 1565 1566
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1567 1568

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1569 1570
	}

1571 1572
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1573
		return r;
1574

1575
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1576

1577
	if (pages_addr) {
1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1591
		addr = 0;
1592 1593
	}

1594 1595 1596 1597
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1598
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1599 1600 1601
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1602

1603
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1604 1605 1606
	if (r)
		goto error_free;

1607 1608 1609
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1610

1611 1612
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1613 1614
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1615 1616
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1617

1618
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1619 1620
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1621
	return 0;
C
Chunming Zhou 已提交
1622 1623

error_free:
1624
	amdgpu_job_free(job);
1625
	amdgpu_vm_invalidate_level(vm, &vm->root);
1626
	return r;
A
Alex Deucher 已提交
1627 1628
}

1629 1630 1631 1632
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1633
 * @exclusive: fence we need to sync to
1634
 * @pages_addr: DMA addresses to use for mapping
1635 1636
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1637
 * @flags: HW flags for the mapping
1638
 * @nodes: array of drm_mm_nodes with the MC addresses
1639 1640 1641 1642 1643 1644 1645
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1646
				      struct dma_fence *exclusive,
1647
				      dma_addr_t *pages_addr,
1648 1649
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1650
				      uint64_t flags,
1651
				      struct drm_mm_node *nodes,
1652
				      struct dma_fence **fence)
1653
{
1654
	uint64_t pfn, start = mapping->start;
1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1665 1666 1667
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1668 1669 1670
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1671 1672 1673 1674 1675 1676
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1677 1678
	trace_amdgpu_vm_bo_update(mapping);

1679 1680 1681 1682 1683 1684
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1685
	}
1686

1687 1688 1689
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1690

1691 1692 1693 1694 1695 1696 1697 1698
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1699

1700
		if (pages_addr) {
1701
			max_entries = min(max_entries, 16ull * 1024ull);
1702 1703 1704 1705 1706 1707
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1708
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1709
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, pages_addr, vm,
1710 1711 1712 1713 1714
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1715 1716 1717 1718 1719
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1720
		start = last + 1;
1721

1722
	} while (unlikely(start != mapping->last + 1));
1723 1724 1725 1726

	return 0;
}

A
Alex Deucher 已提交
1727 1728 1729 1730 1731
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1732
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1733 1734 1735 1736 1737 1738
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1739
			bool clear)
A
Alex Deucher 已提交
1740
{
1741 1742
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1743
	struct amdgpu_bo_va_mapping *mapping;
1744
	dma_addr_t *pages_addr = NULL;
1745
	struct ttm_mem_reg *mem;
1746
	struct drm_mm_node *nodes;
1747
	struct dma_fence *exclusive;
1748
	uint64_t flags;
A
Alex Deucher 已提交
1749 1750
	int r;

1751
	if (clear || !bo_va->base.bo) {
1752
		mem = NULL;
1753
		nodes = NULL;
1754 1755
		exclusive = NULL;
	} else {
1756 1757
		struct ttm_dma_tt *ttm;

1758
		mem = &bo_va->base.bo->tbo.mem;
1759 1760
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1761 1762
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1763
			pages_addr = ttm->dma_address;
1764
		}
1765
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1766 1767
	}

1768
	if (bo)
1769
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1770
	else
1771
		flags = 0x0;
A
Alex Deucher 已提交
1772

1773 1774
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1775
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1776

1777 1778
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1779
	}
1780 1781

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1782
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1783
					       mapping, flags, nodes,
1784
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1785 1786 1787 1788
		if (r)
			return r;
	}

1789 1790 1791 1792
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
1793 1794
	}

A
Alex Deucher 已提交
1795
	spin_lock(&vm->status_lock);
1796
	list_del_init(&bo_va->base.vm_status);
A
Alex Deucher 已提交
1797 1798
	spin_unlock(&vm->status_lock);

1799 1800 1801 1802 1803 1804
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1805 1806
	}

A
Alex Deucher 已提交
1807 1808 1809
	return 0;
}

1810 1811 1812 1813 1814 1815 1816 1817 1818
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1819
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1820 1821 1822 1823
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1824
/**
1825
 * amdgpu_vm_prt_get - add a PRT user
1826 1827 1828
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1829 1830 1831
	if (!adev->gart.gart_funcs->set_prt)
		return;

1832 1833 1834 1835
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1836 1837 1838 1839 1840
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1841
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1842 1843 1844
		amdgpu_vm_update_prt_state(adev);
}

1845
/**
1846
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1847 1848 1849 1850 1851
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1852
	amdgpu_vm_prt_put(cb->adev);
1853 1854 1855
	kfree(cb);
}

1856 1857 1858 1859 1860 1861
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1862
	struct amdgpu_prt_cb *cb;
1863

1864 1865 1866 1867
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1868 1869 1870 1871 1872
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1873
		amdgpu_vm_prt_put(adev);
1874 1875 1876 1877 1878 1879 1880 1881
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1897 1898 1899 1900
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1901

1902 1903 1904 1905 1906 1907 1908 1909 1910 1911
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1912
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1913 1914 1915
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1916

1917 1918 1919 1920 1921 1922 1923 1924 1925
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1926
	}
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1938 1939
}

A
Alex Deucher 已提交
1940 1941 1942 1943 1944
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1945 1946
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1947 1948 1949 1950 1951 1952 1953
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1954 1955
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1956 1957
{
	struct amdgpu_bo_va_mapping *mapping;
1958
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1959
	int r;
Y
Yong Zhao 已提交
1960
	uint64_t init_pte_value = 0;
A
Alex Deucher 已提交
1961 1962 1963 1964 1965

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1966

Y
Yong Zhao 已提交
1967 1968 1969
		if (vm->pte_support_ats)
			init_pte_value = AMDGPU_PTE_SYSTEM;

1970
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1971
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1972
						init_pte_value, 0, &f);
1973
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1974
		if (r) {
1975
			dma_fence_put(f);
A
Alex Deucher 已提交
1976
			return r;
1977
		}
1978
	}
A
Alex Deucher 已提交
1979

1980 1981 1982 1983 1984
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1985
	}
1986

A
Alex Deucher 已提交
1987 1988 1989 1990 1991
	return 0;

}

/**
1992
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1993 1994 1995
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1996
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
1997
 *
1998
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
1999 2000
 * Returns 0 for success.
 *
2001
 * PTs have to be reserved!
A
Alex Deucher 已提交
2002
 */
2003 2004 2005
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
			   struct amdgpu_vm *vm,
			   struct amdgpu_sync *sync)
A
Alex Deucher 已提交
2006
{
2007
	struct amdgpu_bo_va *bo_va = NULL;
2008
	bool clear;
2009
	int r = 0;
A
Alex Deucher 已提交
2010 2011

	spin_lock(&vm->status_lock);
2012 2013
	while (!list_empty(&vm->moved)) {
		bo_va = list_first_entry(&vm->moved,
2014
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
2015
		spin_unlock(&vm->status_lock);
2016

2017 2018 2019 2020
		/* Per VM BOs never need to bo cleared in the page tables */
		clear = bo_va->base.bo->tbo.resv != vm->root.base.bo->tbo.resv;

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
2021 2022 2023 2024 2025 2026 2027
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

2028
	if (bo_va)
2029
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
2030 2031

	return r;
A
Alex Deucher 已提交
2032 2033 2034 2035 2036 2037 2038 2039 2040
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2041
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2057 2058 2059 2060 2061
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
2062
	bo_va->ref_count = 1;
2063 2064
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2065

2066
	if (bo)
2067
		list_add_tail(&bo_va->base.bo_list, &bo->va);
A
Alex Deucher 已提交
2068 2069 2070 2071

	return bo_va;
}

2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		spin_lock(&vm->status_lock);
		list_move(&bo_va->base.vm_status, &vm->moved);
		spin_unlock(&vm->status_lock);
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2115
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2116 2117 2118 2119
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2120
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2121
{
2122
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2123 2124
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2125 2126
	uint64_t eaddr;

2127 2128
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2129
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2130 2131
		return -EINVAL;

A
Alex Deucher 已提交
2132
	/* make sure object fit at this offset */
2133
	eaddr = saddr + size - 1;
2134
	if (saddr >= eaddr ||
2135
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2136 2137 2138 2139 2140
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2141 2142
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2143 2144
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2145
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2146
			tmp->start, tmp->last + 1);
2147
		return -EINVAL;
A
Alex Deucher 已提交
2148 2149 2150
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2151 2152
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2153

2154 2155
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2156 2157 2158
	mapping->offset = offset;
	mapping->flags = flags;

2159
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2185
	struct amdgpu_bo *bo = bo_va->base.bo;
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2197
	    (bo && offset + size > amdgpu_bo_size(bo)))
2198 2199 2200 2201 2202 2203 2204
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2205
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2206 2207 2208 2209 2210 2211 2212 2213
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2214 2215
	mapping->start = saddr;
	mapping->last = eaddr;
2216 2217 2218
	mapping->offset = offset;
	mapping->flags = flags;

2219
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2220

A
Alex Deucher 已提交
2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2234
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2235 2236 2237 2238 2239 2240
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2241
	struct amdgpu_vm *vm = bo_va->base.vm;
2242
	bool valid = true;
A
Alex Deucher 已提交
2243

2244
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2245

2246
	list_for_each_entry(mapping, &bo_va->valids, list) {
2247
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2248 2249 2250
			break;
	}

2251 2252 2253 2254
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2255
			if (mapping->start == saddr)
2256 2257 2258
				break;
		}

2259
		if (&mapping->list == &bo_va->invalids)
2260
			return -ENOENT;
A
Alex Deucher 已提交
2261
	}
2262

A
Alex Deucher 已提交
2263
	list_del(&mapping->list);
2264
	amdgpu_vm_it_remove(mapping, &vm->va);
2265
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2266

2267
	if (valid)
A
Alex Deucher 已提交
2268
		list_add(&mapping->list, &vm->freed);
2269
	else
2270 2271
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2272 2273 2274 2275

	return 0;
}

2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2303
	INIT_LIST_HEAD(&before->list);
2304 2305 2306 2307 2308 2309

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2310
	INIT_LIST_HEAD(&after->list);
2311 2312

	/* Now gather all removed mappings */
2313 2314
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2315
		/* Remember mapping split at the start */
2316 2317 2318
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2319 2320 2321 2322 2323 2324
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2325 2326 2327
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2328
			after->offset = tmp->offset;
2329
			after->offset += after->start - tmp->start;
2330 2331 2332 2333 2334 2335
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2336 2337

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2338 2339 2340 2341
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2342
		amdgpu_vm_it_remove(tmp, &vm->va);
2343 2344
		list_del(&tmp->list);

2345 2346 2347 2348
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2349 2350 2351 2352 2353

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2354 2355
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2356
		amdgpu_vm_it_insert(before, &vm->va);
2357 2358 2359 2360 2361 2362 2363
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2364
	if (!list_empty(&after->list)) {
2365
		amdgpu_vm_it_insert(after, &vm->va);
2366 2367 2368 2369 2370 2371 2372 2373 2374
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2375 2376 2377 2378 2379 2380
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2381
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2382 2383 2384 2385 2386 2387 2388
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2389
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2390

2391
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2392 2393

	spin_lock(&vm->status_lock);
2394
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2395 2396
	spin_unlock(&vm->status_lock);

2397
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2398
		list_del(&mapping->list);
2399
		amdgpu_vm_it_remove(mapping, &vm->va);
2400
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2401 2402 2403 2404
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2405
		amdgpu_vm_it_remove(mapping, &vm->va);
2406 2407
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2408
	}
2409

2410
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2421
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2422 2423
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2424
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2425
{
2426 2427 2428
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2429 2430
		struct amdgpu_vm *vm = bo_base->vm;

2431
		bo_base->moved = true;
2432 2433
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
2434 2435 2436 2437 2438
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2439 2440 2441 2442
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

2443 2444 2445 2446 2447
		if (bo->tbo.type == ttm_bo_type_kernel) {
			spin_lock(&bo_base->vm->status_lock);
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
			spin_unlock(&bo_base->vm->status_lock);
2448
			continue;
2449
		}
2450

2451
		spin_lock(&bo_base->vm->status_lock);
2452
		list_move(&bo_base->vm_status, &bo_base->vm->moved);
2453
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2454 2455 2456
	}
}

2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485
 * amdgpu_vm_set_fragment_size - adjust fragment size in PTE
 *
 * @adev: amdgpu_device pointer
 * @fragment_size_default: the default fragment size if it's set auto
 */
void amdgpu_vm_set_fragment_size(struct amdgpu_device *adev, uint32_t fragment_size_default)
{
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
}

/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2486 2487 2488 2489
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2490
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size, uint32_t fragment_size_default)
2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

2505 2506 2507 2508 2509
	amdgpu_vm_set_fragment_size(adev, fragment_size_default);

	DRM_INFO("vm size is %llu GB, block size is %u-bit, fragment size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size,
		adev->vm_manager.fragment_size);
2510 2511
}

A
Alex Deucher 已提交
2512 2513 2514 2515 2516
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2517
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2518
 *
2519
 * Init @vm fields.
A
Alex Deucher 已提交
2520
 */
2521 2522
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2523 2524
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2525
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2526 2527
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2528
	struct amd_sched_rq *rq;
2529
	int r, i;
2530
	u64 flags;
Y
Yong Zhao 已提交
2531
	uint64_t init_pde_value = 0;
A
Alex Deucher 已提交
2532 2533

	vm->va = RB_ROOT;
2534
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2535 2536
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2537
	spin_lock_init(&vm->status_lock);
2538
	INIT_LIST_HEAD(&vm->evicted);
2539
	INIT_LIST_HEAD(&vm->relocated);
2540
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2541
	INIT_LIST_HEAD(&vm->freed);
2542

2543
	/* create scheduler entity for page table updates */
2544 2545 2546 2547

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2548 2549 2550 2551
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2552
		return r;
2553

Y
Yong Zhao 已提交
2554 2555 2556
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2557 2558
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2559 2560 2561 2562 2563 2564

		if (adev->asic_type == CHIP_RAVEN) {
			vm->pte_support_ats = true;
			init_pde_value = AMDGPU_PTE_SYSTEM | AMDGPU_PDE_PTE;
		}
	} else
2565 2566 2567 2568 2569 2570
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2571
	vm->last_dir_update = NULL;
2572

2573 2574 2575 2576 2577 2578 2579 2580
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2581
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2582
			     AMDGPU_GEM_DOMAIN_VRAM,
2583
			     flags,
2584
			     NULL, NULL, init_pde_value, &vm->root.base.bo);
A
Alex Deucher 已提交
2585
	if (r)
2586 2587
		goto error_free_sched_entity;

2588 2589 2590
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
	INIT_LIST_HEAD(&vm->root.base.vm_status);
2591 2592

	if (vm->use_cpu_for_update) {
2593
		r = amdgpu_bo_reserve(vm->root.base.bo, false);
2594 2595 2596
		if (r)
			goto error_free_root;

2597 2598 2599 2600 2601
		r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
		if (r)
			goto error_free_root;
		amdgpu_bo_unreserve(vm->root.base.bo);
	}
A
Alex Deucher 已提交
2602 2603

	return 0;
2604

2605
error_free_root:
2606 2607 2608
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2609 2610 2611 2612 2613

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2614 2615
}

2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

2627 2628 2629 2630 2631
	if (level->base.bo) {
		list_del(&level->base.bo_list);
		list_del(&level->base.vm_status);
		amdgpu_bo_unref(&level->base.bo->shadow);
		amdgpu_bo_unref(&level->base.bo);
2632 2633 2634 2635 2636 2637
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2638
	kvfree(level->entries);
2639 2640
}

A
Alex Deucher 已提交
2641 2642 2643 2644 2645 2646
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2647
 * Tear down @vm.
A
Alex Deucher 已提交
2648 2649 2650 2651 2652
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2653
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2654
	int i;
A
Alex Deucher 已提交
2655

2656
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2657

A
Alex Deucher 已提交
2658 2659 2660
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2661
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2662
		list_del(&mapping->list);
2663
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2664 2665 2666
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2667
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2668
			amdgpu_vm_prt_fini(adev, vm);
2669
			prt_fini_needed = false;
2670
		}
2671

A
Alex Deucher 已提交
2672
		list_del(&mapping->list);
2673
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2674 2675
	}

2676
	amdgpu_vm_free_levels(&vm->root);
2677
	dma_fence_put(vm->last_dir_update);
2678 2679
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2680
}
2681

2682 2683 2684 2685 2686 2687 2688 2689 2690
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2691 2692 2693 2694 2695
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2696

2697 2698
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2699
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2700

2701 2702 2703 2704 2705 2706
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2707
	}
2708

2709 2710
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2711 2712 2713
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2714
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2715
	atomic64_set(&adev->vm_manager.client_counter, 0);
2716
	spin_lock_init(&adev->vm_manager.prt_lock);
2717
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2735 2736
}

2737 2738 2739 2740 2741 2742 2743 2744 2745
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2746
	unsigned i, j;
2747

2748 2749 2750
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2751

2752 2753 2754 2755 2756 2757 2758 2759
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2760
	}
2761
}
C
Chunming Zhou 已提交
2762 2763 2764 2765

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2766 2767 2768
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2769 2770 2771

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2772 2773 2774 2775 2776 2777
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2778
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2779
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2780 2781 2782 2783 2784 2785 2786
		break;
	default:
		return -EINVAL;
	}

	return 0;
}