amdgpu_vm.c 74.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111 112 113 114 115 116

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
117
	void *kptr;
118 119
};

120 121 122
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
123
struct amdgpu_prt_cb {
124 125 126 127

	/**
	 * @adev: amdgpu device
	 */
128
	struct amdgpu_device *adev;
129 130 131 132

	/**
	 * @cb: callback
	 */
133 134 135
	struct dma_fence_cb cb;
};

136 137 138 139 140 141 142 143 144 145
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
146 147 148 149 150 151 152 153 154 155 156 157 158
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

159 160 161
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&base->vm_status, &vm->relocated);

162 163 164 165 166 167 168 169 170 171 172 173 174 175 176
	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
	list_move_tail(&base->vm_status, &vm->evicted);
}

177 178 179 180
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
181
 * @level: VMPT level
182
 *
183 184
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
185 186 187 188
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
189 190 191 192 193 194 195
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
196
			adev->vm_manager.block_size;
197 198 199 200 201 202 203 204 205
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
206 207
}

A
Alex Deucher 已提交
208
/**
209
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
210 211
 *
 * @adev: amdgpu_device pointer
212
 * @level: VMPT level
A
Alex Deucher 已提交
213
 *
214 215
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
216
 */
217 218
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
219
{
220 221
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
222

223
	if (level == adev->vm_manager.root_level)
224
		/* For the root directory */
225
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
226
	else if (level != AMDGPU_VM_PTB)
227 228 229
		/* Everything in between */
		return 512;
	else
230
		/* For the page tables on the leaves */
231
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
232 233 234
}

/**
235
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
236 237
 *
 * @adev: amdgpu_device pointer
238
 * @level: VMPT level
A
Alex Deucher 已提交
239
 *
240 241
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
242
 */
243
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
244
{
245
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
246 247 248
}

/**
249
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
250 251
 *
 * @vm: vm providing the BOs
252
 * @validated: head of validation list
253
 * @entry: entry to add
A
Alex Deucher 已提交
254 255
 *
 * Add the page directory to the list of BOs to
256
 * validate for command submission.
A
Alex Deucher 已提交
257
 */
258 259 260
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
261
{
262
	entry->robj = vm->root.base.bo;
263
	entry->priority = 0;
264
	entry->tv.bo = &entry->robj->tbo;
265
	entry->tv.shared = true;
266
	entry->user_pages = NULL;
267 268
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
269

270
/**
271
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
272
 *
273
 * @adev: amdgpu device pointer
274
 * @vm: vm providing the BOs
275 276 277 278
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
279 280 281
 *
 * Returns:
 * Validation result.
282
 */
283 284 285
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
286
{
287
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
288 289
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
290

291 292
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
293

294 295 296
		r = validate(param, bo);
		if (r)
			break;
297

298
		if (bo->parent) {
299
			spin_lock(&glob->lru_lock);
300
			ttm_bo_move_to_lru_tail(&bo->tbo, NULL);
301
			if (bo->shadow)
302
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo, NULL);
303 304
			spin_unlock(&glob->lru_lock);
		}
305

306 307
		if (bo->tbo.type != ttm_bo_type_kernel) {
			spin_lock(&vm->moved_lock);
308
			list_move(&bo_base->vm_status, &vm->moved);
309 310
			spin_unlock(&vm->moved_lock);
		} else {
311
			list_move(&bo_base->vm_status, &vm->relocated);
312
		}
313 314
	}

315 316 317 318 319 320 321
	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

322
		ttm_bo_move_to_lru_tail(&bo->tbo, NULL);
323
		if (bo->shadow)
324
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo, NULL);
325 326 327
	}
	spin_unlock(&glob->lru_lock);

328
	return r;
329 330
}

331
/**
332
 * amdgpu_vm_ready - check VM is ready for updates
333
 *
334
 * @vm: VM to check
A
Alex Deucher 已提交
335
 *
336
 * Check if all VM PDs/PTs are ready for updates
337 338 339
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
340
 */
341
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
342
{
343
	return list_empty(&vm->evicted);
344 345
}

346 347 348 349
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
350
 * @vm: VM to clear BO from
351 352
 * @bo: BO to clear
 * @level: level this BO is at
353
 * @pte_support_ats: indicate ATS support from PTE
354 355
 *
 * Root PD needs to be reserved when calling this.
356 357 358
 *
 * Returns:
 * 0 on success, errno otherwise.
359 360
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
361 362
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
363 364 365
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
366
	unsigned entries, ats_entries;
367 368
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
369
	uint64_t addr;
370 371
	int r;

372 373 374 375 376 377 378 379 380 381 382 383 384
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
385
	} else {
386
		ats_entries = 0;
387 388
	}

389
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
390 391 392 393 394 395 396 397 398 399 400 401 402

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

403
	addr = amdgpu_bo_gpu_offset(bo);
404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

420 421 422
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
423 424 425 426 427
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

428 429
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
430 431 432 433 434
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
435 436 437 438 439

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

440 441 442 443 444 445 446 447 448
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

449
/**
450 451 452 453
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
454
 * @parent: parent PT
455 456
 * @saddr: start of the address range
 * @eaddr: end of the address range
457 458
 * @level: VMPT level
 * @ats: indicate ATS support from PTE
459 460
 *
 * Make sure the page directories and page tables are allocated
461 462 463
 *
 * Returns:
 * 0 on success, errno otherwise.
464 465 466 467 468
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
469
				  unsigned level, bool ats)
470
{
471
	unsigned shift = amdgpu_vm_level_shift(adev, level);
472
	unsigned pt_idx, from, to;
473
	u64 flags;
474
	int r;
475 476 477 478

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
479 480 481
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
482 483 484 485 486
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

487 488 489 490 491
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
492 493

	++level;
494 495
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
496

497
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
498 499
	if (vm->root.base.bo->shadow)
		flags |= AMDGPU_GEM_CREATE_SHADOW;
500 501 502
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
503
		flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
504

505 506
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
507
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
508 509 510
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

511
		if (!entry->base.bo) {
512 513 514 515 516 517 518 519 520 521
			struct amdgpu_bo_param bp;

			memset(&bp, 0, sizeof(bp));
			bp.size = amdgpu_vm_bo_size(adev, level);
			bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
			bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
			bp.flags = flags;
			bp.type = ttm_bo_type_kernel;
			bp.resv = resv;
			r = amdgpu_bo_create(adev, &bp, &pt);
522 523 524
			if (r)
				return r;

525
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
526
			if (r) {
527
				amdgpu_bo_unref(&pt->shadow);
528 529 530 531
				amdgpu_bo_unref(&pt);
				return r;
			}

532 533 534
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
535
					amdgpu_bo_unref(&pt->shadow);
536 537 538 539 540
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

541 542 543
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
544
			pt->parent = amdgpu_bo_ref(parent->base.bo);
545

546
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
547 548
		}

549
		if (level < AMDGPU_VM_PTB) {
550 551 552 553
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
554
						   sub_eaddr, level, ats);
555 556 557 558 559 560 561 562
			if (r)
				return r;
		}
	}

	return 0;
}

563 564 565 566 567 568 569 570 571
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
572 573 574
 *
 * Returns:
 * 0 on success, errno otherwise.
575 576 577 578 579 580
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
581
	bool ats = false;
582 583 584 585 586 587

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
588 589 590

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
591 592 593 594

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

595 596 597 598 599 600
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

601
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
602
				      adev->vm_manager.root_level, ats);
603 604
}

605 606 607 608 609 610
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
611
{
612
	const struct amdgpu_ip_block *ip_block;
613 614 615
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
616

617
	has_compute_vm_bug = false;
618

619
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
620 621 622 623 624 625 626 627 628
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
629

630 631 632 633 634
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
635
		else
636
			ring->has_compute_vm_bug = false;
637 638 639
	}
}

640 641 642 643 644 645 646 647 648
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
649 650
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
651
{
652 653
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
654 655
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
656
	bool gds_switch_needed;
657
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
658

659
	if (job->vmid == 0)
660
		return false;
661
	id = &id_mgr->ids[job->vmid];
662 663 664 665 666 667 668
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
669

670
	if (amdgpu_vmid_had_gpu_reset(adev, id))
671
		return true;
A
Alex Xie 已提交
672

673
	return vm_flush_needed || gds_switch_needed;
674 675
}

A
Alex Deucher 已提交
676 677 678 679
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
680
 * @job:  related job
681
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
682
 *
683
 * Emit a VM flush when it is necessary.
684 685 686
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
687
 */
M
Monk Liu 已提交
688
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
689
{
690
	struct amdgpu_device *adev = ring->adev;
691
	unsigned vmhub = ring->funcs->vmhub;
692
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
693
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
694
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
695 696 697 698 699 700
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
701
	bool vm_flush_needed = job->vm_needs_flush;
702 703 704 705
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
706
	unsigned patch_offset = 0;
707
	int r;
708

709
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
710 711
		gds_switch_needed = true;
		vm_flush_needed = true;
712
		pasid_mapping_needed = true;
713
	}
714

715 716 717 718 719
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
720
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
721
		return 0;
722

723 724
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
725

M
Monk Liu 已提交
726 727 728
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

729
	if (vm_flush_needed) {
730
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
731
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
732 733 734 735
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
736

737
	if (vm_flush_needed || pasid_mapping_needed) {
738
		r = amdgpu_fence_emit(ring, &fence, 0);
739 740
		if (r)
			return r;
741
	}
742

743
	if (vm_flush_needed) {
744
		mutex_lock(&id_mgr->lock);
745
		dma_fence_put(id->last_flush);
746 747 748
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
749
		mutex_unlock(&id_mgr->lock);
750
	}
751

752 753 754 755 756 757 758
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

759
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
760 761 762 763 764 765
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
766
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
767 768 769 770 771 772 773 774 775 776 777 778
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
779
	}
780
	return 0;
781 782
}

A
Alex Deucher 已提交
783 784 785 786 787 788
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
789
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
790 791 792 793
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
794 795 796
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
797 798 799 800 801 802
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

803 804
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
805 806 807 808 809 810 811
			return bo_va;
		}
	}
	return NULL;
}

/**
812
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
813
 *
814
 * @params: see amdgpu_pte_update_params definition
815
 * @bo: PD/PT to update
A
Alex Deucher 已提交
816 817 818 819 820 821 822 823 824
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
825
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
826
				  struct amdgpu_bo *bo,
827 828
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
829
				  uint64_t flags)
A
Alex Deucher 已提交
830
{
831
	pe += amdgpu_bo_gpu_offset(bo);
832
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
833

834
	if (count < 3) {
835 836
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
837 838

	} else {
839
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
840 841 842 843
				      count, incr, flags);
	}
}

844 845 846 847
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
848
 * @bo: PD/PT to update
849 850 851 852 853 854 855 856 857
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
858
				   struct amdgpu_bo *bo,
859 860
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
861
				   uint64_t flags)
862
{
863
	uint64_t src = (params->src + (addr >> 12) * 8);
864

865
	pe += amdgpu_bo_gpu_offset(bo);
866 867 868
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
869 870
}

A
Alex Deucher 已提交
871
/**
872
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
873
 *
874
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
875 876 877
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
878 879 880 881
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
882
 */
883
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
884 885 886
{
	uint64_t result;

887 888
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
889

890 891
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
892

893
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
894 895 896 897

	return result;
}

898 899 900 901
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
902
 * @bo: PD/PT to update
903 904 905 906 907 908 909 910 911
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
912
				   struct amdgpu_bo *bo,
913 914 915 916 917
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
918
	uint64_t value;
919

920 921
	pe += (unsigned long)amdgpu_bo_kptr(bo);

922 923
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

924
	for (i = 0; i < count; i++) {
925 926 927
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
928 929
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
930 931 932 933
		addr += incr;
	}
}

934 935 936 937 938 939 940 941 942 943 944

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
945 946
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
947 948 949 950 951
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
952
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
953 954 955 956 957 958
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

959
/*
960
 * amdgpu_vm_update_pde - update a single level in the hierarchy
961
 *
962
 * @param: parameters for the update
963
 * @vm: requested vm
964
 * @parent: parent directory
965
 * @entry: entry to update
966
 *
967
 * Makes sure the requested entry in parent is up to date.
968
 */
969 970 971 972
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
973
{
974
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
975 976
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
977

978 979 980
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
981

982
	for (level = 0, pbo = bo->parent; pbo; ++level)
983 984
		pbo = pbo->parent;

985
	level += params->adev->vm_manager.root_level;
986
	pt = amdgpu_bo_gpu_offset(entry->base.bo);
987
	flags = AMDGPU_PTE_VALID;
988
	amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
989 990 991 992
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
993 994
}

995 996 997
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
998 999
 * @adev: amdgpu_device pointer
 * @vm: related vm
1000
 * @parent: parent PD
1001
 * @level: VMPT level
1002 1003 1004
 *
 * Mark all PD level as invalid after an error.
 */
1005 1006 1007 1008
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1009
{
1010
	unsigned pt_idx, num_entries;
1011 1012 1013 1014 1015

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1016 1017
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1018 1019
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1020
		if (!entry->base.bo)
1021 1022
			continue;

1023 1024
		if (!entry->base.moved)
			list_move(&entry->base.vm_status, &vm->relocated);
1025
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1026 1027 1028
	}
}

1029 1030 1031 1032 1033 1034 1035
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1036 1037 1038
 *
 * Returns:
 * 0 for success, error for failure.
1039 1040 1041 1042
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1043 1044 1045
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1046
	int r = 0;
1047

1048 1049 1050 1051 1052 1053 1054 1055
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
1056 1057 1058 1059 1060 1061 1062 1063
		struct amdgpu_vm_bo_base *bo_base;

		list_for_each_entry(bo_base, &vm->relocated, vm_status) {
			r = amdgpu_bo_kmap(bo_base->bo, NULL);
			if (unlikely(r))
				return r;
		}

1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1079
	while (!list_empty(&vm->relocated)) {
1080 1081
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
1082 1083 1084 1085 1086
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
1087
		bo_base->moved = false;
1088
		list_del_init(&bo_base->vm_status);
1089 1090

		bo = bo_base->bo->parent;
1091
		if (!bo)
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1104
	}
1105

1106 1107 1108
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1109
		amdgpu_asic_flush_hdp(adev, NULL);
1110 1111 1112 1113 1114 1115 1116
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1117
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1118 1119 1120 1121 1122 1123
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1124 1125
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1126 1127 1128 1129 1130 1131
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1132 1133
	}

1134 1135 1136 1137 1138 1139
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1140 1141
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1142
	amdgpu_job_free(job);
1143
	return r;
1144 1145
}

1146
/**
1147
 * amdgpu_vm_find_entry - find the entry for an address
1148 1149 1150
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1151 1152
 * @entry: resulting entry or NULL
 * @parent: parent entry
1153
 *
1154
 * Find the vm_pt entry and it's parent for the given address.
1155
 */
1156 1157 1158
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1159
{
1160
	unsigned level = p->adev->vm_manager.root_level;
1161

1162 1163 1164
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1165
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1166

1167
		*parent = *entry;
1168 1169
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1170 1171
	}

1172
	if (level != AMDGPU_VM_PTB)
1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1188 1189 1190 1191 1192
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1193
{
1194
	uint64_t pde;
1195 1196

	/* In the case of a mixed PT the PDE must point to it*/
1197 1198
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1199
		/* Set the huge page flag to stop scanning at this PDE */
1200 1201 1202
		flags |= AMDGPU_PDE_PTE;
	}

1203 1204 1205 1206 1207 1208
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			list_move(&entry->base.vm_status, &p->vm->relocated);
		}
1209
		return;
1210
	}
1211

1212
	entry->huge = true;
1213
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1214

1215 1216 1217 1218
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1219 1220
}

A
Alex Deucher 已提交
1221 1222 1223
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1224
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1225 1226
 * @start: start of GPU address range
 * @end: end of GPU address range
1227
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1228 1229
 * @flags: mapping flags
 *
1230
 * Update the page tables in the range @start - @end.
1231 1232 1233
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1234
 */
1235
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1236
				  uint64_t start, uint64_t end,
1237
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1238
{
1239 1240
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1241

1242
	uint64_t addr, pe_start;
1243
	struct amdgpu_bo *pt;
1244
	unsigned nptes;
A
Alex Deucher 已提交
1245 1246

	/* walk over the address space and update the page tables */
1247 1248 1249 1250 1251 1252 1253
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1254

A
Alex Deucher 已提交
1255 1256 1257
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1258
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1259

1260 1261
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1262
		/* We don't need to update PTEs for huge pages */
1263
		if (entry->huge)
1264 1265
			continue;

1266
		pt = entry->base.bo;
1267 1268 1269 1270 1271
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1272
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1273 1274
	}

1275
	return 0;
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1287 1288 1289
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1290
 */
1291
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1292
				uint64_t start, uint64_t end,
1293
				uint64_t dst, uint64_t flags)
1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1313 1314
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1315 1316

	/* system pages are non continuously */
1317
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1318
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1319

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1337 1338
		if (r)
			return r;
1339

1340 1341
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1342
	}
1343 1344

	return 0;
A
Alex Deucher 已提交
1345 1346 1347 1348 1349 1350
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1351
 * @exclusive: fence we need to sync to
1352
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1353
 * @vm: requested vm
1354 1355 1356
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1357 1358 1359
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1360
 * Fill in the page table entries between @start and @last.
1361 1362 1363
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1364 1365
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1366
				       struct dma_fence *exclusive,
1367
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1368
				       struct amdgpu_vm *vm,
1369
				       uint64_t start, uint64_t last,
1370
				       uint64_t flags, uint64_t addr,
1371
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1372
{
1373
	struct amdgpu_ring *ring;
1374
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1375
	unsigned nptes, ncmds, ndw;
1376
	struct amdgpu_job *job;
1377
	struct amdgpu_pte_update_params params;
1378
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1379 1380
	int r;

1381 1382
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1383
	params.vm = vm;
1384

1385 1386 1387 1388
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1389 1390 1391 1392 1393 1394 1395 1396
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1397
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1398 1399 1400 1401 1402 1403 1404 1405 1406
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1407
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1408

1409
	nptes = last - start + 1;
A
Alex Deucher 已提交
1410 1411

	/*
1412
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1413
	 *  entries or 2k dwords (whatever is smaller)
1414 1415
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1416
	 */
1417 1418 1419 1420
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1421 1422 1423 1424

	/* padding, etc. */
	ndw = 64;

1425
	if (pages_addr) {
1426
		/* copy commands needed */
1427
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1428

1429
		/* and also PTEs */
A
Alex Deucher 已提交
1430 1431
		ndw += nptes * 2;

1432 1433
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1434 1435
	} else {
		/* set page commands needed */
1436
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1437

1438
		/* extra commands for begin/end fragments */
1439 1440 1441 1442
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1443 1444

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1445 1446
	}

1447 1448
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1449
		return r;
1450

1451
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1452

1453
	if (pages_addr) {
1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1467
		addr = 0;
1468 1469
	}

1470
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1471 1472 1473
	if (r)
		goto error_free;

1474
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1475
			     owner, false);
1476 1477
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1478

1479
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1480 1481 1482
	if (r)
		goto error_free;

1483 1484 1485
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1486

1487 1488
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1489
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1490 1491
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1492

1493
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1494 1495
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1496
	return 0;
C
Chunming Zhou 已提交
1497 1498

error_free:
1499
	amdgpu_job_free(job);
1500
	return r;
A
Alex Deucher 已提交
1501 1502
}

1503 1504 1505 1506
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1507
 * @exclusive: fence we need to sync to
1508
 * @pages_addr: DMA addresses to use for mapping
1509 1510
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1511
 * @flags: HW flags for the mapping
1512
 * @nodes: array of drm_mm_nodes with the MC addresses
1513 1514 1515 1516
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1517 1518 1519
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1520 1521
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1522
				      struct dma_fence *exclusive,
1523
				      dma_addr_t *pages_addr,
1524 1525
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1526
				      uint64_t flags,
1527
				      struct drm_mm_node *nodes,
1528
				      struct dma_fence **fence)
1529
{
1530
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1531
	uint64_t pfn, start = mapping->start;
1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1542 1543 1544
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1545 1546 1547
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1548 1549 1550 1551 1552 1553
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1554 1555
	trace_amdgpu_vm_bo_update(mapping);

1556 1557 1558 1559 1560 1561
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1562
	}
1563

1564
	do {
1565
		dma_addr_t *dma_addr = NULL;
1566 1567
		uint64_t max_entries;
		uint64_t addr, last;
1568

1569 1570 1571
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1572
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1573 1574 1575 1576
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1577

1578
		if (pages_addr) {
1579 1580
			uint64_t count;

1581
			max_entries = min(max_entries, 16ull * 1024ull);
1582
			for (count = 1;
1583
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1584
			     ++count) {
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1597
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1598 1599
			}

1600 1601
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1602
			addr += pfn << PAGE_SHIFT;
1603 1604
		}

1605
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1606
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1607 1608 1609 1610 1611
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1612
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1613 1614 1615 1616
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1617
		start = last + 1;
1618

1619
	} while (unlikely(start != mapping->last + 1));
1620 1621 1622 1623

	return 0;
}

A
Alex Deucher 已提交
1624 1625 1626 1627 1628
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1629
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1630 1631
 *
 * Fill in the page table entries for @bo_va.
1632 1633 1634
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1635 1636 1637
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1638
			bool clear)
A
Alex Deucher 已提交
1639
{
1640 1641
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1642
	struct amdgpu_bo_va_mapping *mapping;
1643
	dma_addr_t *pages_addr = NULL;
1644
	struct ttm_mem_reg *mem;
1645
	struct drm_mm_node *nodes;
1646
	struct dma_fence *exclusive, **last_update;
1647
	uint64_t flags;
A
Alex Deucher 已提交
1648 1649
	int r;

1650
	if (clear || !bo) {
1651
		mem = NULL;
1652
		nodes = NULL;
1653 1654
		exclusive = NULL;
	} else {
1655 1656
		struct ttm_dma_tt *ttm;

1657
		mem = &bo->tbo.mem;
1658 1659
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1660
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1661
			pages_addr = ttm->dma_address;
1662
		}
1663
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1664 1665
	}

1666
	if (bo)
1667
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1668
	else
1669
		flags = 0x0;
A
Alex Deucher 已提交
1670

1671 1672 1673 1674 1675
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1676 1677
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1678
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1679

1680 1681
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1682
	}
1683 1684

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1685
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1686
					       mapping, flags, nodes,
1687
					       last_update);
A
Alex Deucher 已提交
1688 1689 1690 1691
		if (r)
			return r;
	}

1692 1693 1694
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1695
		amdgpu_asic_flush_hdp(adev, NULL);
1696 1697
	}

1698
	spin_lock(&vm->moved_lock);
1699
	list_del_init(&bo_va->base.vm_status);
1700
	spin_unlock(&vm->moved_lock);
1701

1702 1703 1704 1705
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1706 1707 1708 1709 1710 1711 1712 1713
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
			list_add_tail(&bo_va->base.vm_status, &vm->evicted);
		else
			list_add(&bo_va->base.vm_status, &vm->idle);
	}
A
Alex Deucher 已提交
1714

1715 1716 1717 1718 1719 1720
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1721 1722
	}

A
Alex Deucher 已提交
1723 1724 1725
	return 0;
}

1726 1727
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1728 1729
 *
 * @adev: amdgpu_device pointer
1730 1731 1732 1733 1734 1735 1736
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1737
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1738
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1739 1740 1741
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1742
/**
1743
 * amdgpu_vm_prt_get - add a PRT user
1744 1745
 *
 * @adev: amdgpu_device pointer
1746 1747 1748
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1749
	if (!adev->gmc.gmc_funcs->set_prt)
1750 1751
		return;

1752 1753 1754 1755
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1756 1757
/**
 * amdgpu_vm_prt_put - drop a PRT user
1758 1759
 *
 * @adev: amdgpu_device pointer
1760 1761 1762
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1763
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1764 1765 1766
		amdgpu_vm_update_prt_state(adev);
}

1767
/**
1768
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1769 1770
 *
 * @fence: fence for the callback
1771
 * @_cb: the callback function
1772 1773 1774 1775 1776
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1777
	amdgpu_vm_prt_put(cb->adev);
1778 1779 1780
	kfree(cb);
}

1781 1782
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1783 1784 1785
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1786 1787 1788 1789
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1790
	struct amdgpu_prt_cb *cb;
1791

1792
	if (!adev->gmc.gmc_funcs->set_prt)
1793 1794 1795
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1796 1797 1798 1799 1800
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1801
		amdgpu_vm_prt_put(adev);
1802 1803 1804 1805 1806 1807 1808 1809
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1825 1826 1827 1828
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1829

1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1840
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1841 1842 1843
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1844

1845 1846 1847 1848 1849 1850 1851 1852 1853
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1854
	}
1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1866 1867
}

A
Alex Deucher 已提交
1868 1869 1870 1871 1872
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1873 1874
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1875 1876 1877
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
1878 1879 1880 1881
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
1882 1883
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1884 1885
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1886 1887
{
	struct amdgpu_bo_va_mapping *mapping;
1888
	uint64_t init_pte_value = 0;
1889
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1890 1891 1892 1893 1894 1895
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1896

1897
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1898
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1899

1900
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1901
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1902
						init_pte_value, 0, &f);
1903
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1904
		if (r) {
1905
			dma_fence_put(f);
A
Alex Deucher 已提交
1906
			return r;
1907
		}
1908
	}
A
Alex Deucher 已提交
1909

1910 1911 1912 1913 1914
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1915
	}
1916

A
Alex Deucher 已提交
1917 1918 1919 1920 1921
	return 0;

}

/**
1922
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1923 1924 1925 1926
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1927
 * Make sure all BOs which are moved are updated in the PTs.
1928 1929 1930
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
1931
 *
1932
 * PTs have to be reserved!
A
Alex Deucher 已提交
1933
 */
1934
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1935
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1936
{
1937 1938
	struct amdgpu_bo_va *bo_va, *tmp;
	struct list_head moved;
1939
	bool clear;
1940
	int r;
A
Alex Deucher 已提交
1941

1942
	INIT_LIST_HEAD(&moved);
1943
	spin_lock(&vm->moved_lock);
1944 1945
	list_splice_init(&vm->moved, &moved);
	spin_unlock(&vm->moved_lock);
1946

1947 1948
	list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
		struct reservation_object *resv = bo_va->base.bo->tbo.resv;
1949

1950
		/* Per VM BOs never need to bo cleared in the page tables */
1951 1952 1953
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1954
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1955 1956 1957 1958
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1959 1960

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
1961 1962 1963 1964
		if (r) {
			spin_lock(&vm->moved_lock);
			list_splice(&moved, &vm->moved);
			spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
1965
			return r;
1966
		}
A
Alex Deucher 已提交
1967

1968 1969 1970
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
1971 1972
	}

1973
	return 0;
A
Alex Deucher 已提交
1974 1975 1976 1977 1978 1979 1980 1981 1982
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1983
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1984
 * Add @bo to the list of bos associated with the vm
1985 1986 1987
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2001
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2002

A
Alex Deucher 已提交
2003
	bo_va->ref_count = 1;
2004 2005
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2006

A
Alex Deucher 已提交
2007 2008 2009
	return bo_va;
}

2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2027
	mapping->bo_va = bo_va;
2028 2029 2030 2031 2032 2033
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2034 2035
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
2036
		spin_lock(&vm->moved_lock);
2037
		list_move(&bo_va->base.vm_status, &vm->moved);
2038
		spin_unlock(&vm->moved_lock);
2039 2040 2041 2042
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2043 2044 2045 2046 2047 2048 2049
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2050
 * @size: BO size in bytes
A
Alex Deucher 已提交
2051 2052 2053
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2054 2055 2056
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2057
 *
2058
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2059 2060 2061 2062
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2063
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2064
{
2065
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2066 2067
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2068 2069
	uint64_t eaddr;

2070 2071
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2072
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2073 2074
		return -EINVAL;

A
Alex Deucher 已提交
2075
	/* make sure object fit at this offset */
2076
	eaddr = saddr + size - 1;
2077
	if (saddr >= eaddr ||
2078
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2079 2080 2081 2082 2083
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2084 2085
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2086 2087
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2088
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2089
			tmp->start, tmp->last + 1);
2090
		return -EINVAL;
A
Alex Deucher 已提交
2091 2092 2093
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2094 2095
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2096

2097 2098
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2099 2100 2101
	mapping->offset = offset;
	mapping->flags = flags;

2102
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2114
 * @size: BO size in bytes
2115 2116 2117 2118
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2119 2120 2121
 *
 * Returns:
 * 0 for success, error for failure.
2122 2123 2124 2125 2126 2127 2128 2129 2130
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2131
	struct amdgpu_bo *bo = bo_va->base.bo;
2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2143
	    (bo && offset + size > amdgpu_bo_size(bo)))
2144 2145 2146 2147 2148 2149 2150
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2151
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2152 2153 2154 2155 2156 2157 2158 2159
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2160 2161
	mapping->start = saddr;
	mapping->last = eaddr;
2162 2163 2164
	mapping->offset = offset;
	mapping->flags = flags;

2165
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2166

A
Alex Deucher 已提交
2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2178 2179 2180
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2181
 *
2182
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2183 2184 2185 2186 2187 2188
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2189
	struct amdgpu_vm *vm = bo_va->base.vm;
2190
	bool valid = true;
A
Alex Deucher 已提交
2191

2192
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2193

2194
	list_for_each_entry(mapping, &bo_va->valids, list) {
2195
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2196 2197 2198
			break;
	}

2199 2200 2201 2202
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2203
			if (mapping->start == saddr)
2204 2205 2206
				break;
		}

2207
		if (&mapping->list == &bo_va->invalids)
2208
			return -ENOENT;
A
Alex Deucher 已提交
2209
	}
2210

A
Alex Deucher 已提交
2211
	list_del(&mapping->list);
2212
	amdgpu_vm_it_remove(mapping, &vm->va);
2213
	mapping->bo_va = NULL;
2214
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2215

2216
	if (valid)
A
Alex Deucher 已提交
2217
		list_add(&mapping->list, &vm->freed);
2218
	else
2219 2220
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2221 2222 2223 2224

	return 0;
}

2225 2226 2227 2228 2229 2230 2231 2232 2233
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2234 2235 2236
 *
 * Returns:
 * 0 for success, error for failure.
2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2254
	INIT_LIST_HEAD(&before->list);
2255 2256 2257 2258 2259 2260

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2261
	INIT_LIST_HEAD(&after->list);
2262 2263

	/* Now gather all removed mappings */
2264 2265
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2266
		/* Remember mapping split at the start */
2267 2268 2269
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2270 2271
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2272 2273
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2274 2275 2276
		}

		/* Remember mapping split at the end */
2277 2278 2279
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2280
			after->offset = tmp->offset;
2281
			after->offset += after->start - tmp->start;
2282
			after->flags = tmp->flags;
2283 2284
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2285 2286 2287 2288
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2289 2290

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2291 2292 2293 2294
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2295
		amdgpu_vm_it_remove(tmp, &vm->va);
2296 2297
		list_del(&tmp->list);

2298 2299 2300 2301
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2302

2303
		tmp->bo_va = NULL;
2304 2305 2306 2307
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2308 2309
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2310
		amdgpu_vm_it_insert(before, &vm->va);
2311 2312 2313 2314 2315 2316 2317
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2318
	if (!list_empty(&after->list)) {
2319
		amdgpu_vm_it_insert(after, &vm->va);
2320 2321 2322 2323 2324 2325 2326 2327 2328
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2329 2330 2331 2332
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2333
 * @addr: the address
2334 2335
 *
 * Find a mapping by it's address.
2336 2337 2338 2339
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2340 2341 2342 2343 2344 2345 2346
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2376 2377 2378 2379 2380 2381
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2382
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2383 2384 2385 2386 2387 2388 2389
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2390
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2391

2392
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2393

2394
	spin_lock(&vm->moved_lock);
2395
	list_del(&bo_va->base.vm_status);
2396
	spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2397

2398
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2399
		list_del(&mapping->list);
2400
		amdgpu_vm_it_remove(mapping, &vm->va);
2401
		mapping->bo_va = NULL;
2402
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2403 2404 2405 2406
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2407
		amdgpu_vm_it_remove(mapping, &vm->va);
2408 2409
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2410
	}
2411

2412
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2413 2414 2415 2416 2417 2418 2419 2420
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2421
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2422
 *
2423
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2424 2425
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2426
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2427
{
2428 2429
	struct amdgpu_vm_bo_base *bo_base;

2430 2431 2432 2433
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2434
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2435
		struct amdgpu_vm *vm = bo_base->vm;
2436
		bool was_moved = bo_base->moved;
2437

2438
		bo_base->moved = true;
2439
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2440 2441 2442 2443 2444
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2445 2446 2447
			continue;
		}

2448
		if (was_moved)
2449 2450
			continue;

2451 2452 2453 2454 2455 2456 2457
		if (bo->tbo.type == ttm_bo_type_kernel) {
			list_move(&bo_base->vm_status, &vm->relocated);
		} else {
			spin_lock(&bo_base->vm->moved_lock);
			list_move(&bo_base->vm_status, &vm->moved);
			spin_unlock(&bo_base->vm->moved_lock);
		}
A
Alex Deucher 已提交
2458 2459 2460
	}
}

2461 2462 2463 2464 2465 2466 2467 2468
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2482 2483
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2484 2485 2486
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
2487 2488 2489 2490
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2491
 */
2492
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2493 2494
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2495
{
2496 2497 2498
	uint64_t tmp;

	/* adjust vm size first */
2499 2500 2501
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2502
		vm_size = amdgpu_vm_size;
2503 2504 2505 2506 2507 2508
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2509 2510

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2511 2512

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2513 2514
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2515 2516
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2530
	/* block size depends on vm size and hw setup*/
2531
	if (amdgpu_vm_block_size != -1)
2532
		adev->vm_manager.block_size =
2533 2534 2535 2536 2537
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2538
	else
2539
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2540

2541 2542 2543 2544
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2545

2546 2547 2548
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2549
		 adev->vm_manager.fragment_size);
2550 2551
}

A
Alex Deucher 已提交
2552 2553 2554 2555 2556
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2557
 * @vm_context: Indicates if it GFX or Compute context
2558
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2559
 *
2560
 * Init @vm fields.
2561 2562 2563
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2564
 */
2565
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2566
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2567
{
2568
	struct amdgpu_bo_param bp;
2569
	struct amdgpu_bo *root;
A
Alex Deucher 已提交
2570
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2571
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2572
	unsigned long size;
2573
	uint64_t flags;
2574
	int r, i;
A
Alex Deucher 已提交
2575

2576
	vm->va = RB_ROOT_CACHED;
2577 2578
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2579
	INIT_LIST_HEAD(&vm->evicted);
2580
	INIT_LIST_HEAD(&vm->relocated);
2581
	spin_lock_init(&vm->moved_lock);
2582
	INIT_LIST_HEAD(&vm->moved);
2583
	INIT_LIST_HEAD(&vm->idle);
A
Alex Deucher 已提交
2584
	INIT_LIST_HEAD(&vm->freed);
2585

2586
	/* create scheduler entity for page table updates */
2587 2588
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2589
	if (r)
2590
		return r;
2591

Y
Yong Zhao 已提交
2592 2593 2594
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2595 2596
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2597

2598
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2599
			vm->pte_support_ats = true;
2600
	} else {
2601 2602
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2603
	}
2604 2605
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2606
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2607
		  "CPU update of VM recommended only for large BAR system\n");
2608
	vm->last_update = NULL;
2609

2610
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2611 2612
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
2613
	else if (vm_context != AMDGPU_VM_CONTEXT_COMPUTE)
2614
		flags |= AMDGPU_GEM_CREATE_SHADOW;
2615

2616
	size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
2617 2618 2619 2620 2621 2622 2623
	memset(&bp, 0, sizeof(bp));
	bp.size = size;
	bp.byte_align = align;
	bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
	bp.flags = flags;
	bp.type = ttm_bo_type_kernel;
	bp.resv = NULL;
2624
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2625
	if (r)
2626 2627
		goto error_free_sched_entity;

2628
	r = amdgpu_bo_reserve(root, true);
2629 2630 2631
	if (r)
		goto error_free_root;

2632
	r = amdgpu_vm_clear_bo(adev, vm, root,
2633 2634
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2635 2636 2637
	if (r)
		goto error_unreserve;

2638
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2639
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2640

2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2652 2653
	}

2654
	INIT_KFIFO(vm->faults);
2655
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2656 2657

	return 0;
2658

2659 2660 2661
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2662
error_free_root:
2663 2664 2665
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2666 2667

error_free_sched_entity:
2668
	drm_sched_entity_destroy(&vm->entity);
2669 2670

	return r;
A
Alex Deucher 已提交
2671 2672
}

2673 2674 2675
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2676 2677 2678
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2679 2680 2681 2682 2683 2684 2685 2686 2687
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
2688
 * setting.
2689
 *
2690 2691
 * Returns:
 * 0 for success, -errno for errors.
2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724
 */
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
		goto error;
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
			goto error;
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2725
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		vm->pasid = 0;
	}

2738 2739 2740
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

2741 2742 2743 2744 2745
error:
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2746 2747 2748
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2749 2750 2751
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2752 2753 2754
 *
 * Free the page directory or page table level and all sub levels.
 */
2755 2756 2757
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2758
{
2759
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2760

2761 2762 2763 2764 2765
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2766 2767
	}

2768 2769 2770 2771
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2772

2773
	kvfree(parent->entries);
2774 2775
}

A
Alex Deucher 已提交
2776 2777 2778 2779 2780 2781
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2782
 * Tear down @vm.
A
Alex Deucher 已提交
2783 2784 2785 2786 2787
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2788
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2789
	struct amdgpu_bo *root;
2790
	u64 fault;
2791
	int i, r;
A
Alex Deucher 已提交
2792

2793 2794
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2795 2796 2797 2798
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2799 2800 2801 2802 2803 2804 2805 2806
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2807
	drm_sched_entity_destroy(&vm->entity);
2808

2809
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2810 2811
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2812 2813
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2814
		list_del(&mapping->list);
2815
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2816 2817 2818
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2819
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2820
			amdgpu_vm_prt_fini(adev, vm);
2821
			prt_fini_needed = false;
2822
		}
2823

A
Alex Deucher 已提交
2824
		list_del(&mapping->list);
2825
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2826 2827
	}

2828 2829 2830 2831 2832
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2833 2834
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2835 2836 2837
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2838
	dma_fence_put(vm->last_update);
2839
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2840
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2841
}
2842

2843 2844 2845 2846 2847 2848
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
2849 2850 2851 2852
 * This function is expected to be called in interrupt context.
 *
 * Returns:
 * True if there was fault credit, false otherwise
2853 2854 2855 2856 2857 2858 2859 2860
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2861
	if (!vm) {
2862
		/* VM not found, can't track fault credit */
2863
		spin_unlock(&adev->vm_manager.pasid_lock);
2864
		return true;
2865
	}
2866 2867

	/* No lock needed. only accessed by IRQ handler */
2868
	if (!vm->fault_credit) {
2869
		/* Too many faults in this VM */
2870
		spin_unlock(&adev->vm_manager.pasid_lock);
2871
		return false;
2872
	}
2873 2874

	vm->fault_credit--;
2875
	spin_unlock(&adev->vm_manager.pasid_lock);
2876 2877 2878
	return true;
}

2879 2880 2881 2882 2883 2884 2885 2886 2887
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2888
	unsigned i;
2889

2890
	amdgpu_vmid_mgr_init(adev);
2891

2892 2893
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2894 2895 2896
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2897
	spin_lock_init(&adev->vm_manager.prt_lock);
2898
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2899 2900 2901 2902 2903 2904

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
2905
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
2906 2907 2908 2909 2910 2911 2912 2913 2914 2915
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2916 2917
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2918 2919
}

2920 2921 2922 2923 2924 2925 2926 2927 2928
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2929 2930 2931
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2932
	amdgpu_vmid_mgr_fini(adev);
2933
}
C
Chunming Zhou 已提交
2934

2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
2945 2946 2947
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2948 2949 2950
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2951 2952 2953

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2954
		/* current, we only have requirement to reserve vmid from gfxhub */
2955
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2956 2957 2958
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2959
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2960
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2961 2962 2963 2964 2965 2966 2967
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
 * @dev: drm device pointer
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

	spin_unlock(&adev->vm_manager.pasid_lock);
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}