amdgpu_vm.c 79.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111 112 113 114 115 116

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
117
	void *kptr;
118 119
};

120 121 122
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
123
struct amdgpu_prt_cb {
124 125 126 127

	/**
	 * @adev: amdgpu device
	 */
128
	struct amdgpu_device *adev;
129 130 131 132

	/**
	 * @cb: callback
	 */
133 134 135
	struct dma_fence_cb cb;
};

136 137 138 139
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
140
 * @level: VMPT level
141
 *
142 143
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
144 145 146 147
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
148 149 150 151 152 153 154
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
155
			adev->vm_manager.block_size;
156 157 158 159 160 161 162 163 164
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
165 166
}

A
Alex Deucher 已提交
167
/**
168
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
169 170
 *
 * @adev: amdgpu_device pointer
171
 * @level: VMPT level
A
Alex Deucher 已提交
172
 *
173 174
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
175
 */
176 177
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
178
{
179 180
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
181

182
	if (level == adev->vm_manager.root_level)
183
		/* For the root directory */
184
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
185
	else if (level != AMDGPU_VM_PTB)
186 187 188
		/* Everything in between */
		return 512;
	else
189
		/* For the page tables on the leaves */
190
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
191 192 193
}

/**
194
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
195 196
 *
 * @adev: amdgpu_device pointer
197
 * @level: VMPT level
A
Alex Deucher 已提交
198
 *
199 200
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
201
 */
202
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
203
{
204
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295
/**
 * amdgpu_vm_bo_evicted - vm_bo is evicted
 *
 * @vm_bo: vm_bo which is evicted
 *
 * State for PDs/PTs and per VM BOs which are not at the location they should
 * be.
 */
static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
{
	struct amdgpu_vm *vm = vm_bo->vm;
	struct amdgpu_bo *bo = vm_bo->bo;

	vm_bo->moved = true;
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&vm_bo->vm_status, &vm->evicted);
	else
		list_move_tail(&vm_bo->vm_status, &vm->evicted);
}

/**
 * amdgpu_vm_bo_relocated - vm_bo is reloacted
 *
 * @vm_bo: vm_bo which is relocated
 *
 * State for PDs/PTs which needs to update their parent PD.
 */
static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
}

/**
 * amdgpu_vm_bo_moved - vm_bo is moved
 *
 * @vm_bo: vm_bo which is moved
 *
 * State for per VM BOs which are moved, but that change is not yet reflected
 * in the page tables.
 */
static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
}

/**
 * amdgpu_vm_bo_idle - vm_bo is idle
 *
 * @vm_bo: vm_bo which is now idle
 *
 * State for PDs/PTs and per VM BOs which have gone through the state machine
 * and are now idle.
 */
static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
	vm_bo->moved = false;
}

/**
 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
 *
 * @vm_bo: vm_bo which is now invalidated
 *
 * State for normal BOs which are invalidated and that change not yet reflected
 * in the PTs.
 */
static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

/**
 * amdgpu_vm_bo_done - vm_bo is done
 *
 * @vm_bo: vm_bo which is now done
 *
 * State for normal BOs which are invalidated and that change has been updated
 * in the PTs.
 */
static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_del_init(&vm_bo->vm_status);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	vm->bulk_moveable = false;
	if (bo->tbo.type == ttm_bo_type_kernel)
324
		amdgpu_vm_bo_relocated(base);
325
	else
326
		amdgpu_vm_bo_idle(base);
327 328 329 330 331 332 333 334 335 336

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
337
	amdgpu_vm_bo_evicted(base);
338 339
}

A
Alex Deucher 已提交
340
/**
341
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
342 343
 *
 * @vm: vm providing the BOs
344
 * @validated: head of validation list
345
 * @entry: entry to add
A
Alex Deucher 已提交
346 347
 *
 * Add the page directory to the list of BOs to
348
 * validate for command submission.
A
Alex Deucher 已提交
349
 */
350 351 352
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
353
{
354
	entry->robj = vm->root.base.bo;
355
	entry->priority = 0;
356
	entry->tv.bo = &entry->robj->tbo;
357
	entry->tv.shared = true;
358
	entry->user_pages = NULL;
359 360
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
361

362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

403
/**
404
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
405
 *
406
 * @adev: amdgpu device pointer
407
 * @vm: vm providing the BOs
408 409 410 411
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
412 413 414
 *
 * Returns:
 * Validation result.
415
 */
416 417 418
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
419
{
420 421
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
422

423 424
	vm->bulk_moveable &= list_empty(&vm->evicted);

425 426
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
427

428 429 430
		r = validate(param, bo);
		if (r)
			break;
431

432
		if (bo->tbo.type != ttm_bo_type_kernel) {
433
			amdgpu_vm_bo_moved(bo_base);
434
		} else {
435 436 437 438
			if (vm->use_cpu_for_update)
				r = amdgpu_bo_kmap(bo, NULL);
			else
				r = amdgpu_ttm_alloc_gart(&bo->tbo);
439 440
			if (r)
				break;
441 442 443 444 445
			if (bo->shadow) {
				r = amdgpu_ttm_alloc_gart(&bo->shadow->tbo);
				if (r)
					break;
			}
446
			amdgpu_vm_bo_relocated(bo_base);
447
		}
448 449
	}

450
	return r;
451 452
}

453
/**
454
 * amdgpu_vm_ready - check VM is ready for updates
455
 *
456
 * @vm: VM to check
A
Alex Deucher 已提交
457
 *
458
 * Check if all VM PDs/PTs are ready for updates
459 460 461
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
462
 */
463
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
464
{
465
	return list_empty(&vm->evicted);
466 467
}

468 469 470 471
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
472
 * @vm: VM to clear BO from
473 474
 * @bo: BO to clear
 * @level: level this BO is at
475
 * @pte_support_ats: indicate ATS support from PTE
476 477
 *
 * Root PD needs to be reserved when calling this.
478 479 480
 *
 * Returns:
 * 0 on success, errno otherwise.
481 482
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
483 484
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
485 486 487
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
488
	unsigned entries, ats_entries;
489 490
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
491
	uint64_t addr;
492 493
	int r;

494 495 496 497 498 499
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
500
			ats_entries = AMDGPU_GMC_HOLE_START >> ats_entries;
501 502 503 504 505 506
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
507
	} else {
508
		ats_entries = 0;
509 510
	}

511
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
512 513 514 515 516 517 518 519 520

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

521 522 523 524
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r)
		return r;

525 526 527 528
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

529
	addr = amdgpu_bo_gpu_offset(bo);
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

546 547 548
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
549 550 551 552 553
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

554 555
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
556 557 558 559 560
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
561 562 563 564 565

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

566 567 568 569 570 571 572 573 574
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

575 576 577 578 579 580 581 582 583 584 585 586 587 588 589
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
590 591 592 593 594 595
	if (bp->size <= PAGE_SIZE && adev->asic_type >= CHIP_VEGA10 &&
	    adev->flags & AMD_IS_APU)
		bp->domain |= AMDGPU_GEM_DOMAIN_GTT;
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
596 597
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
598 599
	else if (!vm->root.base.bo || vm->root.base.bo->shadow)
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
600 601 602 603 604
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

605
/**
606 607 608 609
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
610
 * @parent: parent PT
611 612
 * @saddr: start of the address range
 * @eaddr: end of the address range
613 614
 * @level: VMPT level
 * @ats: indicate ATS support from PTE
615 616
 *
 * Make sure the page directories and page tables are allocated
617 618 619
 *
 * Returns:
 * 0 on success, errno otherwise.
620 621 622 623 624
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
625
				  unsigned level, bool ats)
626
{
627
	unsigned shift = amdgpu_vm_level_shift(adev, level);
628
	struct amdgpu_bo_param bp;
629
	unsigned pt_idx, from, to;
630
	int r;
631 632 633 634

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
635 636 637
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
638 639 640 641
		if (!parent->entries)
			return -ENOMEM;
	}

642 643 644 645 646
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
647 648

	++level;
649 650
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
651

652
	amdgpu_vm_bo_param(adev, vm, level, &bp);
653

654 655 656 657 658
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

659
		if (!entry->base.bo) {
660
			r = amdgpu_bo_create(adev, &bp, &pt);
661 662 663
			if (r)
				return r;

664
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
665
			if (r) {
666
				amdgpu_bo_unref(&pt->shadow);
667 668 669 670
				amdgpu_bo_unref(&pt);
				return r;
			}

671 672 673
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
674
					amdgpu_bo_unref(&pt->shadow);
675 676 677 678 679
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

680 681 682
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
683
			pt->parent = amdgpu_bo_ref(parent->base.bo);
684

685
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
686 687
		}

688
		if (level < AMDGPU_VM_PTB) {
689 690 691 692
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
693
						   sub_eaddr, level, ats);
694 695 696 697 698 699 700 701
			if (r)
				return r;
		}
	}

	return 0;
}

702 703 704 705 706 707 708 709 710
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
711 712 713
 *
 * Returns:
 * 0 on success, errno otherwise.
714 715 716 717 718 719
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
720
	bool ats = false;
721 722 723 724 725 726

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
727 728

	if (vm->pte_support_ats)
729
		ats = saddr < AMDGPU_GMC_HOLE_START;
730 731 732 733

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

734 735 736 737 738 739
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

740
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
741
				      adev->vm_manager.root_level, ats);
742 743
}

744 745 746 747 748 749
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
750
{
751
	const struct amdgpu_ip_block *ip_block;
752 753 754
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
755

756
	has_compute_vm_bug = false;
757

758
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
759 760 761 762 763 764 765 766 767
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
768

769 770 771 772 773
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
774
		else
775
			ring->has_compute_vm_bug = false;
776 777 778
	}
}

779 780 781 782 783 784 785 786 787
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
788 789
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
790
{
791 792
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
793 794
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
795
	bool gds_switch_needed;
796
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
797

798
	if (job->vmid == 0)
799
		return false;
800
	id = &id_mgr->ids[job->vmid];
801 802 803 804 805 806 807
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
808

809
	if (amdgpu_vmid_had_gpu_reset(adev, id))
810
		return true;
A
Alex Xie 已提交
811

812
	return vm_flush_needed || gds_switch_needed;
813 814
}

A
Alex Deucher 已提交
815 816 817 818
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
819
 * @job:  related job
820
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
821
 *
822
 * Emit a VM flush when it is necessary.
823 824 825
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
826
 */
M
Monk Liu 已提交
827
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
828
{
829
	struct amdgpu_device *adev = ring->adev;
830
	unsigned vmhub = ring->funcs->vmhub;
831
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
832
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
833
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
834 835 836 837 838 839
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
840
	bool vm_flush_needed = job->vm_needs_flush;
841 842 843 844
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
845
	unsigned patch_offset = 0;
846
	int r;
847

848
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
849 850
		gds_switch_needed = true;
		vm_flush_needed = true;
851
		pasid_mapping_needed = true;
852
	}
853

854 855 856 857 858
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
859
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
860
		return 0;
861

862 863
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
864

M
Monk Liu 已提交
865 866 867
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

868
	if (vm_flush_needed) {
869
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
870
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
871 872 873 874
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
875

876
	if (vm_flush_needed || pasid_mapping_needed) {
877
		r = amdgpu_fence_emit(ring, &fence, 0);
878 879
		if (r)
			return r;
880
	}
881

882
	if (vm_flush_needed) {
883
		mutex_lock(&id_mgr->lock);
884
		dma_fence_put(id->last_flush);
885 886 887
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
888
		mutex_unlock(&id_mgr->lock);
889
	}
890

891 892 893 894 895 896 897
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

898
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
899 900 901 902 903 904
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
905
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
906 907 908 909 910 911 912 913 914 915 916 917
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
918
	}
919
	return 0;
920 921
}

A
Alex Deucher 已提交
922 923 924 925 926 927
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
928
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
929 930 931 932
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
933 934 935
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
936 937 938 939 940 941
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

942 943
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
944 945 946 947 948 949 950
			return bo_va;
		}
	}
	return NULL;
}

/**
951
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
952
 *
953
 * @params: see amdgpu_pte_update_params definition
954
 * @bo: PD/PT to update
A
Alex Deucher 已提交
955 956 957 958 959 960 961 962 963
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
964
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
965
				  struct amdgpu_bo *bo,
966 967
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
968
				  uint64_t flags)
A
Alex Deucher 已提交
969
{
970
	pe += amdgpu_bo_gpu_offset(bo);
971
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
972

973
	if (count < 3) {
974 975
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
976 977

	} else {
978
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
979 980 981 982
				      count, incr, flags);
	}
}

983 984 985 986
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
987
 * @bo: PD/PT to update
988 989 990 991 992 993 994 995 996
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
997
				   struct amdgpu_bo *bo,
998 999
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
1000
				   uint64_t flags)
1001
{
1002
	uint64_t src = (params->src + (addr >> 12) * 8);
1003

1004
	pe += amdgpu_bo_gpu_offset(bo);
1005 1006 1007
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
1008 1009
}

A
Alex Deucher 已提交
1010
/**
1011
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
1012
 *
1013
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
1014 1015 1016
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
1017 1018 1019 1020
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
1021
 */
1022
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1023 1024 1025
{
	uint64_t result;

1026 1027
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1028

1029 1030
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1031

1032
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1033 1034 1035 1036

	return result;
}

1037 1038 1039 1040
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
1041
 * @bo: PD/PT to update
1042 1043 1044 1045 1046 1047 1048 1049 1050
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
1051
				   struct amdgpu_bo *bo,
1052 1053 1054 1055 1056
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1057
	uint64_t value;
1058

1059 1060
	pe += (unsigned long)amdgpu_bo_kptr(bo);

1061 1062
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1063
	for (i = 0; i < count; i++) {
1064 1065 1066
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1067 1068
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
1069 1070 1071 1072
		addr += incr;
	}
}

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
1084 1085
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1086 1087 1088 1089 1090
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1091
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1092 1093 1094 1095 1096 1097
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1098
/*
1099
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1100
 *
1101
 * @param: parameters for the update
1102
 * @vm: requested vm
1103
 * @parent: parent directory
1104
 * @entry: entry to update
1105
 *
1106
 * Makes sure the requested entry in parent is up to date.
1107
 */
1108 1109 1110 1111
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1112
{
1113
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1114 1115
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1116

1117 1118 1119
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1120

1121
	for (level = 0, pbo = bo->parent; pbo; ++level)
1122 1123
		pbo = pbo->parent;

1124
	level += params->adev->vm_manager.root_level;
1125
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1126 1127 1128 1129
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1130 1131
}

1132 1133 1134
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
1135 1136
 * @adev: amdgpu_device pointer
 * @vm: related vm
1137
 * @parent: parent PD
1138
 * @level: VMPT level
1139 1140 1141
 *
 * Mark all PD level as invalid after an error.
 */
1142 1143 1144 1145
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1146
{
1147
	unsigned pt_idx, num_entries;
1148 1149 1150 1151 1152

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1153 1154
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1155 1156
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1157
		if (!entry->base.bo)
1158 1159
			continue;

1160
		if (!entry->base.moved)
1161
			amdgpu_vm_bo_relocated(&entry->base);
1162
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1163 1164 1165
	}
}

1166 1167 1168 1169 1170 1171 1172
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1173 1174 1175
 *
 * Returns:
 * 0 for success, error for failure.
1176 1177 1178 1179
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1180 1181 1182
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1183
	int r = 0;
1184

1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1208
	while (!list_empty(&vm->relocated)) {
1209 1210
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
1211 1212 1213 1214 1215
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
1216
		amdgpu_vm_bo_idle(bo_base);
1217 1218

		bo = bo_base->bo->parent;
1219
		if (!bo)
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1232
	}
1233

1234 1235 1236
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1237
		amdgpu_asic_flush_hdp(adev, NULL);
1238 1239 1240 1241 1242 1243 1244
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1245
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1246 1247 1248 1249 1250 1251
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1252 1253
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1254 1255 1256 1257 1258 1259
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1260 1261
	}

1262 1263 1264 1265 1266 1267
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1268 1269
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1270
	amdgpu_job_free(job);
1271
	return r;
1272 1273
}

1274
/**
1275
 * amdgpu_vm_find_entry - find the entry for an address
1276 1277 1278
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1279 1280
 * @entry: resulting entry or NULL
 * @parent: parent entry
1281
 *
1282
 * Find the vm_pt entry and it's parent for the given address.
1283
 */
1284 1285 1286
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1287
{
1288
	unsigned level = p->adev->vm_manager.root_level;
1289

1290 1291 1292
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1293
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1294

1295
		*parent = *entry;
1296 1297
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1298 1299
	}

1300
	if (level != AMDGPU_VM_PTB)
1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1316 1317 1318 1319 1320
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1321
{
1322
	uint64_t pde;
1323 1324

	/* In the case of a mixed PT the PDE must point to it*/
1325 1326
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1327
		/* Set the huge page flag to stop scanning at this PDE */
1328 1329 1330
		flags |= AMDGPU_PDE_PTE;
	}

1331 1332 1333 1334
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
1335
			amdgpu_vm_bo_relocated(&entry->base);
1336
		}
1337
		return;
1338
	}
1339

1340
	entry->huge = true;
1341
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1342

1343 1344 1345 1346
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1347 1348
}

A
Alex Deucher 已提交
1349 1350 1351
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1352
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1353 1354
 * @start: start of GPU address range
 * @end: end of GPU address range
1355
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1356 1357
 * @flags: mapping flags
 *
1358
 * Update the page tables in the range @start - @end.
1359 1360 1361
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1362
 */
1363
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1364
				  uint64_t start, uint64_t end,
1365
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1366
{
1367 1368
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1369

1370
	uint64_t addr, pe_start;
1371
	struct amdgpu_bo *pt;
1372
	unsigned nptes;
A
Alex Deucher 已提交
1373 1374

	/* walk over the address space and update the page tables */
1375 1376 1377 1378 1379 1380 1381
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1382

A
Alex Deucher 已提交
1383 1384 1385
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1386
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1387

1388 1389
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1390
		/* We don't need to update PTEs for huge pages */
1391
		if (entry->huge)
1392 1393
			continue;

1394
		pt = entry->base.bo;
1395 1396 1397 1398 1399
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1400
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1401 1402
	}

1403
	return 0;
1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1415 1416 1417
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1418
 */
1419
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1420
				uint64_t start, uint64_t end,
1421
				uint64_t dst, uint64_t flags)
1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1441 1442
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1443 1444

	/* system pages are non continuously */
1445
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1446
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1447

1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1465 1466
		if (r)
			return r;
1467

1468 1469
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1470
	}
1471 1472

	return 0;
A
Alex Deucher 已提交
1473 1474 1475 1476 1477 1478
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1479
 * @exclusive: fence we need to sync to
1480
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1481
 * @vm: requested vm
1482 1483 1484
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1485 1486 1487
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1488
 * Fill in the page table entries between @start and @last.
1489 1490 1491
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1492 1493
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1494
				       struct dma_fence *exclusive,
1495
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1496
				       struct amdgpu_vm *vm,
1497
				       uint64_t start, uint64_t last,
1498
				       uint64_t flags, uint64_t addr,
1499
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1500
{
1501
	struct amdgpu_ring *ring;
1502
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1503
	unsigned nptes, ncmds, ndw;
1504
	struct amdgpu_job *job;
1505
	struct amdgpu_pte_update_params params;
1506
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1507 1508
	int r;

1509 1510
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1511
	params.vm = vm;
1512

1513 1514 1515 1516
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1517 1518 1519 1520 1521 1522 1523 1524
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1525
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1526 1527 1528 1529 1530 1531 1532 1533 1534
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1535
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1536

1537
	nptes = last - start + 1;
A
Alex Deucher 已提交
1538 1539

	/*
1540
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1541
	 *  entries or 2k dwords (whatever is smaller)
1542 1543
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1544
	 */
1545 1546 1547 1548
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1549 1550 1551 1552

	/* padding, etc. */
	ndw = 64;

1553
	if (pages_addr) {
1554
		/* copy commands needed */
1555
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1556

1557
		/* and also PTEs */
A
Alex Deucher 已提交
1558 1559
		ndw += nptes * 2;

1560 1561
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1562 1563
	} else {
		/* set page commands needed */
1564
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1565

1566
		/* extra commands for begin/end fragments */
1567 1568 1569 1570
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1571 1572

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1573 1574
	}

1575 1576
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1577
		return r;
1578

1579
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1580

1581
	if (pages_addr) {
1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1595
		addr = 0;
1596 1597
	}

1598
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1599 1600 1601
	if (r)
		goto error_free;

1602
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1603
			     owner, false);
1604 1605
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1606

1607
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1608 1609 1610
	if (r)
		goto error_free;

1611 1612 1613
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1614

1615 1616
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1617
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1618 1619
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1620

1621
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1622 1623
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1624
	return 0;
C
Chunming Zhou 已提交
1625 1626

error_free:
1627
	amdgpu_job_free(job);
1628
	return r;
A
Alex Deucher 已提交
1629 1630
}

1631 1632 1633 1634
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1635
 * @exclusive: fence we need to sync to
1636
 * @pages_addr: DMA addresses to use for mapping
1637 1638
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1639
 * @flags: HW flags for the mapping
1640
 * @nodes: array of drm_mm_nodes with the MC addresses
1641 1642 1643 1644
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1645 1646 1647
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1648 1649
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1650
				      struct dma_fence *exclusive,
1651
				      dma_addr_t *pages_addr,
1652 1653
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1654
				      uint64_t flags,
1655
				      struct drm_mm_node *nodes,
1656
				      struct dma_fence **fence)
1657
{
1658
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1659
	uint64_t pfn, start = mapping->start;
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1670 1671 1672
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1673 1674 1675
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1676 1677 1678 1679 1680 1681
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1682 1683
	trace_amdgpu_vm_bo_update(mapping);

1684 1685 1686 1687 1688 1689
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1690
	}
1691

1692
	do {
1693
		dma_addr_t *dma_addr = NULL;
1694 1695
		uint64_t max_entries;
		uint64_t addr, last;
1696

1697 1698 1699
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1700
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1701 1702 1703 1704
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1705

1706
		if (pages_addr) {
1707 1708
			uint64_t count;

1709
			max_entries = min(max_entries, 16ull * 1024ull);
1710
			for (count = 1;
1711
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1712
			     ++count) {
1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1725
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1726 1727
			}

1728 1729
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1730
			addr += pfn << PAGE_SHIFT;
1731 1732
		}

1733
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1734
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1735 1736 1737 1738 1739
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1740
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1741 1742 1743 1744
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1745
		start = last + 1;
1746

1747
	} while (unlikely(start != mapping->last + 1));
1748 1749 1750 1751

	return 0;
}

A
Alex Deucher 已提交
1752 1753 1754 1755 1756
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1757
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1758 1759
 *
 * Fill in the page table entries for @bo_va.
1760 1761 1762
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1763 1764 1765
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1766
			bool clear)
A
Alex Deucher 已提交
1767
{
1768 1769
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1770
	struct amdgpu_bo_va_mapping *mapping;
1771
	dma_addr_t *pages_addr = NULL;
1772
	struct ttm_mem_reg *mem;
1773
	struct drm_mm_node *nodes;
1774
	struct dma_fence *exclusive, **last_update;
1775
	uint64_t flags;
A
Alex Deucher 已提交
1776 1777
	int r;

1778
	if (clear || !bo) {
1779
		mem = NULL;
1780
		nodes = NULL;
1781 1782
		exclusive = NULL;
	} else {
1783 1784
		struct ttm_dma_tt *ttm;

1785
		mem = &bo->tbo.mem;
1786 1787
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1788
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1789
			pages_addr = ttm->dma_address;
1790
		}
1791
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1792 1793
	}

1794
	if (bo)
1795
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1796
	else
1797
		flags = 0x0;
A
Alex Deucher 已提交
1798

1799 1800 1801 1802 1803
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1804 1805
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1806
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1807

1808 1809
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1810
	}
1811 1812

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1813
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1814
					       mapping, flags, nodes,
1815
					       last_update);
A
Alex Deucher 已提交
1816 1817 1818 1819
		if (r)
			return r;
	}

1820 1821 1822
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1823
		amdgpu_asic_flush_hdp(adev, NULL);
1824 1825
	}

1826 1827 1828 1829
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1830 1831 1832 1833
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
1834
			amdgpu_vm_bo_evicted(&bo_va->base);
1835
		else
1836
			amdgpu_vm_bo_idle(&bo_va->base);
1837
	} else {
1838
		amdgpu_vm_bo_done(&bo_va->base);
1839
	}
A
Alex Deucher 已提交
1840

1841 1842 1843 1844 1845 1846
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1847 1848
	}

A
Alex Deucher 已提交
1849 1850 1851
	return 0;
}

1852 1853
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1854 1855
 *
 * @adev: amdgpu_device pointer
1856 1857 1858 1859 1860 1861 1862
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1863
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1864
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1865 1866 1867
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1868
/**
1869
 * amdgpu_vm_prt_get - add a PRT user
1870 1871
 *
 * @adev: amdgpu_device pointer
1872 1873 1874
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1875
	if (!adev->gmc.gmc_funcs->set_prt)
1876 1877
		return;

1878 1879 1880 1881
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1882 1883
/**
 * amdgpu_vm_prt_put - drop a PRT user
1884 1885
 *
 * @adev: amdgpu_device pointer
1886 1887 1888
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1889
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1890 1891 1892
		amdgpu_vm_update_prt_state(adev);
}

1893
/**
1894
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1895 1896
 *
 * @fence: fence for the callback
1897
 * @_cb: the callback function
1898 1899 1900 1901 1902
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1903
	amdgpu_vm_prt_put(cb->adev);
1904 1905 1906
	kfree(cb);
}

1907 1908
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1909 1910 1911
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1912 1913 1914 1915
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1916
	struct amdgpu_prt_cb *cb;
1917

1918
	if (!adev->gmc.gmc_funcs->set_prt)
1919 1920 1921
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1922 1923 1924 1925 1926
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1927
		amdgpu_vm_prt_put(adev);
1928 1929 1930 1931 1932 1933 1934 1935
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1951 1952 1953 1954
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1955

1956 1957 1958 1959 1960 1961 1962 1963 1964 1965
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1966
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1967 1968 1969
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1970

1971 1972 1973 1974 1975 1976 1977 1978 1979
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1980
	}
1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1992 1993
}

A
Alex Deucher 已提交
1994 1995 1996 1997 1998
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1999 2000
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
2001 2002 2003
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
2004 2005 2006 2007
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
2008 2009
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2010 2011
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2012 2013
{
	struct amdgpu_bo_va_mapping *mapping;
2014
	uint64_t init_pte_value = 0;
2015
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2016 2017 2018 2019 2020 2021
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2022

2023 2024
		if (vm->pte_support_ats &&
		    mapping->start < AMDGPU_GMC_HOLE_START)
2025
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2026

2027
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2028
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2029
						init_pte_value, 0, &f);
2030
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2031
		if (r) {
2032
			dma_fence_put(f);
A
Alex Deucher 已提交
2033
			return r;
2034
		}
2035
	}
A
Alex Deucher 已提交
2036

2037 2038 2039 2040 2041
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2042
	}
2043

A
Alex Deucher 已提交
2044 2045 2046 2047 2048
	return 0;

}

/**
2049
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2050 2051 2052 2053
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2054
 * Make sure all BOs which are moved are updated in the PTs.
2055 2056 2057
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
2058
 *
2059
 * PTs have to be reserved!
A
Alex Deucher 已提交
2060
 */
2061
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2062
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2063
{
2064
	struct amdgpu_bo_va *bo_va, *tmp;
2065
	struct reservation_object *resv;
2066
	bool clear;
2067
	int r;
A
Alex Deucher 已提交
2068

2069 2070 2071 2072 2073 2074
	list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
		/* Per VM BOs never need to bo cleared in the page tables */
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;
	}
2075

2076 2077 2078 2079 2080 2081
	spin_lock(&vm->invalidated_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
					 base.vm_status);
		resv = bo_va->base.bo->tbo.resv;
		spin_unlock(&vm->invalidated_lock);
2082 2083

		/* Try to reserve the BO to avoid clearing its ptes */
2084
		if (!amdgpu_vm_debug && reservation_object_trylock(resv))
2085 2086 2087 2088
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
2089 2090

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
2091
		if (r)
A
Alex Deucher 已提交
2092 2093
			return r;

2094
		if (!clear)
2095
			reservation_object_unlock(resv);
2096
		spin_lock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2097
	}
2098
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2099

2100
	return 0;
A
Alex Deucher 已提交
2101 2102 2103 2104 2105 2106 2107 2108 2109
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2110
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2111
 * Add @bo to the list of bos associated with the vm
2112 2113 2114
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2128
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2129

A
Alex Deucher 已提交
2130
	bo_va->ref_count = 1;
2131 2132
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2133

A
Alex Deucher 已提交
2134 2135 2136
	return bo_va;
}

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2154
	mapping->bo_va = bo_va;
2155 2156 2157 2158 2159 2160
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2161 2162 2163
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
		list_move(&bo_va->base.vm_status, &vm->moved);
2164 2165 2166 2167
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2168 2169 2170 2171 2172 2173 2174
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2175
 * @size: BO size in bytes
A
Alex Deucher 已提交
2176 2177 2178
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2179 2180 2181
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2182
 *
2183
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2184 2185 2186 2187
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2188
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2189
{
2190
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2191 2192
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2193 2194
	uint64_t eaddr;

2195 2196
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2197
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2198 2199
		return -EINVAL;

A
Alex Deucher 已提交
2200
	/* make sure object fit at this offset */
2201
	eaddr = saddr + size - 1;
2202
	if (saddr >= eaddr ||
2203
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2204 2205 2206 2207 2208
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2209 2210
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2211 2212
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2213
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2214
			tmp->start, tmp->last + 1);
2215
		return -EINVAL;
A
Alex Deucher 已提交
2216 2217 2218
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2219 2220
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2221

2222 2223
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2224 2225 2226
	mapping->offset = offset;
	mapping->flags = flags;

2227
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2239
 * @size: BO size in bytes
2240 2241 2242 2243
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2244 2245 2246
 *
 * Returns:
 * 0 for success, error for failure.
2247 2248 2249 2250 2251 2252 2253 2254 2255
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2256
	struct amdgpu_bo *bo = bo_va->base.bo;
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2268
	    (bo && offset + size > amdgpu_bo_size(bo)))
2269 2270 2271 2272 2273 2274 2275
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2276
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2277 2278 2279 2280 2281 2282 2283 2284
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2285 2286
	mapping->start = saddr;
	mapping->last = eaddr;
2287 2288 2289
	mapping->offset = offset;
	mapping->flags = flags;

2290
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2291

A
Alex Deucher 已提交
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2303 2304 2305
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2306
 *
2307
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2308 2309 2310 2311 2312 2313
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2314
	struct amdgpu_vm *vm = bo_va->base.vm;
2315
	bool valid = true;
A
Alex Deucher 已提交
2316

2317
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2318

2319
	list_for_each_entry(mapping, &bo_va->valids, list) {
2320
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2321 2322 2323
			break;
	}

2324 2325 2326 2327
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2328
			if (mapping->start == saddr)
2329 2330 2331
				break;
		}

2332
		if (&mapping->list == &bo_va->invalids)
2333
			return -ENOENT;
A
Alex Deucher 已提交
2334
	}
2335

A
Alex Deucher 已提交
2336
	list_del(&mapping->list);
2337
	amdgpu_vm_it_remove(mapping, &vm->va);
2338
	mapping->bo_va = NULL;
2339
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2340

2341
	if (valid)
A
Alex Deucher 已提交
2342
		list_add(&mapping->list, &vm->freed);
2343
	else
2344 2345
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2346 2347 2348 2349

	return 0;
}

2350 2351 2352 2353 2354 2355 2356 2357 2358
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2359 2360 2361
 *
 * Returns:
 * 0 for success, error for failure.
2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2379
	INIT_LIST_HEAD(&before->list);
2380 2381 2382 2383 2384 2385

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2386
	INIT_LIST_HEAD(&after->list);
2387 2388

	/* Now gather all removed mappings */
2389 2390
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2391
		/* Remember mapping split at the start */
2392 2393 2394
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2395 2396
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2397 2398
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2399 2400 2401
		}

		/* Remember mapping split at the end */
2402 2403 2404
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2405
			after->offset = tmp->offset;
2406
			after->offset += after->start - tmp->start;
2407
			after->flags = tmp->flags;
2408 2409
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2410 2411 2412 2413
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2414 2415

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2416 2417 2418 2419
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2420
		amdgpu_vm_it_remove(tmp, &vm->va);
2421 2422
		list_del(&tmp->list);

2423 2424 2425 2426
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2427

2428
		tmp->bo_va = NULL;
2429 2430 2431 2432
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2433 2434
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2435
		amdgpu_vm_it_insert(before, &vm->va);
2436 2437 2438 2439 2440 2441 2442
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2443
	if (!list_empty(&after->list)) {
2444
		amdgpu_vm_it_insert(after, &vm->va);
2445 2446 2447 2448 2449 2450 2451 2452 2453
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2454 2455 2456 2457
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2458
 * @addr: the address
2459 2460
 *
 * Find a mapping by it's address.
2461 2462 2463 2464
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2465 2466 2467 2468 2469 2470 2471
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2501 2502 2503 2504 2505 2506
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2507
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2508 2509 2510 2511 2512 2513 2514
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2515
	struct amdgpu_bo *bo = bo_va->base.bo;
2516
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2517

2518 2519 2520
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv)
		vm->bulk_moveable = false;

2521
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2522

2523
	spin_lock(&vm->invalidated_lock);
2524
	list_del(&bo_va->base.vm_status);
2525
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2526

2527
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2528
		list_del(&mapping->list);
2529
		amdgpu_vm_it_remove(mapping, &vm->va);
2530
		mapping->bo_va = NULL;
2531
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2532 2533 2534 2535
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2536
		amdgpu_vm_it_remove(mapping, &vm->va);
2537 2538
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2539
	}
2540

2541
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2542 2543 2544 2545 2546 2547 2548 2549
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2550
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2551
 *
2552
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2553 2554
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2555
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2556
{
2557 2558
	struct amdgpu_vm_bo_base *bo_base;

2559 2560 2561 2562
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2563
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2564 2565 2566
		struct amdgpu_vm *vm = bo_base->vm;

		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2567
			amdgpu_vm_bo_evicted(bo_base);
2568 2569 2570
			continue;
		}

2571
		if (bo_base->moved)
2572
			continue;
2573
		bo_base->moved = true;
2574

2575 2576 2577 2578 2579 2580
		if (bo->tbo.type == ttm_bo_type_kernel)
			amdgpu_vm_bo_relocated(bo_base);
		else if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			amdgpu_vm_bo_moved(bo_base);
		else
			amdgpu_vm_bo_invalidated(bo_base);
A
Alex Deucher 已提交
2581 2582 2583
	}
}

2584 2585 2586 2587 2588 2589 2590 2591
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2605 2606
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2607 2608
 *
 * @adev: amdgpu_device pointer
2609
 * @min_vm_size: the minimum vm size in GB if it's set auto
2610 2611 2612 2613
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2614
 */
2615
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2616 2617
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2618
{
2619 2620
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2621 2622 2623
	uint64_t tmp;

	/* adjust vm size first */
2624
	if (amdgpu_vm_size != -1) {
2625
		vm_size = amdgpu_vm_size;
2626 2627 2628 2629 2630
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2655
	}
2656 2657

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2658 2659

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2660 2661
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2662 2663
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2677
	/* block size depends on vm size and hw setup*/
2678
	if (amdgpu_vm_block_size != -1)
2679
		adev->vm_manager.block_size =
2680 2681 2682 2683 2684
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2685
	else
2686
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2687

2688 2689 2690 2691
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2692

2693 2694 2695
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2696
		 adev->vm_manager.fragment_size);
2697 2698
}

A
Alex Deucher 已提交
2699 2700 2701 2702 2703
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2704
 * @vm_context: Indicates if it GFX or Compute context
2705
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2706
 *
2707
 * Init @vm fields.
2708 2709 2710
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2711
 */
2712
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2713
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2714
{
2715
	struct amdgpu_bo_param bp;
2716
	struct amdgpu_bo *root;
2717
	int r, i;
A
Alex Deucher 已提交
2718

2719
	vm->va = RB_ROOT_CACHED;
2720 2721
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2722
	INIT_LIST_HEAD(&vm->evicted);
2723
	INIT_LIST_HEAD(&vm->relocated);
2724
	INIT_LIST_HEAD(&vm->moved);
2725
	INIT_LIST_HEAD(&vm->idle);
2726 2727
	INIT_LIST_HEAD(&vm->invalidated);
	spin_lock_init(&vm->invalidated_lock);
A
Alex Deucher 已提交
2728
	INIT_LIST_HEAD(&vm->freed);
2729

2730
	/* create scheduler entity for page table updates */
2731 2732
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2733
	if (r)
2734
		return r;
2735

Y
Yong Zhao 已提交
2736 2737 2738
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2739 2740
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2741

2742
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2743
			vm->pte_support_ats = true;
2744
	} else {
2745 2746
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2747
	}
2748 2749
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2750
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2751
		  "CPU update of VM recommended only for large BAR system\n");
2752
	vm->last_update = NULL;
2753

2754
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
2755 2756
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
2757
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2758
	if (r)
2759 2760
		goto error_free_sched_entity;

2761
	r = amdgpu_bo_reserve(root, true);
2762 2763 2764
	if (r)
		goto error_free_root;

2765
	r = amdgpu_vm_clear_bo(adev, vm, root,
2766 2767
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2768 2769 2770
	if (r)
		goto error_unreserve;

2771
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2772
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2773

2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2785 2786
	}

2787
	INIT_KFIFO(vm->faults);
2788
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2789 2790

	return 0;
2791

2792 2793 2794
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2795
error_free_root:
2796 2797 2798
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2799 2800

error_free_sched_entity:
2801
	drm_sched_entity_destroy(&vm->entity);
2802 2803

	return r;
A
Alex Deucher 已提交
2804 2805
}

2806 2807 2808
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2809 2810 2811
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2812 2813 2814 2815 2816 2817 2818 2819 2820
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
2821
 * setting.
2822
 *
2823 2824
 * Returns:
 * 0 for success, -errno for errors.
2825
 */
2826
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
2862
			goto free_idr;
2863 2864 2865 2866 2867 2868 2869 2870
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2871
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2872 2873 2874 2875 2876 2877 2878 2879 2880
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

2881 2882 2883 2884
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
2885 2886 2887
		vm->pasid = 0;
	}

2888 2889 2890
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
2905 2906 2907 2908
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

2929 2930 2931
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2932 2933 2934
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2935 2936 2937
 *
 * Free the page directory or page table level and all sub levels.
 */
2938 2939 2940
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2941
{
2942
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2943

2944 2945 2946 2947 2948
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2949 2950
	}

2951 2952 2953 2954
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2955

2956
	kvfree(parent->entries);
2957 2958
}

A
Alex Deucher 已提交
2959 2960 2961 2962 2963 2964
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2965
 * Tear down @vm.
A
Alex Deucher 已提交
2966 2967 2968 2969 2970
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2971
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2972
	struct amdgpu_bo *root;
2973
	u64 fault;
2974
	int i, r;
A
Alex Deucher 已提交
2975

2976 2977
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2978 2979 2980 2981
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2982 2983 2984 2985 2986 2987 2988 2989
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2990
	drm_sched_entity_destroy(&vm->entity);
2991

2992
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2993 2994
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2995 2996
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2997
		list_del(&mapping->list);
2998
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2999 3000 3001
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
3002
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
3003
			amdgpu_vm_prt_fini(adev, vm);
3004
			prt_fini_needed = false;
3005
		}
3006

A
Alex Deucher 已提交
3007
		list_del(&mapping->list);
3008
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
3009 3010
	}

3011 3012 3013 3014 3015
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
3016 3017
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
3018 3019 3020
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
3021
	dma_fence_put(vm->last_update);
3022
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3023
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
3024
}
3025

3026 3027 3028 3029 3030 3031
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
3032 3033 3034 3035
 * This function is expected to be called in interrupt context.
 *
 * Returns:
 * True if there was fault credit, false otherwise
3036 3037 3038 3039 3040 3041 3042 3043
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3044
	if (!vm) {
3045
		/* VM not found, can't track fault credit */
3046
		spin_unlock(&adev->vm_manager.pasid_lock);
3047
		return true;
3048
	}
3049 3050

	/* No lock needed. only accessed by IRQ handler */
3051
	if (!vm->fault_credit) {
3052
		/* Too many faults in this VM */
3053
		spin_unlock(&adev->vm_manager.pasid_lock);
3054
		return false;
3055
	}
3056 3057

	vm->fault_credit--;
3058
	spin_unlock(&adev->vm_manager.pasid_lock);
3059 3060 3061
	return true;
}

3062 3063 3064 3065 3066 3067 3068 3069 3070
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
3071
	unsigned i;
3072

3073
	amdgpu_vmid_mgr_init(adev);
3074

3075 3076
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3077 3078 3079
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

3080
	spin_lock_init(&adev->vm_manager.prt_lock);
3081
	atomic_set(&adev->vm_manager.num_prt_users, 0);
3082 3083 3084 3085 3086 3087

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
3088
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

3099 3100
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
3101 3102
}

3103 3104 3105 3106 3107 3108 3109 3110 3111
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3112 3113 3114
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3115
	amdgpu_vmid_mgr_fini(adev);
3116
}
C
Chunming Zhou 已提交
3117

3118 3119 3120 3121 3122 3123 3124 3125 3126 3127
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3128 3129 3130
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3131 3132 3133
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3134 3135 3136

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3137
		/* current, we only have requirement to reserve vmid from gfxhub */
3138
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3139 3140 3141
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3142
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3143
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3144 3145 3146 3147 3148 3149 3150
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3151 3152 3153 3154

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
3155
 * @adev: drm device pointer
3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

	spin_unlock(&adev->vm_manager.pasid_lock);
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}