amdgpu_vm.c 37.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

53 54 55
/* Special value that no flush is necessary */
#define AMDGPU_VM_NO_FLUSH (~0ll)

A
Alex Deucher 已提交
56 57 58 59 60
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
61
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
62 63 64 65 66 67 68 69 70 71 72
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
73
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
74 75 76 77 78 79 80
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
81
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
82 83
 *
 * @vm: vm providing the BOs
84
 * @validated: head of validation list
85
 * @entry: entry to add
A
Alex Deucher 已提交
86 87
 *
 * Add the page directory to the list of BOs to
88
 * validate for command submission.
A
Alex Deucher 已提交
89
 */
90 91 92
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
93
{
94 95 96 97
	entry->robj = vm->page_directory;
	entry->priority = 0;
	entry->tv.bo = &vm->page_directory->tbo;
	entry->tv.shared = true;
98
	entry->user_pages = NULL;
99 100
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
101

102
/**
103
 * amdgpu_vm_get_bos - add the vm BOs to a duplicates list
104 105
 *
 * @vm: vm providing the BOs
106
 * @duplicates: head of duplicates list
A
Alex Deucher 已提交
107
 *
108 109
 * Add the page directory to the BO duplicates list
 * for command submission.
A
Alex Deucher 已提交
110
 */
111
void amdgpu_vm_get_pt_bos(struct amdgpu_vm *vm, struct list_head *duplicates)
A
Alex Deucher 已提交
112
{
113
	unsigned i;
A
Alex Deucher 已提交
114 115

	/* add the vm page table to the list */
116 117 118 119
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
A
Alex Deucher 已提交
120 121
			continue;

122
		list_add(&entry->tv.head, duplicates);
A
Alex Deucher 已提交
123
	}
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150

}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
	for (i = 0; i <= vm->max_pde_used; ++i) {
		struct amdgpu_bo_list_entry *entry = &vm->page_tables[i].entry;

		if (!entry->robj)
			continue;

		ttm_bo_move_to_lru_tail(&entry->robj->tbo);
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
151 152 153 154 155 156
}

/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
157 158
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
159
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
160
 *
161
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
162
 */
163
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
164 165
		      struct amdgpu_sync *sync, struct fence *fence,
		      unsigned *vm_id, uint64_t *vm_pd_addr)
A
Alex Deucher 已提交
166
{
167
	uint64_t pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
A
Alex Deucher 已提交
168
	struct amdgpu_device *adev = ring->adev;
169 170
	struct amdgpu_vm_id *id = &vm->ids[ring->idx];
	struct fence *updates = sync->last_vm_update;
171
	int r;
A
Alex Deucher 已提交
172

173 174
	mutex_lock(&adev->vm_manager.lock);

A
Alex Deucher 已提交
175
	/* check if the id is still valid */
176 177 178
	if (id->mgr_id) {
		struct fence *flushed = id->flushed_updates;
		bool is_later;
179 180
		long owner;

181 182 183 184 185 186 187 188 189 190 191
		if (!flushed)
			is_later = true;
		else if (!updates)
			is_later = false;
		else
			is_later = fence_is_later(updates, flushed);

		owner = atomic_long_read(&id->mgr_id->owner);
		if (!is_later && owner == (long)id &&
		    pd_addr == id->pd_gpu_addr) {

192 193 194 195 196 197 198
			r = amdgpu_sync_fence(ring->adev, sync,
					      id->mgr_id->active);
			if (r) {
				mutex_unlock(&adev->vm_manager.lock);
				return r;
			}

199 200 201 202 203
			fence_put(id->mgr_id->active);
			id->mgr_id->active = fence_get(fence);

			list_move_tail(&id->mgr_id->list,
				       &adev->vm_manager.ids_lru);
A
Alex Deucher 已提交
204

205 206
			*vm_id = id->mgr_id - adev->vm_manager.ids;
			*vm_pd_addr = AMDGPU_VM_NO_FLUSH;
207 208
			trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id,
						*vm_pd_addr);
A
Alex Deucher 已提交
209

210
			mutex_unlock(&adev->vm_manager.lock);
211
			return 0;
A
Alex Deucher 已提交
212 213 214
		}
	}

215 216 217
	id->mgr_id = list_first_entry(&adev->vm_manager.ids_lru,
				      struct amdgpu_vm_manager_id,
				      list);
218

219 220 221 222
	r = amdgpu_sync_fence(ring->adev, sync, id->mgr_id->active);
	if (!r) {
		fence_put(id->mgr_id->active);
		id->mgr_id->active = fence_get(fence);
223

224 225
		fence_put(id->flushed_updates);
		id->flushed_updates = fence_get(updates);
226

227
		id->pd_gpu_addr = pd_addr;
228

229 230 231 232 233
		list_move_tail(&id->mgr_id->list, &adev->vm_manager.ids_lru);
		atomic_long_set(&id->mgr_id->owner, (long)id);

		*vm_id = id->mgr_id - adev->vm_manager.ids;
		*vm_pd_addr = pd_addr;
234
		trace_amdgpu_vm_grab_id(vm, ring->idx, *vm_id, *vm_pd_addr);
A
Alex Deucher 已提交
235 236
	}

237
	mutex_unlock(&adev->vm_manager.lock);
238
	return r;
A
Alex Deucher 已提交
239 240 241 242 243 244
}

/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
245
 * @vm_id: vmid number to use
246
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
247
 *
248
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
249 250
 */
void amdgpu_vm_flush(struct amdgpu_ring *ring,
251 252 253 254
		     unsigned vm_id, uint64_t pd_addr,
		     uint32_t gds_base, uint32_t gds_size,
		     uint32_t gws_base, uint32_t gws_size,
		     uint32_t oa_base, uint32_t oa_size)
A
Alex Deucher 已提交
255
{
256 257
	struct amdgpu_device *adev = ring->adev;
	struct amdgpu_vm_manager_id *mgr_id = &adev->vm_manager.ids[vm_id];
258 259 260 261 262 263 264 265 266 267 268
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
		mgr_id->gds_base != gds_base ||
		mgr_id->gds_size != gds_size ||
		mgr_id->gws_base != gws_base ||
		mgr_id->gws_size != gws_size ||
		mgr_id->oa_base != oa_base ||
		mgr_id->oa_size != oa_size);

	if (ring->funcs->emit_pipeline_sync && (
	    pd_addr != AMDGPU_VM_NO_FLUSH || gds_switch_needed))
		amdgpu_ring_emit_pipeline_sync(ring);
269

270
	if (pd_addr != AMDGPU_VM_NO_FLUSH) {
271 272
		trace_amdgpu_vm_flush(pd_addr, ring->idx, vm_id);
		amdgpu_ring_emit_vm_flush(ring, vm_id, pd_addr);
A
Alex Deucher 已提交
273
	}
274

275
	if (gds_switch_needed) {
276 277 278 279 280 281
		mgr_id->gds_base = gds_base;
		mgr_id->gds_size = gds_size;
		mgr_id->gws_base = gws_base;
		mgr_id->gws_size = gws_size;
		mgr_id->oa_base = oa_base;
		mgr_id->oa_size = oa_size;
282 283 284 285
		amdgpu_ring_emit_gds_switch(ring, vm_id,
					    gds_base, gds_size,
					    gws_base, gws_size,
					    oa_base, oa_size);
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
	}
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
	struct amdgpu_vm_manager_id *mgr_id = &adev->vm_manager.ids[vm_id];

	mgr_id->gds_base = 0;
	mgr_id->gds_size = 0;
	mgr_id->gws_base = 0;
	mgr_id->gws_size = 0;
	mgr_id->oa_base = 0;
	mgr_id->oa_size = 0;
A
Alex Deucher 已提交
307 308 309 310 311 312 313 314
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
315
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
 * amdgpu_vm_update_pages - helper to call the right asic function
 *
 * @adev: amdgpu_device pointer
338 339
 * @gtt: GART instance to use for mapping
 * @gtt_flags: GTT hw access flags
A
Alex Deucher 已提交
340 341 342 343 344 345 346 347 348 349 350
 * @ib: indirect buffer to fill with commands
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
static void amdgpu_vm_update_pages(struct amdgpu_device *adev,
351 352
				   struct amdgpu_gart *gtt,
				   uint32_t gtt_flags,
A
Alex Deucher 已提交
353 354 355
				   struct amdgpu_ib *ib,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
356
				   uint32_t flags)
A
Alex Deucher 已提交
357 358 359
{
	trace_amdgpu_vm_set_page(pe, addr, count, incr, flags);

360 361
	if ((gtt == &adev->gart) && (flags == gtt_flags)) {
		uint64_t src = gtt->table_addr + (addr >> 12) * 8;
A
Alex Deucher 已提交
362 363
		amdgpu_vm_copy_pte(adev, ib, pe, src, count);

364 365
	} else if (gtt) {
		dma_addr_t *pages_addr = gtt->pages_addr;
366 367 368 369 370 371
		amdgpu_vm_write_pte(adev, ib, pages_addr, pe, addr,
				    count, incr, flags);

	} else if (count < 3) {
		amdgpu_vm_write_pte(adev, ib, NULL, pe, addr,
				    count, incr, flags);
A
Alex Deucher 已提交
372 373 374 375 376 377 378 379 380 381 382 383

	} else {
		amdgpu_vm_set_pte_pde(adev, ib, pe, addr,
				      count, incr, flags);
	}
}

/**
 * amdgpu_vm_clear_bo - initially clear the page dir/table
 *
 * @adev: amdgpu_device pointer
 * @bo: bo to clear
384 385
 *
 * need to reserve bo first before calling it.
A
Alex Deucher 已提交
386 387
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
388
			      struct amdgpu_vm *vm,
A
Alex Deucher 已提交
389 390
			      struct amdgpu_bo *bo)
{
391
	struct amdgpu_ring *ring;
392
	struct fence *fence = NULL;
393
	struct amdgpu_job *job;
A
Alex Deucher 已提交
394 395 396 397
	unsigned entries;
	uint64_t addr;
	int r;

398 399
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

M
monk.liu 已提交
400 401 402 403
	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

A
Alex Deucher 已提交
404 405
	r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
	if (r)
406
		goto error;
A
Alex Deucher 已提交
407 408 409 410

	addr = amdgpu_bo_gpu_offset(bo);
	entries = amdgpu_bo_size(bo) / 8;

411 412
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
413
		goto error;
A
Alex Deucher 已提交
414

415 416 417 418 419
	amdgpu_vm_update_pages(adev, NULL, 0, &job->ibs[0], addr, 0, entries,
			       0, 0);
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
420 421
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
A
Alex Deucher 已提交
422 423 424
	if (r)
		goto error_free;

425
	amdgpu_bo_fence(bo, fence, true);
426
	fence_put(fence);
427
	return 0;
428

A
Alex Deucher 已提交
429
error_free:
430
	amdgpu_job_free(job);
A
Alex Deucher 已提交
431

432
error:
A
Alex Deucher 已提交
433 434 435 436
	return r;
}

/**
437
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
438
 *
439
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
440 441 442
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
443
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
444
 */
445
uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
446 447 448
{
	uint64_t result;

449 450 451 452 453 454 455 456 457 458 459
	if (pages_addr) {
		/* page table offset */
		result = pages_addr[addr >> PAGE_SHIFT];

		/* in case cpu page size != gpu page size*/
		result |= addr & (~PAGE_MASK);

	} else {
		/* No mapping required */
		result = addr;
	}
A
Alex Deucher 已提交
460

461
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
462 463 464 465 466 467 468 469 470 471 472 473 474

	return result;
}

/**
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
475
 * and updates the page directory.
A
Alex Deucher 已提交
476 477 478 479 480
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
{
481
	struct amdgpu_ring *ring;
A
Alex Deucher 已提交
482 483 484 485 486
	struct amdgpu_bo *pd = vm->page_directory;
	uint64_t pd_addr = amdgpu_bo_gpu_offset(pd);
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
	uint64_t last_pde = ~0, last_pt = ~0;
	unsigned count = 0, pt_idx, ndw;
487
	struct amdgpu_job *job;
C
Chunming Zhou 已提交
488
	struct amdgpu_ib *ib;
489
	struct fence *fence = NULL;
C
Chunming Zhou 已提交
490

A
Alex Deucher 已提交
491 492
	int r;

493 494
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
495 496 497 498 499 500
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
	ndw += vm->max_pde_used * 6;

501 502
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
503
		return r;
504 505

	ib = &job->ibs[0];
A
Alex Deucher 已提交
506 507 508

	/* walk over the address space and update the page directory */
	for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
509
		struct amdgpu_bo *bo = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

		pt = amdgpu_bo_gpu_offset(bo);
		if (vm->page_tables[pt_idx].addr == pt)
			continue;
		vm->page_tables[pt_idx].addr = pt;

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
		    ((last_pt + incr * count) != pt)) {

			if (count) {
525 526 527 528
				amdgpu_vm_update_pages(adev, NULL, 0, ib,
						       last_pde, last_pt,
						       count, incr,
						       AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
529 530 531 532 533 534 535 536 537 538 539
			}

			count = 1;
			last_pde = pde;
			last_pt = pt;
		} else {
			++count;
		}
	}

	if (count)
540 541
		amdgpu_vm_update_pages(adev, NULL, 0, ib, last_pde, last_pt,
				       count, incr, AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
542

C
Chunming Zhou 已提交
543
	if (ib->length_dw != 0) {
544
		amdgpu_ring_pad_ib(ring, ib);
545 546
		amdgpu_sync_resv(adev, &job->sync, pd->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM);
C
Chunming Zhou 已提交
547
		WARN_ON(ib->length_dw > ndw);
548 549
		r = amdgpu_job_submit(job, ring, &vm->entity,
				      AMDGPU_FENCE_OWNER_VM, &fence);
550 551
		if (r)
			goto error_free;
552

553
		amdgpu_bo_fence(pd, fence, true);
554 555
		fence_put(vm->page_directory_fence);
		vm->page_directory_fence = fence_get(fence);
556
		fence_put(fence);
C
Chunming Zhou 已提交
557

558 559
	} else {
		amdgpu_job_free(job);
C
Chunming Zhou 已提交
560
	}
A
Alex Deucher 已提交
561 562

	return 0;
C
Chunming Zhou 已提交
563 564

error_free:
565
	amdgpu_job_free(job);
566
	return r;
A
Alex Deucher 已提交
567 568 569 570 571 572
}

/**
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @adev: amdgpu_device pointer
573 574
 * @gtt: GART instance to use for mapping
 * @gtt_flags: GTT hw mapping flags
A
Alex Deucher 已提交
575 576 577 578 579 580 581
 * @ib: IB for the update
 * @pe_start: first PTE to handle
 * @pe_end: last PTE to handle
 * @addr: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_device *adev,
582 583
				struct amdgpu_gart *gtt,
				uint32_t gtt_flags,
A
Alex Deucher 已提交
584 585
				struct amdgpu_ib *ib,
				uint64_t pe_start, uint64_t pe_end,
586
				uint64_t addr, uint32_t flags)
A
Alex Deucher 已提交
587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG_64KB;
	uint64_t frag_align = 0x80;

	uint64_t frag_start = ALIGN(pe_start, frag_align);
	uint64_t frag_end = pe_end & ~(frag_align - 1);

	unsigned count;

616 617 618 619
	/* Abort early if there isn't anything to do */
	if (pe_start == pe_end)
		return;

A
Alex Deucher 已提交
620
	/* system pages are non continuously */
621
	if (gtt || !(flags & AMDGPU_PTE_VALID) || (frag_start >= frag_end)) {
A
Alex Deucher 已提交
622 623

		count = (pe_end - pe_start) / 8;
624 625 626
		amdgpu_vm_update_pages(adev, gtt, gtt_flags, ib, pe_start,
				       addr, count, AMDGPU_GPU_PAGE_SIZE,
				       flags);
A
Alex Deucher 已提交
627 628 629 630 631 632
		return;
	}

	/* handle the 4K area at the beginning */
	if (pe_start != frag_start) {
		count = (frag_start - pe_start) / 8;
633 634
		amdgpu_vm_update_pages(adev, NULL, 0, ib, pe_start, addr,
				       count, AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
635 636 637 638 639
		addr += AMDGPU_GPU_PAGE_SIZE * count;
	}

	/* handle the area in the middle */
	count = (frag_end - frag_start) / 8;
640 641
	amdgpu_vm_update_pages(adev, NULL, 0, ib, frag_start, addr, count,
			       AMDGPU_GPU_PAGE_SIZE, flags | frag_flags);
A
Alex Deucher 已提交
642 643 644 645 646

	/* handle the 4K area at the end */
	if (frag_end != pe_end) {
		addr += AMDGPU_GPU_PAGE_SIZE * count;
		count = (pe_end - frag_end) / 8;
647 648
		amdgpu_vm_update_pages(adev, NULL, 0, ib, frag_end, addr,
				       count, AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
649 650 651 652 653 654 655
	}
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
 * @adev: amdgpu_device pointer
656 657
 * @gtt: GART instance to use for mapping
 * @gtt_flags: GTT hw mapping flags
A
Alex Deucher 已提交
658 659 660 661 662 663
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 * @dst: destination address to map to
 * @flags: mapping flags
 *
664
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
665
 */
666 667 668 669 670 671 672
static void amdgpu_vm_update_ptes(struct amdgpu_device *adev,
				  struct amdgpu_gart *gtt,
				  uint32_t gtt_flags,
				  struct amdgpu_vm *vm,
				  struct amdgpu_ib *ib,
				  uint64_t start, uint64_t end,
				  uint64_t dst, uint32_t flags)
A
Alex Deucher 已提交
673
{
674 675 676
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

	uint64_t last_pe_start = ~0, last_pe_end = ~0, last_dst = ~0;
A
Alex Deucher 已提交
677 678 679 680 681
	uint64_t addr;

	/* walk over the address space and update the page tables */
	for (addr = start; addr < end; ) {
		uint64_t pt_idx = addr >> amdgpu_vm_block_size;
682
		struct amdgpu_bo *pt = vm->page_tables[pt_idx].entry.robj;
A
Alex Deucher 已提交
683
		unsigned nptes;
684
		uint64_t pe_start;
A
Alex Deucher 已提交
685 686 687 688 689 690

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

691 692
		pe_start = amdgpu_bo_gpu_offset(pt);
		pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
693

694
		if (last_pe_end != pe_start) {
A
Alex Deucher 已提交
695

696 697 698
			amdgpu_vm_frag_ptes(adev, gtt, gtt_flags, ib,
					    last_pe_start, last_pe_end,
					    last_dst, flags);
A
Alex Deucher 已提交
699

700 701
			last_pe_start = pe_start;
			last_pe_end = pe_start + 8 * nptes;
A
Alex Deucher 已提交
702 703
			last_dst = dst;
		} else {
704
			last_pe_end += 8 * nptes;
A
Alex Deucher 已提交
705 706 707 708 709 710
		}

		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

711 712 713
	amdgpu_vm_frag_ptes(adev, gtt, gtt_flags, ib,
			    last_pe_start, last_pe_end,
			    last_dst, flags);
A
Alex Deucher 已提交
714 715 716 717 718 719
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
720
 * @gtt: GART instance to use for mapping
721
 * @gtt_flags: flags as they are used for GTT
A
Alex Deucher 已提交
722
 * @vm: requested vm
723 724 725
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
726 727 728
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
729
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
730 731 732
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
733 734
				       struct amdgpu_gart *gtt,
				       uint32_t gtt_flags,
A
Alex Deucher 已提交
735
				       struct amdgpu_vm *vm,
736 737 738
				       uint64_t start, uint64_t last,
				       uint32_t flags, uint64_t addr,
				       struct fence **fence)
A
Alex Deucher 已提交
739
{
740
	struct amdgpu_ring *ring;
741
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
742
	unsigned nptes, ncmds, ndw;
743
	struct amdgpu_job *job;
C
Chunming Zhou 已提交
744
	struct amdgpu_ib *ib;
745
	struct fence *f = NULL;
A
Alex Deucher 已提交
746 747
	int r;

748 749
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

750 751 752 753
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

754
	nptes = last - start + 1;
A
Alex Deucher 已提交
755 756 757 758 759 760 761 762 763 764

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

765
	if ((gtt == &adev->gart) && (flags == gtt_flags)) {
A
Alex Deucher 已提交
766 767 768
		/* only copy commands needed */
		ndw += ncmds * 7;

769
	} else if (gtt) {
A
Alex Deucher 已提交
770 771 772 773 774 775 776 777 778 779 780 781 782 783
		/* header for write data commands */
		ndw += ncmds * 4;

		/* body of write data command */
		ndw += nptes * 2;

	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
	}

784 785
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
786
		return r;
787 788

	ib = &job->ibs[0];
C
Chunming Zhou 已提交
789

790
	r = amdgpu_sync_resv(adev, &job->sync, vm->page_directory->tbo.resv,
791 792 793
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
794

795 796 797 798 799 800
	r = reservation_object_reserve_shared(vm->page_directory->tbo.resv);
	if (r)
		goto error_free;

	amdgpu_vm_update_ptes(adev, gtt, gtt_flags, vm, ib, start, last + 1,
			      addr, flags);
A
Alex Deucher 已提交
801

802
	amdgpu_ring_pad_ib(ring, ib);
C
Chunming Zhou 已提交
803
	WARN_ON(ib->length_dw > ndw);
804 805
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
806 807
	if (r)
		goto error_free;
A
Alex Deucher 已提交
808

809
	amdgpu_bo_fence(vm->page_directory, f, true);
810 811 812 813
	if (fence) {
		fence_put(*fence);
		*fence = fence_get(f);
	}
814
	fence_put(f);
A
Alex Deucher 已提交
815
	return 0;
C
Chunming Zhou 已提交
816 817

error_free:
818
	amdgpu_job_free(job);
819
	return r;
A
Alex Deucher 已提交
820 821
}

822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
 * @gtt: GART instance to use for mapping
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
 * @addr: addr to set the area to
 * @gtt_flags: flags as they are used for GTT
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
				      struct amdgpu_gart *gtt,
				      uint32_t gtt_flags,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
				      uint64_t addr, struct fence **fence)
{
	const uint64_t max_size = 64ULL * 1024ULL * 1024ULL / AMDGPU_GPU_PAGE_SIZE;

	uint64_t start = mapping->it.start;
	uint32_t flags = gtt_flags;
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

	trace_amdgpu_vm_bo_update(mapping);

	addr += mapping->offset;

	if (!gtt || ((gtt == &adev->gart) && (flags == gtt_flags)))
		return amdgpu_vm_bo_update_mapping(adev, gtt, gtt_flags, vm,
						   start, mapping->it.last,
						   flags, addr, fence);

	while (start != mapping->it.last + 1) {
		uint64_t last;

870
		last = min((uint64_t)mapping->it.last, start + max_size - 1);
871 872 873 874 875 876 877
		r = amdgpu_vm_bo_update_mapping(adev, gtt, gtt_flags, vm,
						start, last, flags, addr,
						fence);
		if (r)
			return r;

		start = last + 1;
878
		addr += max_size * AMDGPU_GPU_PAGE_SIZE;
879 880 881 882 883
	}

	return 0;
}

A
Alex Deucher 已提交
884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
 * @mem: ttm mem
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 *
 * Object have to be reserved and mutex must be locked!
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
			struct ttm_mem_reg *mem)
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
902
	struct amdgpu_gart *gtt = NULL;
A
Alex Deucher 已提交
903 904 905 906 907
	uint32_t flags;
	uint64_t addr;
	int r;

	if (mem) {
908
		addr = (u64)mem->start << PAGE_SHIFT;
909 910 911 912 913 914
		switch (mem->mem_type) {
		case TTM_PL_TT:
			gtt = &bo_va->bo->adev->gart;
			break;

		case TTM_PL_VRAM:
A
Alex Deucher 已提交
915
			addr += adev->vm_manager.vram_base_offset;
916 917 918 919 920
			break;

		default:
			break;
		}
A
Alex Deucher 已提交
921 922 923 924 925 926
	} else {
		addr = 0;
	}

	flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);

927 928 929 930 931 932
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
933 934
		r = amdgpu_vm_bo_split_mapping(adev, gtt, flags, vm, mapping, addr,
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
935 936 937 938
		if (r)
			return r;
	}

939 940 941 942 943 944 945 946
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
947
	spin_lock(&vm->status_lock);
948
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
949
	list_del_init(&bo_va->vm_status);
950 951
	if (!mem)
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977
	spin_unlock(&vm->status_lock);

	return 0;
}

/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping;
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
978

979 980
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, vm, mapping,
					       0, NULL);
A
Alex Deucher 已提交
981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
		kfree(mapping);
		if (r)
			return r;

	}
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1002
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1003
{
1004
	struct amdgpu_bo_va *bo_va = NULL;
1005
	int r = 0;
A
Alex Deucher 已提交
1006 1007 1008 1009 1010 1011

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1012
		mutex_lock(&bo_va->mutex);
A
Alex Deucher 已提交
1013
		r = amdgpu_vm_bo_update(adev, bo_va, NULL);
1014
		mutex_unlock(&bo_va->mutex);
A
Alex Deucher 已提交
1015 1016 1017 1018 1019 1020 1021
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1022
	if (bo_va)
1023
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1024 1025

	return r;
A
Alex Deucher 已提交
1026 1027 1028 1029 1030 1031 1032 1033 1034
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1035
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1055 1056
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1057
	INIT_LIST_HEAD(&bo_va->vm_status);
1058
	mutex_init(&bo_va->mutex);
A
Alex Deucher 已提交
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
	list_add_tail(&bo_va->bo_list, &bo->va);

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1076
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
		     uint64_t size, uint32_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

1090 1091
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1092
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1093 1094
		return -EINVAL;

A
Alex Deucher 已提交
1095
	/* make sure object fit at this offset */
1096
	eaddr = saddr + size - 1;
1097
	if ((saddr >= eaddr) || (offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1098 1099 1100
		return -EINVAL;

	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
1101 1102
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
A
Alex Deucher 已提交
1103 1104 1105 1106 1107 1108 1109
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1110
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1111 1112 1113 1114 1115 1116 1117 1118
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
		r = -EINVAL;
1119
		goto error;
A
Alex Deucher 已提交
1120 1121 1122 1123 1124
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping) {
		r = -ENOMEM;
1125
		goto error;
A
Alex Deucher 已提交
1126 1127 1128 1129
	}

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1130
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1131 1132 1133
	mapping->offset = offset;
	mapping->flags = flags;

1134
	mutex_lock(&bo_va->mutex);
1135
	list_add(&mapping->list, &bo_va->invalids);
1136
	mutex_unlock(&bo_va->mutex);
A
Alex Deucher 已提交
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	interval_tree_insert(&mapping->it, &vm->va);

	/* Make sure the page tables are allocated */
	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

	if (eaddr > vm->max_pde_used)
		vm->max_pde_used = eaddr;

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
1150
		struct reservation_object *resv = vm->page_directory->tbo.resv;
1151
		struct amdgpu_bo_list_entry *entry;
A
Alex Deucher 已提交
1152 1153
		struct amdgpu_bo *pt;

1154 1155
		entry = &vm->page_tables[pt_idx].entry;
		if (entry->robj)
A
Alex Deucher 已提交
1156 1157 1158 1159
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
1160 1161
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1162
				     NULL, resv, &pt);
1163
		if (r)
A
Alex Deucher 已提交
1164
			goto error_free;
1165

1166 1167 1168 1169 1170
		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
		pt->parent = amdgpu_bo_ref(vm->page_directory);

1171
		r = amdgpu_vm_clear_bo(adev, vm, pt);
A
Alex Deucher 已提交
1172 1173 1174 1175 1176
		if (r) {
			amdgpu_bo_unref(&pt);
			goto error_free;
		}

1177 1178 1179 1180
		entry->robj = pt;
		entry->priority = 0;
		entry->tv.bo = &entry->robj->tbo;
		entry->tv.shared = true;
1181
		entry->user_pages = NULL;
A
Alex Deucher 已提交
1182 1183 1184 1185 1186 1187 1188 1189
		vm->page_tables[pt_idx].addr = 0;
	}

	return 0;

error_free:
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1190
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1191 1192
	kfree(mapping);

1193
error:
A
Alex Deucher 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206
	return r;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1207
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1208 1209 1210 1211 1212 1213 1214
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1215
	bool valid = true;
A
Alex Deucher 已提交
1216

1217
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1218
	mutex_lock(&bo_va->mutex);
1219
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1220 1221 1222 1223
		if (mapping->it.start == saddr)
			break;
	}

1224 1225 1226 1227 1228 1229 1230 1231
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1232 1233
		if (&mapping->list == &bo_va->invalids) {
			mutex_unlock(&bo_va->mutex);
1234
			return -ENOENT;
1235
		}
A
Alex Deucher 已提交
1236
	}
1237
	mutex_unlock(&bo_va->mutex);
A
Alex Deucher 已提交
1238 1239
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1240
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1241

1242
	if (valid)
A
Alex Deucher 已提交
1243
		list_add(&mapping->list, &vm->freed);
1244
	else
A
Alex Deucher 已提交
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
		kfree(mapping);

	return 0;
}

/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1256
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1272
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1273 1274
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1275
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1276 1277 1278 1279 1280 1281
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
A
Alex Deucher 已提交
1282
	}
1283
	fence_put(bo_va->last_pt_update);
1284
	mutex_destroy(&bo_va->mutex);
A
Alex Deucher 已提交
1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1295
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1296 1297 1298 1299 1300 1301 1302
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1303 1304
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1305
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1306
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1307 1308 1309 1310 1311 1312 1313 1314 1315
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1316
 * Init @vm fields.
A
Alex Deucher 已提交
1317 1318 1319 1320 1321
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1322
	unsigned pd_size, pd_entries;
1323 1324
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1325
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1326 1327 1328
	int i, r;

	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1329
		vm->ids[i].mgr_id = NULL;
A
Alex Deucher 已提交
1330 1331 1332 1333 1334
		vm->ids[i].flushed_updates = NULL;
	}
	vm->va = RB_ROOT;
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1335
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1336
	INIT_LIST_HEAD(&vm->freed);
1337

A
Alex Deucher 已提交
1338 1339 1340 1341
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1342
	vm->page_tables = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
A
Alex Deucher 已提交
1343 1344 1345 1346 1347
	if (vm->page_tables == NULL) {
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1348
	/* create scheduler entity for page table updates */
1349 1350 1351 1352

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1353 1354 1355 1356 1357 1358
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
		return r;

1359 1360
	vm->page_directory_fence = NULL;

A
Alex Deucher 已提交
1361
	r = amdgpu_bo_create(adev, pd_size, align, true,
1362 1363
			     AMDGPU_GEM_DOMAIN_VRAM,
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS,
1364
			     NULL, NULL, &vm->page_directory);
A
Alex Deucher 已提交
1365
	if (r)
1366 1367
		goto error_free_sched_entity;

1368
	r = amdgpu_bo_reserve(vm->page_directory, false);
1369 1370 1371 1372
	if (r)
		goto error_free_page_directory;

	r = amdgpu_vm_clear_bo(adev, vm, vm->page_directory);
1373
	amdgpu_bo_unreserve(vm->page_directory);
1374 1375
	if (r)
		goto error_free_page_directory;
A
Alex Deucher 已提交
1376 1377

	return 0;
1378 1379 1380 1381 1382 1383 1384 1385 1386

error_free_page_directory:
	amdgpu_bo_unref(&vm->page_directory);
	vm->page_directory = NULL;

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
1387 1388 1389 1390 1391 1392 1393 1394
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1395
 * Tear down @vm.
A
Alex Deucher 已提交
1396 1397 1398 1399 1400 1401 1402
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
	int i;

1403
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1404

A
Alex Deucher 已提交
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
		list_del(&mapping->list);
		kfree(mapping);
	}

	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++)
1419
		amdgpu_bo_unref(&vm->page_tables[i].entry.robj);
1420
	drm_free_large(vm->page_tables);
A
Alex Deucher 已提交
1421 1422

	amdgpu_bo_unref(&vm->page_directory);
1423
	fence_put(vm->page_directory_fence);
1424

A
Alex Deucher 已提交
1425
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
1426
		struct amdgpu_vm_id *id = &vm->ids[i];
1427

1428 1429 1430 1431
		if (id->mgr_id)
			atomic_long_cmpxchg(&id->mgr_id->owner,
					    (long)id, 0);
		fence_put(id->flushed_updates);
A
Alex Deucher 已提交
1432 1433
	}
}
1434

1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
1449 1450
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
1451 1452
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
1453
	}
1454 1455

	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
1456 1457
}

1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

	for (i = 0; i < AMDGPU_NUM_VM; ++i)
1470
		fence_put(adev->vm_manager.ids[i].active);
1471
}