amdgpu_vm.c 51.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
A
Alex Deucher 已提交
29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

54 55 56
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
57
struct amdgpu_pte_update_params {
58 59
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
60 61
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
62 63 64 65
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
66 67 68
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
69
		     uint64_t flags);
70 71
	/* indicate update pt or its shadow */
	bool shadow;
72 73
};

74 75 76 77 78 79
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
80 81 82 83 84
/**
 * amdgpu_vm_num_pde - return the number of page directory entries
 *
 * @adev: amdgpu_device pointer
 *
85
 * Calculate the number of page directory entries.
A
Alex Deucher 已提交
86 87 88 89 90 91 92 93 94 95 96
 */
static unsigned amdgpu_vm_num_pdes(struct amdgpu_device *adev)
{
	return adev->vm_manager.max_pfn >> amdgpu_vm_block_size;
}

/**
 * amdgpu_vm_directory_size - returns the size of the page directory in bytes
 *
 * @adev: amdgpu_device pointer
 *
97
 * Calculate the size of the page directory in bytes.
A
Alex Deucher 已提交
98 99 100 101 102 103 104
 */
static unsigned amdgpu_vm_directory_size(struct amdgpu_device *adev)
{
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_pdes(adev) * 8);
}

/**
105
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
106 107
 *
 * @vm: vm providing the BOs
108
 * @validated: head of validation list
109
 * @entry: entry to add
A
Alex Deucher 已提交
110 111
 *
 * Add the page directory to the list of BOs to
112
 * validate for command submission.
A
Alex Deucher 已提交
113
 */
114 115 116
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
117
{
118
	entry->robj = vm->root.bo;
119
	entry->priority = 0;
120
	entry->tv.bo = &entry->robj->tbo;
121
	entry->tv.shared = true;
122
	entry->user_pages = NULL;
123 124
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
125

126
/**
127
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
128
 *
129
 * @adev: amdgpu device pointer
130
 * @vm: vm providing the BOs
131 132
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
133
 *
134
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
135
 */
136 137 138
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
139
{
140
	uint64_t num_evictions;
141
	unsigned i;
142
	int r;
A
Alex Deucher 已提交
143

144 145 146 147 148
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
149
		return 0;
150

A
Alex Deucher 已提交
151
	/* add the vm page table to the list */
152 153
	for (i = 0; i <= vm->root.last_entry_used; ++i) {
		struct amdgpu_bo *bo = vm->root.entries[i].bo;
154

155
		if (!bo)
A
Alex Deucher 已提交
156 157
			continue;

158
		r = validate(param, bo);
159 160
		if (r)
			return r;
A
Alex Deucher 已提交
161
	}
162

163
	return 0;
164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	unsigned i;

	spin_lock(&glob->lru_lock);
181 182
	for (i = 0; i <= vm->root.last_entry_used; ++i) {
		struct amdgpu_bo *bo = vm->root.entries[i].bo;
183

184
		if (!bo)
185 186
			continue;

187
		ttm_bo_move_to_lru_tail(&bo->tbo);
188 189
	}
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
190 191
}

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	unsigned last_pfn, pt_idx;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08X >= 0x%08X)\n",
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	saddr >>= amdgpu_vm_block_size;
	eaddr >>= amdgpu_vm_block_size;

	BUG_ON(eaddr >= amdgpu_vm_num_pdes(adev));

230 231
	if (eaddr > vm->root.last_entry_used)
		vm->root.last_entry_used = eaddr;
232 233 234

	/* walk over the address space and allocate the page tables */
	for (pt_idx = saddr; pt_idx <= eaddr; ++pt_idx) {
235
		struct reservation_object *resv = vm->root.bo->tbo.resv;
236 237
		struct amdgpu_bo *pt;

238
		if (vm->root.entries[pt_idx].bo)
239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254
			continue;

		r = amdgpu_bo_create(adev, AMDGPU_VM_PTE_COUNT * 8,
				     AMDGPU_GPU_PAGE_SIZE, true,
				     AMDGPU_GEM_DOMAIN_VRAM,
				     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				     AMDGPU_GEM_CREATE_SHADOW |
				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
				     AMDGPU_GEM_CREATE_VRAM_CLEARED,
				     NULL, resv, &pt);
		if (r)
			return r;

		/* Keep a reference to the page table to avoid freeing
		 * them up in the wrong order.
		 */
255
		pt->parent = amdgpu_bo_ref(vm->root.bo);
256

257 258
		vm->root.entries[pt_idx].bo = pt;
		vm->root.entries[pt_idx].addr = 0;
259 260 261 262 263
	}

	return 0;
}

264 265 266 267 268 269 270
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
271 272 273 274
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
275 276
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
277
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
278
 *
279
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
280
 */
281
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
282
		      struct amdgpu_sync *sync, struct dma_fence *fence,
283
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
284 285
{
	struct amdgpu_device *adev = ring->adev;
286
	uint64_t fence_context = adev->fence_context + ring->idx;
287
	struct dma_fence *updates = sync->last_vm_update;
288
	struct amdgpu_vm_id *id, *idle;
289
	struct dma_fence **fences;
290 291 292 293 294 295 296
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
297

298 299
	mutex_lock(&adev->vm_manager.lock);

300
	/* Check if we have an idle VMID */
301
	i = 0;
302
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
303 304
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
305
			break;
306
		++i;
307 308
	}

309
	/* If we can't find a idle VMID to use, wait till one becomes available */
310
	if (&idle->list == &adev->vm_manager.ids_lru) {
311 312
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
313
		struct dma_fence_array *array;
314 315 316
		unsigned j;

		for (j = 0; j < i; ++j)
317
			dma_fence_get(fences[j]);
318

319
		array = dma_fence_array_create(i, fences, fence_context,
320 321 322
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
323
				dma_fence_put(fences[j]);
324 325 326 327 328 329 330
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
331
		dma_fence_put(&array->base);
332 333 334 335 336 337 338 339 340
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

341
	job->vm_needs_flush = true;
342 343 344
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
345
		struct dma_fence *flushed;
346 347 348 349

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
350

351 352 353
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
354
		if (amdgpu_vm_is_gpu_reset(adev, id))
355
			continue;
356 357 358 359

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

360
		if (job->vm_pd_addr != id->pd_gpu_addr)
361 362
			continue;

363 364 365 366
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
367
		    !dma_fence_is_signaled(id->last_flush))
368 369 370 371
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
372
		    (!flushed || dma_fence_is_later(updates, flushed)))
373 374
			continue;

375 376 377
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
378 379 380
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
381

382
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
383 384
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
385

386 387
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
388
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
389

390 391
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
392

393
	} while (i != ring->idx);
394

395 396
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
397

398 399
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
400 401
	if (r)
		goto error;
402

403 404
	dma_fence_put(id->first);
	id->first = dma_fence_get(fence);
405

406
	dma_fence_put(id->last_flush);
407 408
	id->last_flush = NULL;

409 410
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
411

412
	id->pd_gpu_addr = job->vm_pd_addr;
413
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
414
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
415
	atomic64_set(&id->owner, vm->client_id);
416
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
417

418
	job->vm_id = id - adev->vm_manager.ids;
419
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
420 421

error:
422
	mutex_unlock(&adev->vm_manager.lock);
423
	return r;
A
Alex Deucher 已提交
424 425
}

426 427 428
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
429
	const struct amdgpu_ip_block *ip_block;
430

431
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
432 433 434 435 436 437 438
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

439
	if (ip_block->version->major <= 7) {
440 441
		/* gfx7 has no workaround */
		return true;
442
	} else if (ip_block->version->major == 8) {
443 444 445 446 447 448 449 450 451
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
452 453 454 455 456 457 458 459 460 461
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

	if (adev->mc.mc_funcs && adev->mc.mc_funcs->adjust_mc_addr)
		addr = adev->mc.mc_funcs->adjust_mc_addr(adev, addr);

	return addr;
}

A
Alex Deucher 已提交
462 463 464 465
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
466
 * @vm_id: vmid number to use
467
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
468
 *
469
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
470
 */
471
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
472
{
473
	struct amdgpu_device *adev = ring->adev;
474
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
475
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
476 477 478 479 480 481
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
482
	int r;
483 484

	if (ring->funcs->emit_pipeline_sync && (
485
	    job->vm_needs_flush || gds_switch_needed ||
486
	    amdgpu_vm_ring_has_compute_vm_bug(ring)))
487
		amdgpu_ring_emit_pipeline_sync(ring);
488

489 490
	if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
	    amdgpu_vm_is_gpu_reset(adev, id))) {
491
		struct dma_fence *fence;
A
Alex Xie 已提交
492
		u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
493

A
Alex Xie 已提交
494 495
		trace_amdgpu_vm_flush(pd_addr, ring->idx, job->vm_id);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
496

497 498 499 500
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;

501
		mutex_lock(&adev->vm_manager.lock);
502
		dma_fence_put(id->last_flush);
503
		id->last_flush = fence;
504
		mutex_unlock(&adev->vm_manager.lock);
A
Alex Deucher 已提交
505
	}
506

507
	if (gds_switch_needed) {
508 509 510 511 512 513 514 515 516 517
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id,
					    job->gds_base, job->gds_size,
					    job->gws_base, job->gws_size,
					    job->oa_base, job->oa_size);
518
	}
519 520

	return 0;
521 522 523 524 525 526 527 528 529 530 531 532
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
533 534 535 536 537 538 539 540
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
541 542 543 544 545 546 547 548
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
549
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
569
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
570
 *
571
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
572 573 574 575 576 577 578 579 580
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
581 582 583
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
584
				  uint64_t flags)
A
Alex Deucher 已提交
585
{
586
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
587

588
	if (count < 3) {
589 590
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
591 592

	} else {
593
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
594 595 596 597
				      count, incr, flags);
	}
}

598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
613
				   uint64_t flags)
614
{
615
	uint64_t src = (params->src + (addr >> 12) * 8);
616

617 618 619 620

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
621 622
}

A
Alex Deucher 已提交
623
/**
624
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
625
 *
626
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
627 628 629
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
630
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
631
 */
632
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
633 634 635
{
	uint64_t result;

636 637
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
638

639 640
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
641

642
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
643 644 645 646

	return result;
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660
/*
 * amdgpu_vm_update_pdes - make sure that page directory is valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
 *
 * Allocates new page tables if necessary
 * and updates the page directory.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
				    struct amdgpu_vm *vm)
A
Alex Deucher 已提交
661
{
662
	struct amdgpu_bo *shadow;
663
	struct amdgpu_ring *ring;
664
	uint64_t pd_addr, shadow_addr;
A
Alex Deucher 已提交
665
	uint32_t incr = AMDGPU_VM_PTE_COUNT * 8;
666
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
667
	unsigned count = 0, pt_idx, ndw;
668
	struct amdgpu_job *job;
669
	struct amdgpu_pte_update_params params;
670
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
671

A
Alex Deucher 已提交
672 673
	int r;

674
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
675
	shadow = vm->root.bo->shadow;
676

A
Alex Deucher 已提交
677 678 679 680
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
681
	ndw += vm->root.last_entry_used * 6;
A
Alex Deucher 已提交
682

683
	pd_addr = amdgpu_bo_gpu_offset(vm->root.bo);
684 685 686 687 688 689 690 691 692 693
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

694 695
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
696
		return r;
697

698 699
	memset(&params, 0, sizeof(params));
	params.adev = adev;
700
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
701 702

	/* walk over the address space and update the page directory */
703 704
	for (pt_idx = 0; pt_idx <= vm->root.last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = vm->root.entries[pt_idx].bo;
A
Alex Deucher 已提交
705 706 707 708 709
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

710
		if (bo->shadow) {
711
			struct amdgpu_bo *pt_shadow = bo->shadow;
712

713 714
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
715 716 717 718
			if (r)
				return r;
		}

A
Alex Deucher 已提交
719
		pt = amdgpu_bo_gpu_offset(bo);
720
		if (vm->root.entries[pt_idx].addr == pt)
721 722
			continue;

723
		vm->root.entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
724 725 726

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
727 728
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
729 730

			if (count) {
A
Alex Xie 已提交
731 732 733
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

734 735 736
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
737
							      pt_addr, count,
738 739 740
							      incr,
							      AMDGPU_PTE_VALID);

741
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
742
						      pt_addr, count, incr,
743
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
744 745 746 747
			}

			count = 1;
			last_pde = pde;
748
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
749 750 751 752 753 754
			last_pt = pt;
		} else {
			++count;
		}
	}

755
	if (count) {
A
Alex Xie 已提交
756 757
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

758
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
759
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
760 761
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
762
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
763
				      count, incr, AMDGPU_PTE_VALID);
764
	}
A
Alex Deucher 已提交
765

766 767 768 769 770 771
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
		return 0;
	}

	amdgpu_ring_pad_ib(ring, params.ib);
772
	amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
773 774 775
			 AMDGPU_FENCE_OWNER_VM);
	if (shadow)
		amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
776
				 AMDGPU_FENCE_OWNER_VM);
777

778 779 780 781 782
	WARN_ON(params.ib->length_dw > ndw);
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &fence);
	if (r)
		goto error_free;
C
Chunming Zhou 已提交
783

784
	amdgpu_bo_fence(vm->root.bo, fence, true);
785 786
	dma_fence_put(vm->last_dir_update);
	vm->last_dir_update = dma_fence_get(fence);
787
	dma_fence_put(fence);
A
Alex Deucher 已提交
788 789

	return 0;
C
Chunming Zhou 已提交
790 791

error_free:
792
	amdgpu_job_free(job);
793
	return r;
A
Alex Deucher 已提交
794 795 796 797 798
}

/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
799
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
800 801 802
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
803
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
804 805
 * @flags: mapping flags
 *
806
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
807
 */
808
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
809
				  uint64_t start, uint64_t end,
810
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
811
{
812 813
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

814
	uint64_t cur_pe_start, cur_nptes, cur_dst;
815
	uint64_t addr; /* next GPU address to be updated */
816 817 818 819 820 821 822 823
	uint64_t pt_idx;
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
	pt_idx = addr >> amdgpu_vm_block_size;
824
	pt = params->vm->root.entries[pt_idx].bo;
825 826 827
	if (params->shadow) {
		if (!pt->shadow)
			return;
828
		pt = pt->shadow;
829
	}
830 831 832 833 834 835 836
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
837
	cur_nptes = nptes;
838 839 840 841 842
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
843 844

	/* walk over the address space and update the page tables */
845 846
	while (addr < end) {
		pt_idx = addr >> amdgpu_vm_block_size;
847
		pt = params->vm->root.entries[pt_idx].bo;
848 849 850
		if (params->shadow) {
			if (!pt->shadow)
				return;
851
			pt = pt->shadow;
852
		}
A
Alex Deucher 已提交
853 854 855 856 857 858

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

859 860
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
861

862 863
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
864
			/* The next ptb is consecutive to current ptb.
865
			 * Don't call the update function now.
866 867
			 * Will update two ptbs together in future.
			*/
868
			cur_nptes += nptes;
869
		} else {
870 871
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
872

873
			cur_pe_start = next_pe_start;
874
			cur_nptes = nptes;
875
			cur_dst = dst;
A
Alex Deucher 已提交
876 877
		}

878
		/* for next ptb*/
A
Alex Deucher 已提交
879 880 881 882
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

883 884
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
885 886 887 888 889 890 891 892 893 894 895 896 897 898
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
899
				uint64_t dst, uint64_t flags)
900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

920 921 922
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
923 924 925 926 927

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
928
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
929 930
	    (frag_start >= frag_end)) {

931
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
932 933 934 935 936
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
937
		amdgpu_vm_update_ptes(params, start, frag_start,
938 939 940 941 942
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
943
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
944
			      flags | frag_flags);
945 946 947 948

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
949
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
950
	}
A
Alex Deucher 已提交
951 952 953 954 955 956
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
957
 * @exclusive: fence we need to sync to
958 959
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
960
 * @vm: requested vm
961 962 963
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
964 965 966
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
967
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
968 969 970
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
971
				       struct dma_fence *exclusive,
972 973
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
974
				       struct amdgpu_vm *vm,
975
				       uint64_t start, uint64_t last,
976
				       uint64_t flags, uint64_t addr,
977
				       struct dma_fence **fence)
A
Alex Deucher 已提交
978
{
979
	struct amdgpu_ring *ring;
980
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
981
	unsigned nptes, ncmds, ndw;
982
	struct amdgpu_job *job;
983
	struct amdgpu_pte_update_params params;
984
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
985 986
	int r;

987 988
	memset(&params, 0, sizeof(params));
	params.adev = adev;
989
	params.vm = vm;
990 991
	params.src = src;

992
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
993

994 995 996 997
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

998
	nptes = last - start + 1;
A
Alex Deucher 已提交
999 1000 1001 1002 1003 1004 1005 1006 1007 1008

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

1009
	if (src) {
A
Alex Deucher 已提交
1010 1011 1012
		/* only copy commands needed */
		ndw += ncmds * 7;

1013 1014
		params.func = amdgpu_vm_do_copy_ptes;

1015 1016 1017
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1018

1019
		/* and also PTEs */
A
Alex Deucher 已提交
1020 1021
		ndw += nptes * 2;

1022 1023
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1024 1025 1026 1027 1028 1029
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1030 1031

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1032 1033
	}

1034 1035
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1036
		return r;
1037

1038
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1039

1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1054
		addr = 0;
1055 1056
	}

1057 1058 1059 1060
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1061
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1062 1063 1064
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1065

1066
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1067 1068 1069
	if (r)
		goto error_free;

1070
	params.shadow = true;
1071
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1072
	params.shadow = false;
1073
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1074

1075 1076
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1077 1078
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1079 1080
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1081

1082
	amdgpu_bo_fence(vm->root.bo, f, true);
1083 1084
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1085
	return 0;
C
Chunming Zhou 已提交
1086 1087

error_free:
1088
	amdgpu_job_free(job);
1089
	return r;
A
Alex Deucher 已提交
1090 1091
}

1092 1093 1094 1095
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1096
 * @exclusive: fence we need to sync to
1097 1098
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1099 1100
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1101
 * @flags: HW flags for the mapping
1102
 * @nodes: array of drm_mm_nodes with the MC addresses
1103 1104 1105 1106 1107 1108 1109
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1110
				      struct dma_fence *exclusive,
1111
				      uint64_t gtt_flags,
1112
				      dma_addr_t *pages_addr,
1113 1114
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1115
				      uint64_t flags,
1116
				      struct drm_mm_node *nodes,
1117
				      struct dma_fence **fence)
1118
{
1119
	uint64_t pfn, src = 0, start = mapping->it.start;
1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1130 1131 1132
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1133 1134 1135
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1136 1137
	trace_amdgpu_vm_bo_update(mapping);

1138 1139 1140 1141 1142 1143
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1144
	}
1145

1146 1147 1148
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1149

1150 1151 1152 1153 1154 1155 1156 1157
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1158

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

		last = min((uint64_t)mapping->it.last, start + max_entries - 1);
1172 1173
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1174 1175 1176 1177 1178
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1179 1180 1181 1182 1183
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1184
		start = last + 1;
1185 1186

	} while (unlikely(start != mapping->it.last + 1));
1187 1188 1189 1190

	return 0;
}

A
Alex Deucher 已提交
1191 1192 1193 1194 1195
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1196
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1197 1198 1199 1200 1201 1202
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1203
			bool clear)
A
Alex Deucher 已提交
1204 1205 1206
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1207
	dma_addr_t *pages_addr = NULL;
1208
	uint64_t gtt_flags, flags;
1209
	struct ttm_mem_reg *mem;
1210
	struct drm_mm_node *nodes;
1211
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1212 1213
	int r;

1214
	if (clear || !bo_va->bo) {
1215
		mem = NULL;
1216
		nodes = NULL;
1217 1218
		exclusive = NULL;
	} else {
1219 1220
		struct ttm_dma_tt *ttm;

1221
		mem = &bo_va->bo->tbo.mem;
1222 1223
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1224 1225 1226
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1227
		}
1228
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1229 1230
	}

1231 1232 1233 1234 1235 1236 1237 1238 1239
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1240

1241 1242 1243 1244 1245 1246
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1247 1248
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1249
					       mapping, flags, nodes,
1250
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1251 1252 1253 1254
		if (r)
			return r;
	}

1255 1256 1257 1258 1259 1260 1261 1262
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1263
	spin_lock(&vm->status_lock);
1264
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1265
	list_del_init(&bo_va->vm_status);
1266
	if (clear)
1267
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1268 1269 1270 1271 1272
	spin_unlock(&vm->status_lock);

	return 0;
}

1273 1274 1275 1276 1277 1278 1279 1280 1281
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1282
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1283 1284 1285 1286
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1287
/**
1288
 * amdgpu_vm_prt_get - add a PRT user
1289 1290 1291
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1292 1293 1294
	if (!adev->gart.gart_funcs->set_prt)
		return;

1295 1296 1297 1298
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1299 1300 1301 1302 1303
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1304
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1305 1306 1307
		amdgpu_vm_update_prt_state(adev);
}

1308
/**
1309
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1310 1311 1312 1313 1314
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1315
	amdgpu_vm_prt_put(cb->adev);
1316 1317 1318
	kfree(cb);
}

1319 1320 1321 1322 1323 1324
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1325
	struct amdgpu_prt_cb *cb;
1326

1327 1328 1329 1330
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

		amdgpu_vm_prt_put(cb->adev);
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1360 1361 1362 1363
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1364

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1375
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1376 1377 1378
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1379

1380 1381 1382 1383 1384 1385 1386 1387 1388
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1389
	}
1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1401 1402
}

A
Alex Deucher 已提交
1403 1404 1405 1406 1407
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1408 1409
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1410 1411 1412 1413 1414 1415 1416
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1417 1418
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1419 1420
{
	struct amdgpu_bo_va_mapping *mapping;
1421
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1422 1423 1424 1425 1426 1427
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1428

1429
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1430 1431
					       0, 0, &f);
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1432
		if (r) {
1433
			dma_fence_put(f);
A
Alex Deucher 已提交
1434
			return r;
1435
		}
1436
	}
A
Alex Deucher 已提交
1437

1438 1439 1440 1441 1442
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1443
	}
1444

A
Alex Deucher 已提交
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1461
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1462
{
1463
	struct amdgpu_bo_va *bo_va = NULL;
1464
	int r = 0;
A
Alex Deucher 已提交
1465 1466 1467 1468 1469 1470

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1471

1472
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1473 1474 1475 1476 1477 1478 1479
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1480
	if (bo_va)
1481
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1482 1483

	return r;
A
Alex Deucher 已提交
1484 1485 1486 1487 1488 1489 1490 1491 1492
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1493
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1513 1514
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1515
	INIT_LIST_HEAD(&bo_va->vm_status);
1516

1517 1518
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1535
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1536 1537 1538 1539
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1540
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1541 1542 1543 1544 1545 1546
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	struct interval_tree_node *it;
	uint64_t eaddr;

1547 1548
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1549
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1550 1551
		return -EINVAL;

A
Alex Deucher 已提交
1552
	/* make sure object fit at this offset */
1553
	eaddr = saddr + size - 1;
1554 1555
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1556 1557 1558 1559 1560
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1561
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
A
Alex Deucher 已提交
1562 1563 1564 1565 1566 1567 1568
	if (it) {
		struct amdgpu_bo_va_mapping *tmp;
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
			"0x%010lx-0x%010lx\n", bo_va->bo, saddr, eaddr,
			tmp->it.start, tmp->it.last + 1);
1569
		return -EINVAL;
A
Alex Deucher 已提交
1570 1571 1572
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1573 1574
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1575 1576 1577

	INIT_LIST_HEAD(&mapping->list);
	mapping->it.start = saddr;
1578
	mapping->it.last = eaddr;
A
Alex Deucher 已提交
1579 1580 1581
	mapping->offset = offset;
	mapping->flags = flags;

1582
	list_add(&mapping->list, &bo_va->invalids);
A
Alex Deucher 已提交
1583
	interval_tree_insert(&mapping->it, &vm->va);
1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	mapping->it.start = saddr;
	mapping->it.last = eaddr;
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
	interval_tree_insert(&mapping->it, &vm->va);
A
Alex Deucher 已提交
1648

1649 1650 1651
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1665
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1666 1667 1668 1669 1670 1671 1672
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1673
	bool valid = true;
A
Alex Deucher 已提交
1674

1675
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1676

1677
	list_for_each_entry(mapping, &bo_va->valids, list) {
A
Alex Deucher 已提交
1678 1679 1680 1681
		if (mapping->it.start == saddr)
			break;
	}

1682 1683 1684 1685 1686 1687 1688 1689
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
			if (mapping->it.start == saddr)
				break;
		}

1690
		if (&mapping->list == &bo_va->invalids)
1691
			return -ENOENT;
A
Alex Deucher 已提交
1692
	}
1693

A
Alex Deucher 已提交
1694 1695
	list_del(&mapping->list);
	interval_tree_remove(&mapping->it, &vm->va);
1696
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1697

1698
	if (valid)
A
Alex Deucher 已提交
1699
		list_add(&mapping->list, &vm->freed);
1700
	else
1701 1702
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1703 1704 1705 1706

	return 0;
}

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	struct interval_tree_node *it;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1735
	INIT_LIST_HEAD(&before->list);
1736 1737 1738 1739 1740 1741

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1742
	INIT_LIST_HEAD(&after->list);
1743 1744 1745 1746 1747 1748 1749 1750 1751

	/* Now gather all removed mappings */
	it = interval_tree_iter_first(&vm->va, saddr, eaddr);
	while (it) {
		tmp = container_of(it, struct amdgpu_bo_va_mapping, it);
		it = interval_tree_iter_next(it, saddr, eaddr);

		/* Remember mapping split at the start */
		if (tmp->it.start < saddr) {
1752
			before->it.start = tmp->it.start;
1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
			before->it.last = saddr - 1;
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
		if (tmp->it.last > eaddr) {
			after->it.start = eaddr + 1;
			after->it.last = tmp->it.last;
			after->offset = tmp->offset;
			after->offset += after->it.start - tmp->it.start;
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
		interval_tree_remove(&tmp->it, &vm->va);
		list_del(&tmp->list);

		if (tmp->it.start < saddr)
		    tmp->it.start = saddr;
		if (tmp->it.last > eaddr)
		    tmp->it.last = eaddr;

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

1787 1788
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
1789 1790 1791 1792 1793 1794 1795 1796
		interval_tree_insert(&before->it, &vm->va);
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
1797
	if (!list_empty(&after->list)) {
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
		interval_tree_insert(&after->it, &vm->va);
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
1808 1809 1810 1811 1812 1813
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
1814
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

1830
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
1831 1832
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1833
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
1834 1835 1836 1837 1838
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
1839 1840
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1841
	}
1842

1843
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1854
 * Mark @bo as invalid.
A
Alex Deucher 已提交
1855 1856 1857 1858 1859 1860 1861
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
1862 1863
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
1864
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1865
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
1866 1867 1868 1869 1870 1871 1872 1873 1874
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1875
 * Init @vm fields.
A
Alex Deucher 已提交
1876 1877 1878 1879 1880
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
1881
	unsigned pd_size, pd_entries;
1882 1883
	unsigned ring_instance;
	struct amdgpu_ring *ring;
1884
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
1885 1886
	int i, r;

1887 1888
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
1889
	vm->va = RB_ROOT;
1890
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
1891 1892
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
1893
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
1894
	INIT_LIST_HEAD(&vm->freed);
1895

A
Alex Deucher 已提交
1896 1897 1898 1899
	pd_size = amdgpu_vm_directory_size(adev);
	pd_entries = amdgpu_vm_num_pdes(adev);

	/* allocate page table array */
1900 1901
	vm->root.entries = drm_calloc_large(pd_entries, sizeof(struct amdgpu_vm_pt));
	if (vm->root.entries == NULL) {
A
Alex Deucher 已提交
1902 1903 1904 1905
		DRM_ERROR("Cannot allocate memory for page table array\n");
		return -ENOMEM;
	}

1906
	/* create scheduler entity for page table updates */
1907 1908 1909 1910

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
1911 1912 1913 1914
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
1915
		goto err;
1916

1917
	vm->last_dir_update = NULL;
1918

A
Alex Deucher 已提交
1919
	r = amdgpu_bo_create(adev, pd_size, align, true,
1920
			     AMDGPU_GEM_DOMAIN_VRAM,
1921
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
1922
			     AMDGPU_GEM_CREATE_SHADOW |
1923 1924
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
1925
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
1926
	if (r)
1927 1928
		goto error_free_sched_entity;

1929
	r = amdgpu_bo_reserve(vm->root.bo, false);
1930
	if (r)
1931
		goto error_free_root;
1932

1933
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
1934
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
1935 1936

	return 0;
1937

1938 1939 1940 1941
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
1942 1943 1944 1945

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

1946
err:
1947
	drm_free_large(vm->root.entries);
1948

1949
	return r;
A
Alex Deucher 已提交
1950 1951 1952 1953 1954 1955 1956 1957
}

/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1958
 * Tear down @vm.
A
Alex Deucher 已提交
1959 1960 1961 1962 1963
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
1964
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
1965 1966
	int i;

1967
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
1968

A
Alex Deucher 已提交
1969 1970 1971 1972 1973 1974 1975 1976 1977
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, it.rb) {
		list_del(&mapping->list);
		interval_tree_remove(&mapping->it, &vm->va);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
1978
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
1979
			amdgpu_vm_prt_fini(adev, vm);
1980
			prt_fini_needed = false;
1981
		}
1982

A
Alex Deucher 已提交
1983
		list_del(&mapping->list);
1984
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
1985 1986
	}

1987
	for (i = 0; i < amdgpu_vm_num_pdes(adev); i++) {
1988
		struct amdgpu_bo *pt = vm->root.entries[i].bo;
1989 1990 1991 1992 1993 1994

		if (!pt)
			continue;

		amdgpu_bo_unref(&pt->shadow);
		amdgpu_bo_unref(&pt);
1995
	}
1996
	drm_free_large(vm->root.entries);
A
Alex Deucher 已提交
1997

1998 1999
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
2000
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2001
}
2002

2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
2017 2018
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
2019
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
2020 2021
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
2022
	}
2023

2024 2025
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2026 2027 2028
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2029
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2030
	atomic64_set(&adev->vm_manager.client_counter, 0);
2031
	spin_lock_init(&adev->vm_manager.prt_lock);
2032
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2033 2034
}

2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

2046 2047 2048
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

2049
		dma_fence_put(adev->vm_manager.ids[i].first);
2050
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
2051
		dma_fence_put(id->flushed_updates);
2052
		dma_fence_put(id->last_flush);
2053
	}
2054
}