amdgpu_vm.c 56.3 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81
	/* indicate update pt or its shadow */
	bool shadow;
82 83
};

84 85 86 87 88 89
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
90
/**
91
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
92 93 94
 *
 * @adev: amdgpu_device pointer
 *
95
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
96
 */
97 98
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
99
{
100 101 102 103 104 105 106 107 108 109
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
			(amdgpu_vm_block_size * adev->vm_manager.num_level);
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
		return AMDGPU_VM_PTE_COUNT;
	else
		/* Everything in between */
		return 1 << amdgpu_vm_block_size;
A
Alex Deucher 已提交
110 111 112
}

/**
113
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
114 115 116
 *
 * @adev: amdgpu_device pointer
 *
117
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
118
 */
119
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
120
{
121
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
122 123 124
}

/**
125
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
126 127
 *
 * @vm: vm providing the BOs
128
 * @validated: head of validation list
129
 * @entry: entry to add
A
Alex Deucher 已提交
130 131
 *
 * Add the page directory to the list of BOs to
132
 * validate for command submission.
A
Alex Deucher 已提交
133
 */
134 135 136
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
137
{
138
	entry->robj = vm->root.bo;
139
	entry->priority = 0;
140
	entry->tv.bo = &entry->robj->tbo;
141
	entry->tv.shared = true;
142
	entry->user_pages = NULL;
143 144
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
145

146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

187
/**
188
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
189
 *
190
 * @adev: amdgpu device pointer
191
 * @vm: vm providing the BOs
192 193
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
194
 *
195
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
196
 */
197 198 199
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
200
{
201
	uint64_t num_evictions;
A
Alex Deucher 已提交
202

203 204 205 206 207
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
208
		return 0;
209

210
	return amdgpu_vm_validate_level(&vm->root, validate, param);
211 212 213
}

/**
214
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
215 216 217 218 219 220
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
221
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
222 223 224
{
	unsigned i;

225 226
	if (!parent->entries)
		return;
227

228 229 230 231
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
232 233
			continue;

234 235
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
236
	}
237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
254
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
255 256
}

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
		amdgpu_vm_block_size;
	unsigned pt_idx, from, to;
	int r;

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

		parent->entries = drm_calloc_large(num_entries,
						   sizeof(struct amdgpu_vm_pt));
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

288 289 290 291 292
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
293 294 295 296 297

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
298 299
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329

	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
					     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
					     AMDGPU_GEM_CREATE_SHADOW |
					     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
					     AMDGPU_GEM_CREATE_VRAM_CLEARED,
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
330 331 332 333 334
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
335 336 337 338 339 340 341 342
			if (r)
				return r;
		}
	}

	return 0;
}

343 344 345 346 347 348 349 350 351 352 353 354 355 356
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
357
	uint64_t last_pfn;
358 359 360 361 362 363 364 365 366
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
367
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
368 369 370 371 372 373 374
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

375
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
376 377
}

378 379 380 381 382 383 384
static bool amdgpu_vm_is_gpu_reset(struct amdgpu_device *adev,
			      struct amdgpu_vm_id *id)
{
	return id->current_gpu_reset_count !=
		atomic_read(&adev->gpu_reset_counter) ? true : false;
}

A
Alex Deucher 已提交
385 386 387 388
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
389 390
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
391
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
392
 *
393
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
394
 */
395
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
396
		      struct amdgpu_sync *sync, struct dma_fence *fence,
397
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
398 399
{
	struct amdgpu_device *adev = ring->adev;
400
	uint64_t fence_context = adev->fence_context + ring->idx;
401
	struct dma_fence *updates = sync->last_vm_update;
402
	struct amdgpu_vm_id *id, *idle;
403
	struct dma_fence **fences;
404 405 406 407 408 409 410
	unsigned i;
	int r = 0;

	fences = kmalloc_array(sizeof(void *), adev->vm_manager.num_ids,
			       GFP_KERNEL);
	if (!fences)
		return -ENOMEM;
A
Alex Deucher 已提交
411

412 413
	mutex_lock(&adev->vm_manager.lock);

414
	/* Check if we have an idle VMID */
415
	i = 0;
416
	list_for_each_entry(idle, &adev->vm_manager.ids_lru, list) {
417 418
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
419
			break;
420
		++i;
421 422
	}

423
	/* If we can't find a idle VMID to use, wait till one becomes available */
424
	if (&idle->list == &adev->vm_manager.ids_lru) {
425 426
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
427
		struct dma_fence_array *array;
428 429 430
		unsigned j;

		for (j = 0; j < i; ++j)
431
			dma_fence_get(fences[j]);
432

433
		array = dma_fence_array_create(i, fences, fence_context,
434 435 436
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
437
				dma_fence_put(fences[j]);
438 439 440 441 442 443 444
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
445
		dma_fence_put(&array->base);
446 447 448 449 450 451 452 453 454
		if (r)
			goto error;

		mutex_unlock(&adev->vm_manager.lock);
		return 0;

	}
	kfree(fences);

455
	job->vm_needs_flush = true;
456 457 458
	/* Check if we can use a VMID already assigned to this VM */
	i = ring->idx;
	do {
459
		struct dma_fence *flushed;
460 461 462 463

		id = vm->ids[i++];
		if (i == AMDGPU_MAX_RINGS)
			i = 0;
464

465 466 467
		/* Check all the prerequisites to using this VMID */
		if (!id)
			continue;
468
		if (amdgpu_vm_is_gpu_reset(adev, id))
469
			continue;
470 471 472 473

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

474
		if (job->vm_pd_addr != id->pd_gpu_addr)
475 476
			continue;

477 478 479 480
		if (!id->last_flush)
			continue;

		if (id->last_flush->context != fence_context &&
481
		    !dma_fence_is_signaled(id->last_flush))
482 483 484 485
			continue;

		flushed  = id->flushed_updates;
		if (updates &&
486
		    (!flushed || dma_fence_is_later(updates, flushed)))
487 488
			continue;

489 490 491
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
492 493 494
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
495

496
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
497 498
		list_move_tail(&id->list, &adev->vm_manager.ids_lru);
		vm->ids[ring->idx] = id;
499

500 501
		job->vm_id = id - adev->vm_manager.ids;
		job->vm_needs_flush = false;
502
		trace_amdgpu_vm_grab_id(vm, ring->idx, job);
503

504 505
		mutex_unlock(&adev->vm_manager.lock);
		return 0;
506

507
	} while (i != ring->idx);
508

509 510
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
511

512 513
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
514 515
	if (r)
		goto error;
516

517 518
	dma_fence_put(id->first);
	id->first = dma_fence_get(fence);
519

520
	dma_fence_put(id->last_flush);
521 522
	id->last_flush = NULL;

523 524
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
525

526
	id->pd_gpu_addr = job->vm_pd_addr;
527
	id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
528
	list_move_tail(&id->list, &adev->vm_manager.ids_lru);
529
	atomic64_set(&id->owner, vm->client_id);
530
	vm->ids[ring->idx] = id;
A
Alex Deucher 已提交
531

532
	job->vm_id = id - adev->vm_manager.ids;
533
	trace_amdgpu_vm_grab_id(vm, ring->idx, job);
534 535

error:
536
	mutex_unlock(&adev->vm_manager.lock);
537
	return r;
A
Alex Deucher 已提交
538 539
}

540 541 542
static bool amdgpu_vm_ring_has_compute_vm_bug(struct amdgpu_ring *ring)
{
	struct amdgpu_device *adev = ring->adev;
543
	const struct amdgpu_ip_block *ip_block;
544

545
	if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
546 547 548 549 550 551 552
		/* only compute rings */
		return false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (!ip_block)
		return false;

553
	if (ip_block->version->major <= 7) {
554 555
		/* gfx7 has no workaround */
		return true;
556
	} else if (ip_block->version->major == 8) {
557 558 559 560 561 562 563 564 565
		if (adev->gfx.mec_fw_version >= 673)
			/* gfx8 is fixed in MEC firmware 673 */
			return false;
		else
			return true;
	}
	return false;
}

A
Alex Xie 已提交
566 567 568 569 570 571 572 573 574 575
static u64 amdgpu_vm_adjust_mc_addr(struct amdgpu_device *adev, u64 mc_addr)
{
	u64 addr = mc_addr;

	if (adev->mc.mc_funcs && adev->mc.mc_funcs->adjust_mc_addr)
		addr = adev->mc.mc_funcs->adjust_mc_addr(adev, addr);

	return addr;
}

A
Alex Deucher 已提交
576 577 578 579
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
580
 * @vm_id: vmid number to use
581
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
582
 *
583
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
584
 */
585
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
586
{
587
	struct amdgpu_device *adev = ring->adev;
588
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[job->vm_id];
589
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
590 591 592 593 594 595
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
596
	int r;
597

598 599 600 601
	if (job->vm_needs_flush || gds_switch_needed ||
		amdgpu_vm_is_gpu_reset(adev, id) ||
		amdgpu_vm_ring_has_compute_vm_bug(ring)) {
		unsigned patch_offset = 0;
602

603 604
		if (ring->funcs->init_cond_exec)
			patch_offset = amdgpu_ring_init_cond_exec(ring);
605

606 607 608 609
		if (ring->funcs->emit_pipeline_sync &&
			(job->vm_needs_flush || gds_switch_needed ||
			amdgpu_vm_ring_has_compute_vm_bug(ring)))
			amdgpu_ring_emit_pipeline_sync(ring);
610

611 612 613 614
		if (ring->funcs->emit_vm_flush && (job->vm_needs_flush ||
			amdgpu_vm_is_gpu_reset(adev, id))) {
			struct dma_fence *fence;
			u64 pd_addr = amdgpu_vm_adjust_mc_addr(adev, job->vm_pd_addr);
615

616 617
			trace_amdgpu_vm_flush(pd_addr, ring->idx, job->vm_id);
			amdgpu_ring_emit_vm_flush(ring, job->vm_id, pd_addr);
618

619 620 621
			r = amdgpu_fence_emit(ring, &fence);
			if (r)
				return r;
622

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650
			mutex_lock(&adev->vm_manager.lock);
			dma_fence_put(id->last_flush);
			id->last_flush = fence;
			mutex_unlock(&adev->vm_manager.lock);
		}

		if (gds_switch_needed) {
			id->gds_base = job->gds_base;
			id->gds_size = job->gds_size;
			id->gws_base = job->gws_base;
			id->gws_size = job->gws_size;
			id->oa_base = job->oa_base;
			id->oa_size = job->oa_size;
			amdgpu_ring_emit_gds_switch(ring, job->vm_id,
							job->gds_base, job->gds_size,
							job->gws_base, job->gws_size,
							job->oa_base, job->oa_size);
		}

		if (ring->funcs->patch_cond_exec)
			amdgpu_ring_patch_cond_exec(ring, patch_offset);

		/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
		if (ring->funcs->emit_switch_buffer) {
			amdgpu_ring_emit_switch_buffer(ring);
			amdgpu_ring_emit_switch_buffer(ring);
		}
	}
651
	return 0;
652 653 654 655 656 657 658 659 660 661 662 663
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id)
{
664 665 666 667 668 669 670 671
	struct amdgpu_vm_id *id = &adev->vm_manager.ids[vm_id];

	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
672 673 674 675 676 677 678 679
}

/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
680
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
700
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
701
 *
702
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
703 704 705 706 707 708 709 710 711
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
712 713 714
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
715
				  uint64_t flags)
A
Alex Deucher 已提交
716
{
717
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
718

719
	if (count < 3) {
720 721
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
722 723

	} else {
724
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
725 726 727 728
				      count, incr, flags);
	}
}

729 730 731 732 733 734 735 736 737 738 739 740 741 742 743
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
744
				   uint64_t flags)
745
{
746
	uint64_t src = (params->src + (addr >> 12) * 8);
747

748 749 750 751

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
752 753
}

A
Alex Deucher 已提交
754
/**
755
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
756
 *
757
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
758 759 760
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
761
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
762
 */
763
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
764 765 766
{
	uint64_t result;

767 768
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
769

770 771
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
772

773
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
774 775 776 777

	return result;
}

778
/*
779
 * amdgpu_vm_update_level - update a single level in the hierarchy
780 781 782
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
783
 * @parent: parent directory
784
 *
785
 * Makes sure all entries in @parent are up to date.
786 787
 * Returns 0 for success, error for failure.
 */
788 789 790 791
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
792
{
793
	struct amdgpu_bo *shadow;
794
	struct amdgpu_ring *ring;
795
	uint64_t pd_addr, shadow_addr;
796
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
797
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
798
	unsigned count = 0, pt_idx, ndw;
799
	struct amdgpu_job *job;
800
	struct amdgpu_pte_update_params params;
801
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
802

A
Alex Deucher 已提交
803 804
	int r;

805 806
	if (!parent->entries)
		return 0;
807 808
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);

A
Alex Deucher 已提交
809 810 811 812
	/* padding, etc. */
	ndw = 64;

	/* assume the worst case */
813
	ndw += parent->last_entry_used * 6;
A
Alex Deucher 已提交
814

815 816 817
	pd_addr = amdgpu_bo_gpu_offset(parent->bo);

	shadow = parent->bo->shadow;
818 819 820 821 822 823 824 825 826 827
	if (shadow) {
		r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
		if (r)
			return r;
		shadow_addr = amdgpu_bo_gpu_offset(shadow);
		ndw *= 2;
	} else {
		shadow_addr = 0;
	}

828 829
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
830
		return r;
831

832 833
	memset(&params, 0, sizeof(params));
	params.adev = adev;
834
	params.ib = &job->ibs[0];
A
Alex Deucher 已提交
835

836 837 838
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
839 840 841 842 843
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

844
		if (bo->shadow) {
845
			struct amdgpu_bo *pt_shadow = bo->shadow;
846

847 848
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
849 850 851 852
			if (r)
				return r;
		}

A
Alex Deucher 已提交
853
		pt = amdgpu_bo_gpu_offset(bo);
854
		if (parent->entries[pt_idx].addr == pt)
855 856
			continue;

857
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
858 859 860

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
861 862
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
863 864

			if (count) {
A
Alex Xie 已提交
865 866 867
				uint64_t pt_addr =
					amdgpu_vm_adjust_mc_addr(adev, last_pt);

868 869 870
				if (shadow)
					amdgpu_vm_do_set_ptes(&params,
							      last_shadow,
A
Alex Xie 已提交
871
							      pt_addr, count,
872 873 874
							      incr,
							      AMDGPU_PTE_VALID);

875
				amdgpu_vm_do_set_ptes(&params, last_pde,
A
Alex Xie 已提交
876
						      pt_addr, count, incr,
877
						      AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
878 879 880 881
			}

			count = 1;
			last_pde = pde;
882
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
883 884 885 886 887 888
			last_pt = pt;
		} else {
			++count;
		}
	}

889
	if (count) {
A
Alex Xie 已提交
890 891
		uint64_t pt_addr = amdgpu_vm_adjust_mc_addr(adev, last_pt);

892
		if (vm->root.bo->shadow)
A
Alex Xie 已提交
893
			amdgpu_vm_do_set_ptes(&params, last_shadow, pt_addr,
894 895
					      count, incr, AMDGPU_PTE_VALID);

A
Alex Xie 已提交
896
		amdgpu_vm_do_set_ptes(&params, last_pde, pt_addr,
897
				      count, incr, AMDGPU_PTE_VALID);
898
	}
A
Alex Deucher 已提交
899

900 901
	if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
902 903 904
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
905
				 AMDGPU_FENCE_OWNER_VM);
906 907 908
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
909

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
930

931 932 933 934
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
935 936

	return 0;
C
Chunming Zhou 已提交
937 938

error_free:
939
	amdgpu_job_free(job);
940
	return r;
A
Alex Deucher 已提交
941 942
}

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
	return amdgpu_vm_update_level(adev, vm, &vm->root, 0);
}

958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
		idx = addr >> (amdgpu_vm_block_size * level--);
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
984 985 986
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
987
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
988 989 990
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
991
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
992 993
 * @flags: mapping flags
 *
994
 * Update the page tables in the range @start - @end.
A
Alex Deucher 已提交
995
 */
996
static void amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
997
				  uint64_t start, uint64_t end,
998
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
999
{
1000 1001
	const uint64_t mask = AMDGPU_VM_PTE_COUNT - 1;

1002
	uint64_t cur_pe_start, cur_nptes, cur_dst;
1003
	uint64_t addr; /* next GPU address to be updated */
1004 1005 1006 1007 1008 1009
	struct amdgpu_bo *pt;
	unsigned nptes; /* next number of ptes to be updated */
	uint64_t next_pe_start;

	/* initialize the variables */
	addr = start;
1010
	pt = amdgpu_vm_get_pt(params, addr);
1011 1012
	if (!pt) {
		pr_err("PT not found, aborting update_ptes\n");
1013
		return;
1014
	}
1015

1016 1017 1018
	if (params->shadow) {
		if (!pt->shadow)
			return;
1019
		pt = pt->shadow;
1020
	}
1021 1022 1023 1024 1025 1026 1027
	if ((addr & ~mask) == (end & ~mask))
		nptes = end - addr;
	else
		nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

	cur_pe_start = amdgpu_bo_gpu_offset(pt);
	cur_pe_start += (addr & mask) * 8;
1028
	cur_nptes = nptes;
1029 1030 1031 1032 1033
	cur_dst = dst;

	/* for next ptb*/
	addr += nptes;
	dst += nptes * AMDGPU_GPU_PAGE_SIZE;
A
Alex Deucher 已提交
1034 1035

	/* walk over the address space and update the page tables */
1036
	while (addr < end) {
1037
		pt = amdgpu_vm_get_pt(params, addr);
1038 1039
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1040
			return;
1041
		}
1042

1043 1044 1045
		if (params->shadow) {
			if (!pt->shadow)
				return;
1046
			pt = pt->shadow;
1047
		}
A
Alex Deucher 已提交
1048 1049 1050 1051 1052 1053

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
			nptes = AMDGPU_VM_PTE_COUNT - (addr & mask);

1054 1055
		next_pe_start = amdgpu_bo_gpu_offset(pt);
		next_pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1056

1057 1058
		if ((cur_pe_start + 8 * cur_nptes) == next_pe_start &&
		    ((cur_nptes + nptes) <= AMDGPU_VM_MAX_UPDATE_SIZE)) {
1059
			/* The next ptb is consecutive to current ptb.
1060
			 * Don't call the update function now.
1061 1062
			 * Will update two ptbs together in future.
			*/
1063
			cur_nptes += nptes;
1064
		} else {
1065 1066
			params->func(params, cur_pe_start, cur_dst, cur_nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1067

1068
			cur_pe_start = next_pe_start;
1069
			cur_nptes = nptes;
1070
			cur_dst = dst;
A
Alex Deucher 已提交
1071 1072
		}

1073
		/* for next ptb*/
A
Alex Deucher 已提交
1074 1075 1076 1077
		addr += nptes;
		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
	}

1078 1079
	params->func(params, cur_pe_start, cur_dst, cur_nptes,
		     AMDGPU_GPU_PAGE_SIZE, flags);
1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
 */
static void amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
				uint64_t start, uint64_t end,
1094
				uint64_t dst, uint64_t flags)
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1115 1116 1117
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1118 1119 1120 1121 1122

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1123
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1124 1125
	    (frag_start >= frag_end)) {

1126
		amdgpu_vm_update_ptes(params, start, end, dst, flags);
1127 1128 1129 1130 1131
		return;
	}

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1132
		amdgpu_vm_update_ptes(params, start, frag_start,
1133 1134 1135 1136 1137
				      dst, flags);
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1138
	amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
1139
			      flags | frag_flags);
1140 1141 1142 1143

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1144
		amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1145
	}
A
Alex Deucher 已提交
1146 1147 1148 1149 1150 1151
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1152
 * @exclusive: fence we need to sync to
1153 1154
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1155
 * @vm: requested vm
1156 1157 1158
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1159 1160 1161
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1162
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1163 1164 1165
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1166
				       struct dma_fence *exclusive,
1167 1168
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1169
				       struct amdgpu_vm *vm,
1170
				       uint64_t start, uint64_t last,
1171
				       uint64_t flags, uint64_t addr,
1172
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1173
{
1174
	struct amdgpu_ring *ring;
1175
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1176
	unsigned nptes, ncmds, ndw;
1177
	struct amdgpu_job *job;
1178
	struct amdgpu_pte_update_params params;
1179
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1180 1181
	int r;

1182 1183
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1184
	params.vm = vm;
1185 1186
	params.src = src;

1187
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1188

1189 1190 1191 1192
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1193
	nptes = last - start + 1;
A
Alex Deucher 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
	ncmds = (nptes >> min(amdgpu_vm_block_size, 11)) + 1;

	/* padding, etc. */
	ndw = 64;

1204
	if (src) {
A
Alex Deucher 已提交
1205 1206 1207
		/* only copy commands needed */
		ndw += ncmds * 7;

1208 1209
		params.func = amdgpu_vm_do_copy_ptes;

1210 1211 1212
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1213

1214
		/* and also PTEs */
A
Alex Deucher 已提交
1215 1216
		ndw += nptes * 2;

1217 1218
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1219 1220 1221 1222 1223 1224
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1225 1226

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1227 1228
	}

1229 1230
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1231
		return r;
1232

1233
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1234

1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1249
		addr = 0;
1250 1251
	}

1252 1253 1254 1255
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1256
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1257 1258 1259
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1260

1261
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1262 1263 1264
	if (r)
		goto error_free;

1265
	params.shadow = true;
1266
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1267
	params.shadow = false;
1268
	amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
A
Alex Deucher 已提交
1269

1270 1271
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1272 1273
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1274 1275
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1276

1277
	amdgpu_bo_fence(vm->root.bo, f, true);
1278 1279
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1280
	return 0;
C
Chunming Zhou 已提交
1281 1282

error_free:
1283
	amdgpu_job_free(job);
1284
	return r;
A
Alex Deucher 已提交
1285 1286
}

1287 1288 1289 1290
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1291
 * @exclusive: fence we need to sync to
1292 1293
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1294 1295
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1296
 * @flags: HW flags for the mapping
1297
 * @nodes: array of drm_mm_nodes with the MC addresses
1298 1299 1300 1301 1302 1303 1304
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1305
				      struct dma_fence *exclusive,
1306
				      uint64_t gtt_flags,
1307
				      dma_addr_t *pages_addr,
1308 1309
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1310
				      uint64_t flags,
1311
				      struct drm_mm_node *nodes,
1312
				      struct dma_fence **fence)
1313
{
1314
	uint64_t pfn, src = 0, start = mapping->start;
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1325 1326 1327
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1328 1329 1330
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1331 1332
	trace_amdgpu_vm_bo_update(mapping);

1333 1334 1335 1336 1337 1338
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1339
	}
1340

1341 1342 1343
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1344

1345 1346 1347 1348 1349 1350 1351 1352
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1353

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1366
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1367 1368
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1369 1370 1371 1372 1373
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1374 1375 1376 1377 1378
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1379
		start = last + 1;
1380

1381
	} while (unlikely(start != mapping->last + 1));
1382 1383 1384 1385

	return 0;
}

A
Alex Deucher 已提交
1386 1387 1388 1389 1390
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1391
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1392 1393 1394 1395 1396 1397
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1398
			bool clear)
A
Alex Deucher 已提交
1399 1400 1401
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1402
	dma_addr_t *pages_addr = NULL;
1403
	uint64_t gtt_flags, flags;
1404
	struct ttm_mem_reg *mem;
1405
	struct drm_mm_node *nodes;
1406
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1407 1408
	int r;

1409
	if (clear || !bo_va->bo) {
1410
		mem = NULL;
1411
		nodes = NULL;
1412 1413
		exclusive = NULL;
	} else {
1414 1415
		struct ttm_dma_tt *ttm;

1416
		mem = &bo_va->bo->tbo.mem;
1417 1418
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1419 1420 1421
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1422
		}
1423
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1424 1425
	}

1426 1427 1428 1429 1430 1431 1432 1433 1434
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1435

1436 1437 1438 1439 1440 1441
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1442 1443
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1444
					       mapping, flags, nodes,
1445
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1446 1447 1448 1449
		if (r)
			return r;
	}

1450 1451 1452 1453 1454 1455 1456 1457
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1458
	spin_lock(&vm->status_lock);
1459
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1460
	list_del_init(&bo_va->vm_status);
1461
	if (clear)
1462
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1463 1464 1465 1466 1467
	spin_unlock(&vm->status_lock);

	return 0;
}

1468 1469 1470 1471 1472 1473 1474 1475 1476
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1477
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1478 1479 1480 1481
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1482
/**
1483
 * amdgpu_vm_prt_get - add a PRT user
1484 1485 1486
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1487 1488 1489
	if (!adev->gart.gart_funcs->set_prt)
		return;

1490 1491 1492 1493
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1494 1495 1496 1497 1498
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1499
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1500 1501 1502
		amdgpu_vm_update_prt_state(adev);
}

1503
/**
1504
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1505 1506 1507 1508 1509
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1510
	amdgpu_vm_prt_put(cb->adev);
1511 1512 1513
	kfree(cb);
}

1514 1515 1516 1517 1518 1519
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1520
	struct amdgpu_prt_cb *cb;
1521

1522 1523 1524 1525
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

		amdgpu_vm_prt_put(cb->adev);
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1555 1556 1557 1558
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1559

1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1570
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1571 1572 1573
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1574

1575 1576 1577 1578 1579 1580 1581 1582 1583
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1584
	}
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1596 1597
}

A
Alex Deucher 已提交
1598 1599 1600 1601 1602
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1603 1604
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1605 1606 1607 1608 1609 1610 1611
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1612 1613
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1614 1615
{
	struct amdgpu_bo_va_mapping *mapping;
1616
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1617 1618 1619 1620 1621 1622
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1623

1624
		r = amdgpu_vm_bo_split_mapping(adev, NULL, 0, NULL, vm, mapping,
1625 1626
					       0, 0, &f);
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1627
		if (r) {
1628
			dma_fence_put(f);
A
Alex Deucher 已提交
1629
			return r;
1630
		}
1631
	}
A
Alex Deucher 已提交
1632

1633 1634 1635 1636 1637
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1638
	}
1639

A
Alex Deucher 已提交
1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1656
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1657
{
1658
	struct amdgpu_bo_va *bo_va = NULL;
1659
	int r = 0;
A
Alex Deucher 已提交
1660 1661 1662 1663 1664 1665

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1666

1667
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1668 1669 1670 1671 1672 1673 1674
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1675
	if (bo_va)
1676
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1677 1678

	return r;
A
Alex Deucher 已提交
1679 1680 1681 1682 1683 1684 1685 1686 1687
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1688
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1708 1709
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
1710
	INIT_LIST_HEAD(&bo_va->vm_status);
1711

1712 1713
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
1730
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1731 1732 1733 1734
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
1735
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
1736
{
1737
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
1738 1739 1740
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

1741 1742
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1743
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1744 1745
		return -EINVAL;

A
Alex Deucher 已提交
1746
	/* make sure object fit at this offset */
1747
	eaddr = saddr + size - 1;
1748 1749
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
1750 1751 1752 1753 1754
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1755 1756
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
1757 1758
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1759 1760
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
1761
		return -EINVAL;
A
Alex Deucher 已提交
1762 1763 1764
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1765 1766
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
1767 1768

	INIT_LIST_HEAD(&mapping->list);
1769 1770
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
1771 1772 1773
	mapping->offset = offset;
	mapping->flags = flags;

1774
	list_add(&mapping->list, &bo_va->invalids);
1775
	amdgpu_vm_it_insert(mapping, &vm->va);
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

1833 1834
	mapping->start = saddr;
	mapping->last = eaddr;
1835 1836 1837 1838
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
1839
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
1840

1841 1842 1843
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
1857
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
1858 1859 1860 1861 1862 1863 1864
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
1865
	bool valid = true;
A
Alex Deucher 已提交
1866

1867
	saddr /= AMDGPU_GPU_PAGE_SIZE;
1868

1869
	list_for_each_entry(mapping, &bo_va->valids, list) {
1870
		if (mapping->start == saddr)
A
Alex Deucher 已提交
1871 1872 1873
			break;
	}

1874 1875 1876 1877
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
1878
			if (mapping->start == saddr)
1879 1880 1881
				break;
		}

1882
		if (&mapping->list == &bo_va->invalids)
1883
			return -ENOENT;
A
Alex Deucher 已提交
1884
	}
1885

A
Alex Deucher 已提交
1886
	list_del(&mapping->list);
1887
	amdgpu_vm_it_remove(mapping, &vm->va);
1888
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
1889

1890
	if (valid)
A
Alex Deucher 已提交
1891
		list_add(&mapping->list, &vm->freed);
1892
	else
1893 1894
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
1895 1896 1897 1898

	return 0;
}

1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
1926
	INIT_LIST_HEAD(&before->list);
1927 1928 1929 1930 1931 1932

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
1933
	INIT_LIST_HEAD(&after->list);
1934 1935

	/* Now gather all removed mappings */
1936 1937
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
1938
		/* Remember mapping split at the start */
1939 1940 1941
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
1942 1943 1944 1945 1946 1947
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
1948 1949 1950
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
1951
			after->offset = tmp->offset;
1952
			after->offset += after->start - tmp->start;
1953 1954 1955 1956 1957 1958
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
1959 1960

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
1961 1962 1963 1964
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
1965
		amdgpu_vm_it_remove(tmp, &vm->va);
1966 1967
		list_del(&tmp->list);

1968 1969 1970 1971
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
1972 1973 1974 1975 1976

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

1977 1978
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
1979
		amdgpu_vm_it_insert(before, &vm->va);
1980 1981 1982 1983 1984 1985 1986
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
1987
	if (!list_empty(&after->list)) {
1988
		amdgpu_vm_it_insert(after, &vm->va);
1989 1990 1991 1992 1993 1994 1995 1996 1997
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
1998 1999 2000 2001 2002 2003
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2004
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2020
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2021
		list_del(&mapping->list);
2022
		amdgpu_vm_it_remove(mapping, &vm->va);
2023
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2024 2025 2026 2027
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2028
		amdgpu_vm_it_remove(mapping, &vm->va);
2029 2030
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2031
	}
2032

2033
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2044
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2045 2046 2047 2048 2049 2050 2051
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2052 2053
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2054
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2055
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2056 2057 2058 2059 2060 2061 2062 2063 2064
	}
}

/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2065
 * Init @vm fields.
A
Alex Deucher 已提交
2066 2067 2068 2069 2070
 */
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
		AMDGPU_VM_PTE_COUNT * 8);
2071 2072
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2073
	struct amd_sched_rq *rq;
A
Alex Deucher 已提交
2074 2075
	int i, r;

2076 2077
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		vm->ids[i] = NULL;
A
Alex Deucher 已提交
2078
	vm->va = RB_ROOT;
2079
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
A
Alex Deucher 已提交
2080 2081
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2082
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2083
	INIT_LIST_HEAD(&vm->freed);
2084

2085
	/* create scheduler entity for page table updates */
2086 2087 2088 2089

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2090 2091 2092 2093
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2094
		return r;
2095

2096
	vm->last_dir_update = NULL;
2097

2098
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2099
			     AMDGPU_GEM_DOMAIN_VRAM,
2100
			     AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
2101
			     AMDGPU_GEM_CREATE_SHADOW |
2102 2103
			     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			     AMDGPU_GEM_CREATE_VRAM_CLEARED,
2104
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2105
	if (r)
2106 2107
		goto error_free_sched_entity;

2108
	r = amdgpu_bo_reserve(vm->root.bo, false);
2109
	if (r)
2110
		goto error_free_root;
2111

2112
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2113
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2114 2115

	return 0;
2116

2117 2118 2119 2120
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2121 2122 2123 2124 2125

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2126 2127
}

2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

	drm_free_large(level->entries);
}

A
Alex Deucher 已提交
2151 2152 2153 2154 2155 2156
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2157
 * Tear down @vm.
A
Alex Deucher 已提交
2158 2159 2160 2161 2162
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2163
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
A
Alex Deucher 已提交
2164

2165
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2166

A
Alex Deucher 已提交
2167 2168 2169
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2170
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2171
		list_del(&mapping->list);
2172
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2173 2174 2175
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2176
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2177
			amdgpu_vm_prt_fini(adev, vm);
2178
			prt_fini_needed = false;
2179
		}
2180

A
Alex Deucher 已提交
2181
		list_del(&mapping->list);
2182
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2183 2184
	}

2185
	amdgpu_vm_free_levels(&vm->root);
2186
	dma_fence_put(vm->last_dir_update);
A
Alex Deucher 已提交
2187
}
2188

2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
	unsigned i;

	INIT_LIST_HEAD(&adev->vm_manager.ids_lru);

	/* skip over VMID 0, since it is the system VM */
2203 2204
	for (i = 1; i < adev->vm_manager.num_ids; ++i) {
		amdgpu_vm_reset_id(adev, i);
2205
		amdgpu_sync_create(&adev->vm_manager.ids[i].active);
2206 2207
		list_add_tail(&adev->vm_manager.ids[i].list,
			      &adev->vm_manager.ids_lru);
2208
	}
2209

2210 2211
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2212 2213 2214
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2215
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2216
	atomic64_set(&adev->vm_manager.client_counter, 0);
2217
	spin_lock_init(&adev->vm_manager.prt_lock);
2218
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2219 2220
}

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
	unsigned i;

2232 2233 2234
	for (i = 0; i < AMDGPU_NUM_VM; ++i) {
		struct amdgpu_vm_id *id = &adev->vm_manager.ids[i];

2235
		dma_fence_put(adev->vm_manager.ids[i].first);
2236
		amdgpu_sync_free(&adev->vm_manager.ids[i].active);
2237
		dma_fence_put(id->flushed_updates);
2238
		dma_fence_put(id->last_flush);
2239
	}
2240
}