amdgpu_vm.c 77.4 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111 112 113 114 115 116

	/**
	 * @kptr:
	 *
	 * Kernel pointer of PD/PT BO that needs to be updated,
	 * used during VM update by CPU
	 */
117
	void *kptr;
118 119
};

120 121 122
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
123
struct amdgpu_prt_cb {
124 125 126 127

	/**
	 * @adev: amdgpu device
	 */
128
	struct amdgpu_device *adev;
129 130 131 132

	/**
	 * @cb: callback
	 */
133 134 135
	struct dma_fence_cb cb;
};

136 137 138 139
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
140
 * @level: VMPT level
141
 *
142 143
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
144 145 146 147
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
148 149 150 151 152 153 154
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
155
			adev->vm_manager.block_size;
156 157 158 159 160 161 162 163 164
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
165 166
}

A
Alex Deucher 已提交
167
/**
168
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
169 170
 *
 * @adev: amdgpu_device pointer
171
 * @level: VMPT level
A
Alex Deucher 已提交
172
 *
173 174
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
175
 */
176 177
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
178
{
179 180
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
181

182
	if (level == adev->vm_manager.root_level)
183
		/* For the root directory */
184
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
185
	else if (level != AMDGPU_VM_PTB)
186 187 188
		/* Everything in between */
		return 512;
	else
189
		/* For the page tables on the leaves */
190
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
191 192 193
}

/**
194
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
195 196
 *
 * @adev: amdgpu_device pointer
197
 * @level: VMPT level
A
Alex Deucher 已提交
198
 *
199 200
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
201
 */
202
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
203
{
204
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
205 206
}

207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
	INIT_LIST_HEAD(&base->bo_list);
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
	list_add_tail(&base->bo_list, &bo->va);

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	vm->bulk_moveable = false;
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&base->vm_status, &vm->relocated);
	else
		list_move(&base->vm_status, &vm->idle);

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
	list_move_tail(&base->vm_status, &vm->evicted);
	base->moved = true;
}

A
Alex Deucher 已提交
252
/**
253
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
254 255
 *
 * @vm: vm providing the BOs
256
 * @validated: head of validation list
257
 * @entry: entry to add
A
Alex Deucher 已提交
258 259
 *
 * Add the page directory to the list of BOs to
260
 * validate for command submission.
A
Alex Deucher 已提交
261
 */
262 263 264
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
265
{
266
	entry->robj = vm->root.base.bo;
267
	entry->priority = 0;
268
	entry->tv.bo = &entry->robj->tbo;
269
	entry->tv.shared = true;
270
	entry->user_pages = NULL;
271 272
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
273

274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

315
/**
316
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
317
 *
318
 * @adev: amdgpu device pointer
319
 * @vm: vm providing the BOs
320 321 322 323
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
324 325 326
 *
 * Returns:
 * Validation result.
327
 */
328 329 330
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
331
{
332 333
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
334

335 336
	vm->bulk_moveable &= list_empty(&vm->evicted);

337 338
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
339

340 341 342
		r = validate(param, bo);
		if (r)
			break;
343

344 345
		if (bo->tbo.type != ttm_bo_type_kernel) {
			spin_lock(&vm->moved_lock);
346
			list_move(&bo_base->vm_status, &vm->moved);
347 348
			spin_unlock(&vm->moved_lock);
		} else {
349 350 351 352
			if (vm->use_cpu_for_update)
				r = amdgpu_bo_kmap(bo, NULL);
			else
				r = amdgpu_ttm_alloc_gart(&bo->tbo);
353 354
			if (r)
				break;
355
			list_move(&bo_base->vm_status, &vm->relocated);
356
		}
357 358
	}

359
	return r;
360 361
}

362
/**
363
 * amdgpu_vm_ready - check VM is ready for updates
364
 *
365
 * @vm: VM to check
A
Alex Deucher 已提交
366
 *
367
 * Check if all VM PDs/PTs are ready for updates
368 369 370
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
371
 */
372
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
373
{
374
	return list_empty(&vm->evicted);
375 376
}

377 378 379 380
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
381
 * @vm: VM to clear BO from
382 383
 * @bo: BO to clear
 * @level: level this BO is at
384
 * @pte_support_ats: indicate ATS support from PTE
385 386
 *
 * Root PD needs to be reserved when calling this.
387 388 389
 *
 * Returns:
 * 0 on success, errno otherwise.
390 391
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
392 393
			      struct amdgpu_vm *vm, struct amdgpu_bo *bo,
			      unsigned level, bool pte_support_ats)
394 395 396
{
	struct ttm_operation_ctx ctx = { true, false };
	struct dma_fence *fence = NULL;
397
	unsigned entries, ats_entries;
398 399
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
400
	uint64_t addr;
401 402
	int r;

403 404 405 406 407 408 409 410 411 412 413 414 415
	entries = amdgpu_bo_size(bo) / 8;

	if (pte_support_ats) {
		if (level == adev->vm_manager.root_level) {
			ats_entries = amdgpu_vm_level_shift(adev, level);
			ats_entries += AMDGPU_GPU_PAGE_SHIFT;
			ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
			ats_entries = min(ats_entries, entries);
			entries -= ats_entries;
		} else {
			ats_entries = entries;
			entries = 0;
		}
416
	} else {
417
		ats_entries = 0;
418 419
	}

420
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
421 422 423 424 425 426 427 428 429

	r = reservation_object_reserve_shared(bo->tbo.resv);
	if (r)
		return r;

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
		goto error;

430 431 432 433
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r)
		return r;

434 435 436 437
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
		goto error;

438
	addr = amdgpu_bo_gpu_offset(bo);
439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454
	if (ats_entries) {
		uint64_t ats_value;

		ats_value = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB)
			ats_value |= AMDGPU_PDE_PTE;

		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      ats_entries, 0, ats_value);
		addr += ats_entries * 8;
	}

	if (entries)
		amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
				      entries, 0, 0);

455 456 457
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
458 459 460 461 462
	r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
			     AMDGPU_FENCE_OWNER_UNDEFINED, false);
	if (r)
		goto error_free;

463 464
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
465 466 467 468 469
	if (r)
		goto error_free;

	amdgpu_bo_fence(bo, fence, true);
	dma_fence_put(fence);
470 471 472 473 474

	if (bo->shadow)
		return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
					  level, pte_support_ats);

475 476 477 478 479 480 481 482 483
	return 0;

error_free:
	amdgpu_job_free(job);

error:
	return r;
}

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
499 500 501 502 503 504
	if (bp->size <= PAGE_SIZE && adev->asic_type >= CHIP_VEGA10 &&
	    adev->flags & AMD_IS_APU)
		bp->domain |= AMDGPU_GEM_DOMAIN_GTT;
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
505 506 507 508 509 510 511 512 513 514
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW |
			AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

515
/**
516 517 518 519
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
520
 * @parent: parent PT
521 522
 * @saddr: start of the address range
 * @eaddr: end of the address range
523 524
 * @level: VMPT level
 * @ats: indicate ATS support from PTE
525 526
 *
 * Make sure the page directories and page tables are allocated
527 528 529
 *
 * Returns:
 * 0 on success, errno otherwise.
530 531 532 533 534
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
535
				  unsigned level, bool ats)
536
{
537
	unsigned shift = amdgpu_vm_level_shift(adev, level);
538
	struct amdgpu_bo_param bp;
539
	unsigned pt_idx, from, to;
540
	int r;
541 542 543 544

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
545 546 547
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
548 549 550 551
		if (!parent->entries)
			return -ENOMEM;
	}

552 553 554 555 556
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
557 558

	++level;
559 560
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
561

562
	amdgpu_vm_bo_param(adev, vm, level, &bp);
563

564 565 566 567 568
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

569
		if (!entry->base.bo) {
570
			r = amdgpu_bo_create(adev, &bp, &pt);
571 572 573
			if (r)
				return r;

574
			r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
575
			if (r) {
576
				amdgpu_bo_unref(&pt->shadow);
577 578 579 580
				amdgpu_bo_unref(&pt);
				return r;
			}

581 582 583
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
584
					amdgpu_bo_unref(&pt->shadow);
585 586 587 588 589
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

590 591 592
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
593
			pt->parent = amdgpu_bo_ref(parent->base.bo);
594

595
			amdgpu_vm_bo_base_init(&entry->base, vm, pt);
596 597
		}

598
		if (level < AMDGPU_VM_PTB) {
599 600 601 602
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
603
						   sub_eaddr, level, ats);
604 605 606 607 608 609 610 611
			if (r)
				return r;
		}
	}

	return 0;
}

612 613 614 615 616 617 618 619 620
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
621 622 623
 *
 * Returns:
 * 0 on success, errno otherwise.
624 625 626 627 628 629
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
	uint64_t eaddr;
630
	bool ats = false;
631 632 633 634 635 636

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
637 638 639

	if (vm->pte_support_ats)
		ats = saddr < AMDGPU_VA_HOLE_START;
640 641 642 643

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

644 645 646 647 648 649
	if (eaddr >= adev->vm_manager.max_pfn) {
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
			eaddr, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

650
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
651
				      adev->vm_manager.root_level, ats);
652 653
}

654 655 656 657 658 659
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
660
{
661
	const struct amdgpu_ip_block *ip_block;
662 663 664
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
665

666
	has_compute_vm_bug = false;
667

668
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
669 670 671 672 673 674 675 676 677
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
678

679 680 681 682 683
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
684
		else
685
			ring->has_compute_vm_bug = false;
686 687 688
	}
}

689 690 691 692 693 694 695 696 697
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
698 699
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
700
{
701 702
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
703 704
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
705
	bool gds_switch_needed;
706
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
707

708
	if (job->vmid == 0)
709
		return false;
710
	id = &id_mgr->ids[job->vmid];
711 712 713 714 715 716 717
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
718

719
	if (amdgpu_vmid_had_gpu_reset(adev, id))
720
		return true;
A
Alex Xie 已提交
721

722
	return vm_flush_needed || gds_switch_needed;
723 724
}

A
Alex Deucher 已提交
725 726 727 728
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
729
 * @job:  related job
730
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
731
 *
732
 * Emit a VM flush when it is necessary.
733 734 735
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
736
 */
M
Monk Liu 已提交
737
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
738
{
739
	struct amdgpu_device *adev = ring->adev;
740
	unsigned vmhub = ring->funcs->vmhub;
741
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
742
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
743
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
744 745 746 747 748 749
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
750
	bool vm_flush_needed = job->vm_needs_flush;
751 752 753 754
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
755
	unsigned patch_offset = 0;
756
	int r;
757

758
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
759 760
		gds_switch_needed = true;
		vm_flush_needed = true;
761
		pasid_mapping_needed = true;
762
	}
763

764 765 766 767 768
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
	vm_flush_needed &= !!ring->funcs->emit_vm_flush;
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
769
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
770
		return 0;
771

772 773
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
774

M
Monk Liu 已提交
775 776 777
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

778
	if (vm_flush_needed) {
779
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
780
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
781 782 783 784
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
785

786
	if (vm_flush_needed || pasid_mapping_needed) {
787
		r = amdgpu_fence_emit(ring, &fence, 0);
788 789
		if (r)
			return r;
790
	}
791

792
	if (vm_flush_needed) {
793
		mutex_lock(&id_mgr->lock);
794
		dma_fence_put(id->last_flush);
795 796 797
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
798
		mutex_unlock(&id_mgr->lock);
799
	}
800

801 802 803 804 805 806 807
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

808
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
809 810 811 812 813 814
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
815
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
816 817 818 819 820 821 822 823 824 825 826 827
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
828
	}
829
	return 0;
830 831
}

A
Alex Deucher 已提交
832 833 834 835 836 837
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
838
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
839 840 841 842
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
843 844 845
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
846 847 848 849 850 851
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

852 853
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
854 855 856 857 858 859 860
			return bo_va;
		}
	}
	return NULL;
}

/**
861
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
862
 *
863
 * @params: see amdgpu_pte_update_params definition
864
 * @bo: PD/PT to update
A
Alex Deucher 已提交
865 866 867 868 869 870 871 872 873
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
874
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
875
				  struct amdgpu_bo *bo,
876 877
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
878
				  uint64_t flags)
A
Alex Deucher 已提交
879
{
880
	pe += amdgpu_bo_gpu_offset(bo);
881
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
882

883
	if (count < 3) {
884 885
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
886 887

	} else {
888
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
889 890 891 892
				      count, incr, flags);
	}
}

893 894 895 896
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
897
 * @bo: PD/PT to update
898 899 900 901 902 903 904 905 906
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
907
				   struct amdgpu_bo *bo,
908 909
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
910
				   uint64_t flags)
911
{
912
	uint64_t src = (params->src + (addr >> 12) * 8);
913

914
	pe += amdgpu_bo_gpu_offset(bo);
915 916 917
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
918 919
}

A
Alex Deucher 已提交
920
/**
921
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
922
 *
923
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
924 925 926
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
927 928 929 930
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
931
 */
932
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
933 934 935
{
	uint64_t result;

936 937
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
938

939 940
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
941

942
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
943 944 945 946

	return result;
}

947 948 949 950
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
951
 * @bo: PD/PT to update
952 953 954 955 956 957 958 959 960
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
961
				   struct amdgpu_bo *bo,
962 963 964 965 966
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
967
	uint64_t value;
968

969 970
	pe += (unsigned long)amdgpu_bo_kptr(bo);

971 972
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

973
	for (i = 0; i < count; i++) {
974 975 976
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
977 978
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
979 980 981 982
		addr += incr;
	}
}

983 984 985 986 987 988 989 990 991 992 993

/**
 * amdgpu_vm_wait_pd - Wait for PT BOs to be free.
 *
 * @adev: amdgpu_device pointer
 * @vm: related vm
 * @owner: fence owner
 *
 * Returns:
 * 0 on success, errno otherwise.
 */
994 995
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
996 997 998 999 1000
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1001
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1002 1003 1004 1005 1006 1007
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1008
/*
1009
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1010
 *
1011
 * @param: parameters for the update
1012
 * @vm: requested vm
1013
 * @parent: parent directory
1014
 * @entry: entry to update
1015
 *
1016
 * Makes sure the requested entry in parent is up to date.
1017
 */
1018 1019 1020 1021
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1022
{
1023
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1024 1025
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1026

1027 1028 1029
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1030

1031
	for (level = 0, pbo = bo->parent; pbo; ++level)
1032 1033
		pbo = pbo->parent;

1034
	level += params->adev->vm_manager.root_level;
1035
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1036 1037 1038 1039
	pde = (entry - parent->entries) * 8;
	if (bo->shadow)
		params->func(params, bo->shadow, pde, pt, 1, 0, flags);
	params->func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1040 1041
}

1042 1043 1044
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
1045 1046
 * @adev: amdgpu_device pointer
 * @vm: related vm
1047
 * @parent: parent PD
1048
 * @level: VMPT level
1049 1050 1051
 *
 * Mark all PD level as invalid after an error.
 */
1052 1053 1054 1055
static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
				       struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent,
				       unsigned level)
1056
{
1057
	unsigned pt_idx, num_entries;
1058 1059 1060 1061 1062

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
1063 1064
	num_entries = amdgpu_vm_num_entries(adev, level);
	for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
1065 1066
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1067
		if (!entry->base.bo)
1068 1069
			continue;

1070 1071
		if (!entry->base.moved)
			list_move(&entry->base.vm_status, &vm->relocated);
1072
		amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
1073 1074 1075
	}
}

1076 1077 1078 1079 1080 1081 1082
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1083 1084 1085
 *
 * Returns:
 * 0 for success, error for failure.
1086 1087 1088 1089
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1090 1091 1092
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1093
	int r = 0;
1094

1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1118
	while (!list_empty(&vm->relocated)) {
1119 1120
		struct amdgpu_vm_bo_base *bo_base, *parent;
		struct amdgpu_vm_pt *pt, *entry;
1121 1122 1123 1124 1125
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
1126
		bo_base->moved = false;
1127
		list_move(&bo_base->vm_status, &vm->idle);
1128 1129

		bo = bo_base->bo->parent;
1130
		if (!bo)
1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
			continue;

		parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
					  bo_list);
		pt = container_of(parent, struct amdgpu_vm_pt, base);
		entry = container_of(bo_base, struct amdgpu_vm_pt, base);

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1143
	}
1144

1145 1146 1147
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1148
		amdgpu_asic_flush_hdp(adev, NULL);
1149 1150 1151 1152 1153 1154 1155
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1156
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1157 1158 1159 1160 1161 1162
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1163 1164
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1165 1166 1167 1168 1169 1170
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1171 1172
	}

1173 1174 1175 1176 1177 1178
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1179 1180
	amdgpu_vm_invalidate_level(adev, vm, &vm->root,
				   adev->vm_manager.root_level);
1181
	amdgpu_job_free(job);
1182
	return r;
1183 1184
}

1185
/**
1186
 * amdgpu_vm_find_entry - find the entry for an address
1187 1188 1189
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1190 1191
 * @entry: resulting entry or NULL
 * @parent: parent entry
1192
 *
1193
 * Find the vm_pt entry and it's parent for the given address.
1194
 */
1195 1196 1197
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1198
{
1199
	unsigned level = p->adev->vm_manager.root_level;
1200

1201 1202 1203
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1204
		unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1205

1206
		*parent = *entry;
1207 1208
		*entry = &(*entry)->entries[addr >> shift];
		addr &= (1ULL << shift) - 1;
1209 1210
	}

1211
	if (level != AMDGPU_VM_PTB)
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1227 1228 1229 1230 1231
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1232
{
1233
	uint64_t pde;
1234 1235

	/* In the case of a mixed PT the PDE must point to it*/
1236 1237
	if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
	    nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1238
		/* Set the huge page flag to stop scanning at this PDE */
1239 1240 1241
		flags |= AMDGPU_PDE_PTE;
	}

1242 1243 1244 1245 1246 1247
	if (!(flags & AMDGPU_PDE_PTE)) {
		if (entry->huge) {
			/* Add the entry to the relocated list to update it. */
			entry->huge = false;
			list_move(&entry->base.vm_status, &p->vm->relocated);
		}
1248
		return;
1249
	}
1250

1251
	entry->huge = true;
1252
	amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1253

1254 1255 1256 1257
	pde = (entry - parent->entries) * 8;
	if (parent->base.bo->shadow)
		p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
	p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1258 1259
}

A
Alex Deucher 已提交
1260 1261 1262
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1263
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1264 1265
 * @start: start of GPU address range
 * @end: end of GPU address range
1266
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1267 1268
 * @flags: mapping flags
 *
1269
 * Update the page tables in the range @start - @end.
1270 1271 1272
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1273
 */
1274
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1275
				  uint64_t start, uint64_t end,
1276
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1277
{
1278 1279
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1280

1281
	uint64_t addr, pe_start;
1282
	struct amdgpu_bo *pt;
1283
	unsigned nptes;
A
Alex Deucher 已提交
1284 1285

	/* walk over the address space and update the page tables */
1286 1287 1288 1289 1290 1291 1292
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1293

A
Alex Deucher 已提交
1294 1295 1296
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1297
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1298

1299 1300
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1301
		/* We don't need to update PTEs for huge pages */
1302
		if (entry->huge)
1303 1304
			continue;

1305
		pt = entry->base.bo;
1306 1307 1308 1309 1310
		pe_start = (addr & mask) * 8;
		if (pt->shadow)
			params->func(params, pt->shadow, pe_start, dst, nptes,
				     AMDGPU_GPU_PAGE_SIZE, flags);
		params->func(params, pt, pe_start, dst, nptes,
1311
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1312 1313
	}

1314
	return 0;
1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1326 1327 1328
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1329
 */
1330
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1331
				uint64_t start, uint64_t end,
1332
				uint64_t dst, uint64_t flags)
1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1352 1353
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1354 1355

	/* system pages are non continuously */
1356
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1357
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1358

1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1376 1377
		if (r)
			return r;
1378

1379 1380
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1381
	}
1382 1383

	return 0;
A
Alex Deucher 已提交
1384 1385 1386 1387 1388 1389
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1390
 * @exclusive: fence we need to sync to
1391
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1392
 * @vm: requested vm
1393 1394 1395
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1396 1397 1398
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1399
 * Fill in the page table entries between @start and @last.
1400 1401 1402
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1403 1404
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1405
				       struct dma_fence *exclusive,
1406
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1407
				       struct amdgpu_vm *vm,
1408
				       uint64_t start, uint64_t last,
1409
				       uint64_t flags, uint64_t addr,
1410
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1411
{
1412
	struct amdgpu_ring *ring;
1413
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1414
	unsigned nptes, ncmds, ndw;
1415
	struct amdgpu_job *job;
1416
	struct amdgpu_pte_update_params params;
1417
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1418 1419
	int r;

1420 1421
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1422
	params.vm = vm;
1423

1424 1425 1426 1427
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1428 1429 1430 1431 1432 1433 1434 1435
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1436
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1437 1438 1439 1440 1441 1442 1443 1444 1445
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1446
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1447

1448
	nptes = last - start + 1;
A
Alex Deucher 已提交
1449 1450

	/*
1451
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1452
	 *  entries or 2k dwords (whatever is smaller)
1453 1454
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1455
	 */
1456 1457 1458 1459
	if (vm->root.base.bo->shadow)
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
	else
		ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
A
Alex Deucher 已提交
1460 1461 1462 1463

	/* padding, etc. */
	ndw = 64;

1464
	if (pages_addr) {
1465
		/* copy commands needed */
1466
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1467

1468
		/* and also PTEs */
A
Alex Deucher 已提交
1469 1470
		ndw += nptes * 2;

1471 1472
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1473 1474
	} else {
		/* set page commands needed */
1475
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1476

1477
		/* extra commands for begin/end fragments */
1478 1479 1480 1481
		if (vm->root.base.bo->shadow)
		        ndw += 2 * 10 * adev->vm_manager.fragment_size * 2;
		else
		        ndw += 2 * 10 * adev->vm_manager.fragment_size;
1482 1483

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1484 1485
	}

1486 1487
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1488
		return r;
1489

1490
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1491

1492
	if (pages_addr) {
1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1506
		addr = 0;
1507 1508
	}

1509
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1510 1511 1512
	if (r)
		goto error_free;

1513
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1514
			     owner, false);
1515 1516
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1517

1518
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1519 1520 1521
	if (r)
		goto error_free;

1522 1523 1524
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1525

1526 1527
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1528
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1529 1530
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1531

1532
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1533 1534
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1535
	return 0;
C
Chunming Zhou 已提交
1536 1537

error_free:
1538
	amdgpu_job_free(job);
1539
	return r;
A
Alex Deucher 已提交
1540 1541
}

1542 1543 1544 1545
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1546
 * @exclusive: fence we need to sync to
1547
 * @pages_addr: DMA addresses to use for mapping
1548 1549
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1550
 * @flags: HW flags for the mapping
1551
 * @nodes: array of drm_mm_nodes with the MC addresses
1552 1553 1554 1555
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1556 1557 1558
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1559 1560
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1561
				      struct dma_fence *exclusive,
1562
				      dma_addr_t *pages_addr,
1563 1564
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1565
				      uint64_t flags,
1566
				      struct drm_mm_node *nodes,
1567
				      struct dma_fence **fence)
1568
{
1569
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1570
	uint64_t pfn, start = mapping->start;
1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1581 1582 1583
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1584 1585 1586
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1587 1588 1589 1590 1591 1592
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1593 1594
	trace_amdgpu_vm_bo_update(mapping);

1595 1596 1597 1598 1599 1600
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1601
	}
1602

1603
	do {
1604
		dma_addr_t *dma_addr = NULL;
1605 1606
		uint64_t max_entries;
		uint64_t addr, last;
1607

1608 1609 1610
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1611
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1612 1613 1614 1615
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1616

1617
		if (pages_addr) {
1618 1619
			uint64_t count;

1620
			max_entries = min(max_entries, 16ull * 1024ull);
1621
			for (count = 1;
1622
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1623
			     ++count) {
1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1636
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1637 1638
			}

1639 1640
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1641
			addr += pfn << PAGE_SHIFT;
1642 1643
		}

1644
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1645
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1646 1647 1648 1649 1650
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1651
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1652 1653 1654 1655
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1656
		start = last + 1;
1657

1658
	} while (unlikely(start != mapping->last + 1));
1659 1660 1661 1662

	return 0;
}

A
Alex Deucher 已提交
1663 1664 1665 1666 1667
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1668
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1669 1670
 *
 * Fill in the page table entries for @bo_va.
1671 1672 1673
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1674 1675 1676
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1677
			bool clear)
A
Alex Deucher 已提交
1678
{
1679 1680
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1681
	struct amdgpu_bo_va_mapping *mapping;
1682
	dma_addr_t *pages_addr = NULL;
1683
	struct ttm_mem_reg *mem;
1684
	struct drm_mm_node *nodes;
1685
	struct dma_fence *exclusive, **last_update;
1686
	uint64_t flags;
A
Alex Deucher 已提交
1687 1688
	int r;

1689
	if (clear || !bo) {
1690
		mem = NULL;
1691
		nodes = NULL;
1692 1693
		exclusive = NULL;
	} else {
1694 1695
		struct ttm_dma_tt *ttm;

1696
		mem = &bo->tbo.mem;
1697 1698
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1699
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1700
			pages_addr = ttm->dma_address;
1701
		}
1702
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1703 1704
	}

1705
	if (bo)
1706
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1707
	else
1708
		flags = 0x0;
A
Alex Deucher 已提交
1709

1710 1711 1712 1713 1714
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1715 1716
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1717
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1718

1719 1720
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1721
	}
1722 1723

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1724
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1725
					       mapping, flags, nodes,
1726
					       last_update);
A
Alex Deucher 已提交
1727 1728 1729 1730
		if (r)
			return r;
	}

1731 1732 1733
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1734
		amdgpu_asic_flush_hdp(adev, NULL);
1735 1736
	}

1737
	spin_lock(&vm->moved_lock);
1738
	list_del_init(&bo_va->base.vm_status);
1739
	spin_unlock(&vm->moved_lock);
1740

1741 1742 1743 1744
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1745 1746 1747 1748 1749 1750 1751 1752
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
			list_add_tail(&bo_va->base.vm_status, &vm->evicted);
		else
			list_add(&bo_va->base.vm_status, &vm->idle);
	}
A
Alex Deucher 已提交
1753

1754 1755 1756 1757 1758 1759
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1760 1761
	}

A
Alex Deucher 已提交
1762 1763 1764
	return 0;
}

1765 1766
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1767 1768
 *
 * @adev: amdgpu_device pointer
1769 1770 1771 1772 1773 1774 1775
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1776
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1777
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1778 1779 1780
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1781
/**
1782
 * amdgpu_vm_prt_get - add a PRT user
1783 1784
 *
 * @adev: amdgpu_device pointer
1785 1786 1787
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1788
	if (!adev->gmc.gmc_funcs->set_prt)
1789 1790
		return;

1791 1792 1793 1794
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1795 1796
/**
 * amdgpu_vm_prt_put - drop a PRT user
1797 1798
 *
 * @adev: amdgpu_device pointer
1799 1800 1801
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1802
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1803 1804 1805
		amdgpu_vm_update_prt_state(adev);
}

1806
/**
1807
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1808 1809
 *
 * @fence: fence for the callback
1810
 * @_cb: the callback function
1811 1812 1813 1814 1815
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1816
	amdgpu_vm_prt_put(cb->adev);
1817 1818 1819
	kfree(cb);
}

1820 1821
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1822 1823 1824
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1825 1826 1827 1828
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1829
	struct amdgpu_prt_cb *cb;
1830

1831
	if (!adev->gmc.gmc_funcs->set_prt)
1832 1833 1834
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1835 1836 1837 1838 1839
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1840
		amdgpu_vm_prt_put(adev);
1841 1842 1843 1844 1845 1846 1847 1848
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1864 1865 1866 1867
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1868

1869 1870 1871 1872 1873 1874 1875 1876 1877 1878
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1879
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1880 1881 1882
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1883

1884 1885 1886 1887 1888 1889 1890 1891 1892
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1893
	}
1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1905 1906
}

A
Alex Deucher 已提交
1907 1908 1909 1910 1911
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1912 1913
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1914 1915 1916
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
1917 1918 1919 1920
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
1921 1922
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1923 1924
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1925 1926
{
	struct amdgpu_bo_va_mapping *mapping;
1927
	uint64_t init_pte_value = 0;
1928
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1929 1930 1931 1932 1933 1934
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1935

1936
		if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1937
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1938

1939
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1940
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1941
						init_pte_value, 0, &f);
1942
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1943
		if (r) {
1944
			dma_fence_put(f);
A
Alex Deucher 已提交
1945
			return r;
1946
		}
1947
	}
A
Alex Deucher 已提交
1948

1949 1950 1951 1952 1953
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1954
	}
1955

A
Alex Deucher 已提交
1956 1957 1958 1959 1960
	return 0;

}

/**
1961
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1962 1963 1964 1965
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1966
 * Make sure all BOs which are moved are updated in the PTs.
1967 1968 1969
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
1970
 *
1971
 * PTs have to be reserved!
A
Alex Deucher 已提交
1972
 */
1973
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1974
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1975
{
1976 1977
	struct amdgpu_bo_va *bo_va, *tmp;
	struct list_head moved;
1978
	bool clear;
1979
	int r;
A
Alex Deucher 已提交
1980

1981
	INIT_LIST_HEAD(&moved);
1982
	spin_lock(&vm->moved_lock);
1983 1984
	list_splice_init(&vm->moved, &moved);
	spin_unlock(&vm->moved_lock);
1985

1986 1987
	list_for_each_entry_safe(bo_va, tmp, &moved, base.vm_status) {
		struct reservation_object *resv = bo_va->base.bo->tbo.resv;
1988

1989
		/* Per VM BOs never need to bo cleared in the page tables */
1990 1991 1992
		if (resv == vm->root.base.bo->tbo.resv)
			clear = false;
		/* Try to reserve the BO to avoid clearing its ptes */
1993
		else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1994 1995 1996 1997
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1998 1999

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
2000 2001 2002 2003
		if (r) {
			spin_lock(&vm->moved_lock);
			list_splice(&moved, &vm->moved);
			spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2004
			return r;
2005
		}
A
Alex Deucher 已提交
2006

2007 2008 2009
		if (!clear && resv != vm->root.base.bo->tbo.resv)
			reservation_object_unlock(resv);

A
Alex Deucher 已提交
2010 2011
	}

2012
	return 0;
A
Alex Deucher 已提交
2013 2014 2015 2016 2017 2018 2019 2020 2021
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2022
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2023
 * Add @bo to the list of bos associated with the vm
2024 2025 2026
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2040
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2041

A
Alex Deucher 已提交
2042
	bo_va->ref_count = 1;
2043 2044
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2045

A
Alex Deucher 已提交
2046 2047 2048
	return bo_va;
}

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2066
	mapping->bo_va = bo_va;
2067 2068 2069 2070 2071 2072
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2073 2074
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
2075
		spin_lock(&vm->moved_lock);
2076
		list_move(&bo_va->base.vm_status, &vm->moved);
2077
		spin_unlock(&vm->moved_lock);
2078 2079 2080 2081
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2082 2083 2084 2085 2086 2087 2088
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2089
 * @size: BO size in bytes
A
Alex Deucher 已提交
2090 2091 2092
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2093 2094 2095
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2096
 *
2097
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2098 2099 2100 2101
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2102
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2103
{
2104
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2105 2106
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2107 2108
	uint64_t eaddr;

2109 2110
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2111
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2112 2113
		return -EINVAL;

A
Alex Deucher 已提交
2114
	/* make sure object fit at this offset */
2115
	eaddr = saddr + size - 1;
2116
	if (saddr >= eaddr ||
2117
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2118 2119 2120 2121 2122
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2123 2124
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2125 2126
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2127
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2128
			tmp->start, tmp->last + 1);
2129
		return -EINVAL;
A
Alex Deucher 已提交
2130 2131 2132
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2133 2134
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2135

2136 2137
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2138 2139 2140
	mapping->offset = offset;
	mapping->flags = flags;

2141
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2153
 * @size: BO size in bytes
2154 2155 2156 2157
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2158 2159 2160
 *
 * Returns:
 * 0 for success, error for failure.
2161 2162 2163 2164 2165 2166 2167 2168 2169
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2170
	struct amdgpu_bo *bo = bo_va->base.bo;
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2182
	    (bo && offset + size > amdgpu_bo_size(bo)))
2183 2184 2185 2186 2187 2188 2189
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2190
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2191 2192 2193 2194 2195 2196 2197 2198
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2199 2200
	mapping->start = saddr;
	mapping->last = eaddr;
2201 2202 2203
	mapping->offset = offset;
	mapping->flags = flags;

2204
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2205

A
Alex Deucher 已提交
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2217 2218 2219
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2220
 *
2221
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2222 2223 2224 2225 2226 2227
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2228
	struct amdgpu_vm *vm = bo_va->base.vm;
2229
	bool valid = true;
A
Alex Deucher 已提交
2230

2231
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2232

2233
	list_for_each_entry(mapping, &bo_va->valids, list) {
2234
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2235 2236 2237
			break;
	}

2238 2239 2240 2241
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2242
			if (mapping->start == saddr)
2243 2244 2245
				break;
		}

2246
		if (&mapping->list == &bo_va->invalids)
2247
			return -ENOENT;
A
Alex Deucher 已提交
2248
	}
2249

A
Alex Deucher 已提交
2250
	list_del(&mapping->list);
2251
	amdgpu_vm_it_remove(mapping, &vm->va);
2252
	mapping->bo_va = NULL;
2253
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2254

2255
	if (valid)
A
Alex Deucher 已提交
2256
		list_add(&mapping->list, &vm->freed);
2257
	else
2258 2259
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2260 2261 2262 2263

	return 0;
}

2264 2265 2266 2267 2268 2269 2270 2271 2272
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2273 2274 2275
 *
 * Returns:
 * 0 for success, error for failure.
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2293
	INIT_LIST_HEAD(&before->list);
2294 2295 2296 2297 2298 2299

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2300
	INIT_LIST_HEAD(&after->list);
2301 2302

	/* Now gather all removed mappings */
2303 2304
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2305
		/* Remember mapping split at the start */
2306 2307 2308
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2309 2310
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2311 2312
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2313 2314 2315
		}

		/* Remember mapping split at the end */
2316 2317 2318
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2319
			after->offset = tmp->offset;
2320
			after->offset += after->start - tmp->start;
2321
			after->flags = tmp->flags;
2322 2323
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2324 2325 2326 2327
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2328 2329

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2330 2331 2332 2333
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2334
		amdgpu_vm_it_remove(tmp, &vm->va);
2335 2336
		list_del(&tmp->list);

2337 2338 2339 2340
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2341

2342
		tmp->bo_va = NULL;
2343 2344 2345 2346
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2347 2348
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2349
		amdgpu_vm_it_insert(before, &vm->va);
2350 2351 2352 2353 2354 2355 2356
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2357
	if (!list_empty(&after->list)) {
2358
		amdgpu_vm_it_insert(after, &vm->va);
2359 2360 2361 2362 2363 2364 2365 2366 2367
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2368 2369 2370 2371
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2372
 * @addr: the address
2373 2374
 *
 * Find a mapping by it's address.
2375 2376 2377 2378
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2379 2380 2381 2382 2383 2384 2385
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2415 2416 2417 2418 2419 2420
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2421
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2422 2423 2424 2425 2426 2427 2428
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2429
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2430

2431
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2432

2433
	spin_lock(&vm->moved_lock);
2434
	list_del(&bo_va->base.vm_status);
2435
	spin_unlock(&vm->moved_lock);
A
Alex Deucher 已提交
2436

2437
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2438
		list_del(&mapping->list);
2439
		amdgpu_vm_it_remove(mapping, &vm->va);
2440
		mapping->bo_va = NULL;
2441
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2442 2443 2444 2445
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2446
		amdgpu_vm_it_remove(mapping, &vm->va);
2447 2448
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2449
	}
2450

2451
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2452 2453 2454 2455 2456 2457 2458 2459
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2460
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2461
 *
2462
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2463 2464
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2465
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2466
{
2467 2468
	struct amdgpu_vm_bo_base *bo_base;

2469 2470 2471 2472
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2473
	list_for_each_entry(bo_base, &bo->va, bo_list) {
2474
		struct amdgpu_vm *vm = bo_base->vm;
2475
		bool was_moved = bo_base->moved;
2476

2477
		bo_base->moved = true;
2478
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2479 2480 2481 2482 2483
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2484 2485 2486
			continue;
		}

2487
		if (was_moved)
2488 2489
			continue;

2490 2491 2492 2493 2494 2495 2496
		if (bo->tbo.type == ttm_bo_type_kernel) {
			list_move(&bo_base->vm_status, &vm->relocated);
		} else {
			spin_lock(&bo_base->vm->moved_lock);
			list_move(&bo_base->vm_status, &vm->moved);
			spin_unlock(&bo_base->vm->moved_lock);
		}
A
Alex Deucher 已提交
2497 2498 2499
	}
}

2500 2501 2502 2503 2504 2505 2506 2507
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2521 2522
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2523 2524
 *
 * @adev: amdgpu_device pointer
2525
 * @min_vm_size: the minimum vm size in GB if it's set auto
2526 2527 2528 2529
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2530
 */
2531
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2532 2533
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2534
{
2535 2536
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2537 2538 2539
	uint64_t tmp;

	/* adjust vm size first */
2540
	if (amdgpu_vm_size != -1) {
2541
		vm_size = amdgpu_vm_size;
2542 2543 2544 2545 2546
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2571
	}
2572 2573

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2574 2575

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2576 2577
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2578 2579
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2593
	/* block size depends on vm size and hw setup*/
2594
	if (amdgpu_vm_block_size != -1)
2595
		adev->vm_manager.block_size =
2596 2597 2598 2599 2600
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2601
	else
2602
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2603

2604 2605 2606 2607
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2608

2609 2610 2611
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2612
		 adev->vm_manager.fragment_size);
2613 2614
}

A
Alex Deucher 已提交
2615 2616 2617 2618 2619
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2620
 * @vm_context: Indicates if it GFX or Compute context
2621
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2622
 *
2623
 * Init @vm fields.
2624 2625 2626
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2627
 */
2628
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2629
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2630
{
2631
	struct amdgpu_bo_param bp;
2632
	struct amdgpu_bo *root;
2633
	int r, i;
A
Alex Deucher 已提交
2634

2635
	vm->va = RB_ROOT_CACHED;
2636 2637
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2638
	INIT_LIST_HEAD(&vm->evicted);
2639
	INIT_LIST_HEAD(&vm->relocated);
2640
	spin_lock_init(&vm->moved_lock);
2641
	INIT_LIST_HEAD(&vm->moved);
2642
	INIT_LIST_HEAD(&vm->idle);
A
Alex Deucher 已提交
2643
	INIT_LIST_HEAD(&vm->freed);
2644

2645
	/* create scheduler entity for page table updates */
2646 2647
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2648
	if (r)
2649
		return r;
2650

Y
Yong Zhao 已提交
2651 2652 2653
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2654 2655
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2656

2657
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2658
			vm->pte_support_ats = true;
2659
	} else {
2660 2661
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2662
	}
2663 2664
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2665
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2666
		  "CPU update of VM recommended only for large BAR system\n");
2667
	vm->last_update = NULL;
2668

2669
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
2670
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2671
	if (r)
2672 2673
		goto error_free_sched_entity;

2674
	r = amdgpu_bo_reserve(root, true);
2675 2676 2677
	if (r)
		goto error_free_root;

2678
	r = amdgpu_vm_clear_bo(adev, vm, root,
2679 2680
			       adev->vm_manager.root_level,
			       vm->pte_support_ats);
2681 2682 2683
	if (r)
		goto error_unreserve;

2684
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2685
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2686

2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2698 2699
	}

2700
	INIT_KFIFO(vm->faults);
2701
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2702 2703

	return 0;
2704

2705 2706 2707
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2708
error_free_root:
2709 2710 2711
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2712 2713

error_free_sched_entity:
2714
	drm_sched_entity_destroy(&vm->entity);
2715 2716

	return r;
A
Alex Deucher 已提交
2717 2718
}

2719 2720 2721
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2722 2723 2724
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2725 2726 2727 2728 2729 2730 2731 2732 2733
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
2734
 * setting.
2735
 *
2736 2737
 * Returns:
 * 0 for success, -errno for errors.
2738
 */
2739
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
{
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
			       adev->vm_manager.root_level,
			       pte_support_ats);
		if (r)
2775
			goto free_idr;
2776 2777 2778 2779 2780 2781 2782 2783
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	vm->pte_support_ats = pte_support_ats;
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2784
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2785 2786 2787 2788 2789 2790 2791 2792 2793
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

2794 2795 2796 2797
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
2798 2799 2800
		vm->pasid = 0;
	}

2801 2802 2803
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
2818 2819 2820 2821
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

2842 2843 2844
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
2845 2846 2847
 * @adev: amdgpu device structure
 * @parent: PD/PT starting level to free
 * @level: level of parent structure
2848 2849 2850
 *
 * Free the page directory or page table level and all sub levels.
 */
2851 2852 2853
static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
2854
{
2855
	unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2856

2857 2858 2859 2860 2861
	if (parent->base.bo) {
		list_del(&parent->base.bo_list);
		list_del(&parent->base.vm_status);
		amdgpu_bo_unref(&parent->base.bo->shadow);
		amdgpu_bo_unref(&parent->base.bo);
2862 2863
	}

2864 2865 2866 2867
	if (parent->entries)
		for (i = 0; i < num_entries; i++)
			amdgpu_vm_free_levels(adev, &parent->entries[i],
					      level + 1);
2868

2869
	kvfree(parent->entries);
2870 2871
}

A
Alex Deucher 已提交
2872 2873 2874 2875 2876 2877
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2878
 * Tear down @vm.
A
Alex Deucher 已提交
2879 2880 2881 2882 2883
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2884
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2885
	struct amdgpu_bo *root;
2886
	u64 fault;
2887
	int i, r;
A
Alex Deucher 已提交
2888

2889 2890
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2891 2892 2893 2894
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2895 2896 2897 2898 2899 2900 2901 2902
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2903
	drm_sched_entity_destroy(&vm->entity);
2904

2905
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2906 2907
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2908 2909
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2910
		list_del(&mapping->list);
2911
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2912 2913 2914
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2915
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2916
			amdgpu_vm_prt_fini(adev, vm);
2917
			prt_fini_needed = false;
2918
		}
2919

A
Alex Deucher 已提交
2920
		list_del(&mapping->list);
2921
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2922 2923
	}

2924 2925 2926 2927 2928
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2929 2930
		amdgpu_vm_free_levels(adev, &vm->root,
				      adev->vm_manager.root_level);
2931 2932 2933
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2934
	dma_fence_put(vm->last_update);
2935
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2936
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2937
}
2938

2939 2940 2941 2942 2943 2944
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
2945 2946 2947 2948
 * This function is expected to be called in interrupt context.
 *
 * Returns:
 * True if there was fault credit, false otherwise
2949 2950 2951 2952 2953 2954 2955 2956
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2957
	if (!vm) {
2958
		/* VM not found, can't track fault credit */
2959
		spin_unlock(&adev->vm_manager.pasid_lock);
2960
		return true;
2961
	}
2962 2963

	/* No lock needed. only accessed by IRQ handler */
2964
	if (!vm->fault_credit) {
2965
		/* Too many faults in this VM */
2966
		spin_unlock(&adev->vm_manager.pasid_lock);
2967
		return false;
2968
	}
2969 2970

	vm->fault_credit--;
2971
	spin_unlock(&adev->vm_manager.pasid_lock);
2972 2973 2974
	return true;
}

2975 2976 2977 2978 2979 2980 2981 2982 2983
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2984
	unsigned i;
2985

2986
	amdgpu_vmid_mgr_init(adev);
2987

2988 2989
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2990 2991 2992
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2993
	spin_lock_init(&adev->vm_manager.prt_lock);
2994
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2995 2996 2997 2998 2999 3000

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
3001
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3002 3003 3004 3005 3006 3007 3008 3009 3010 3011
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

3012 3013
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
3014 3015
}

3016 3017 3018 3019 3020 3021 3022 3023 3024
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3025 3026 3027
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3028
	amdgpu_vmid_mgr_fini(adev);
3029
}
C
Chunming Zhou 已提交
3030

3031 3032 3033 3034 3035 3036 3037 3038 3039 3040
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3041 3042 3043
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3044 3045 3046
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3047 3048 3049

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3050
		/* current, we only have requirement to reserve vmid from gfxhub */
3051
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3052 3053 3054
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3055
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3056
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3057 3058 3059 3060 3061 3062 3063
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
 * @dev: drm device pointer
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

	spin_unlock(&adev->vm_manager.pasid_lock);
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}