amdgpu_vm.c 85.9 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
A
Alex Deucher 已提交
37

38 39 40
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

59 60 61 62 63 64 65 66 67
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

68 69 70 71
/**
 * struct amdgpu_pte_update_params - Local structure
 *
 * Encapsulate some VM table update parameters to reduce
72
 * the number of function parameters
73
 *
74
 */
75
struct amdgpu_pte_update_params {
76 77 78 79

	/**
	 * @adev: amdgpu device we do this update for
	 */
80
	struct amdgpu_device *adev;
81 82 83 84

	/**
	 * @vm: optional amdgpu_vm we do this update for
	 */
85
	struct amdgpu_vm *vm;
86 87 88 89

	/**
	 * @src: address where to copy page table entries from
	 */
90
	uint64_t src;
91 92 93 94

	/**
	 * @ib: indirect buffer to fill with commands
	 */
95
	struct amdgpu_ib *ib;
96 97 98 99

	/**
	 * @func: Function which actually does the update
	 */
100 101
	void (*func)(struct amdgpu_pte_update_params *params,
		     struct amdgpu_bo *bo, uint64_t pe,
102
		     uint64_t addr, unsigned count, uint32_t incr,
103
		     uint64_t flags);
104 105 106 107
	/**
	 * @pages_addr:
	 *
	 * DMA addresses to use for mapping, used during VM update by CPU
108 109
	 */
	dma_addr_t *pages_addr;
110 111
};

112 113 114
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
115
struct amdgpu_prt_cb {
116 117 118 119

	/**
	 * @adev: amdgpu device
	 */
120
	struct amdgpu_device *adev;
121 122 123 124

	/**
	 * @cb: callback
	 */
125 126 127
	struct dma_fence_cb cb;
};

128 129 130 131
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
132
 * @level: VMPT level
133
 *
134 135
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
136 137 138 139
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
140 141 142 143 144 145 146
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
147
			adev->vm_manager.block_size;
148 149 150 151 152 153 154 155 156
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
157 158
}

A
Alex Deucher 已提交
159
/**
160
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
161 162
 *
 * @adev: amdgpu_device pointer
163
 * @level: VMPT level
A
Alex Deucher 已提交
164
 *
165 166
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
167
 */
168 169
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
170
{
171 172
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
173

174
	if (level == adev->vm_manager.root_level)
175
		/* For the root directory */
176
		return round_up(adev->vm_manager.max_pfn, 1ULL << shift) >> shift;
177
	else if (level != AMDGPU_VM_PTB)
178 179 180
		/* Everything in between */
		return 512;
	else
181
		/* For the page tables on the leaves */
182
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
183 184
}

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200
/**
 * amdgpu_vm_num_ats_entries - return the number of ATS entries in the root PD
 *
 * @adev: amdgpu_device pointer
 *
 * Returns:
 * The number of entries in the root page directory which needs the ATS setting.
 */
static unsigned amdgpu_vm_num_ats_entries(struct amdgpu_device *adev)
{
	unsigned shift;

	shift = amdgpu_vm_level_shift(adev, adev->vm_manager.root_level);
	return AMDGPU_GMC_HOLE_START >> (shift + AMDGPU_GPU_PAGE_SHIFT);
}

201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220
/**
 * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
 *
 * @adev: amdgpu_device pointer
 * @level: VMPT level
 *
 * Returns:
 * The mask to extract the entry number of a PD/PT from an address.
 */
static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
				       unsigned int level)
{
	if (level <= adev->vm_manager.root_level)
		return 0xffffffff;
	else if (level != AMDGPU_VM_PTB)
		return 0x1ff;
	else
		return AMDGPU_VM_PTE_COUNT(adev) - 1;
}

A
Alex Deucher 已提交
221
/**
222
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
223 224
 *
 * @adev: amdgpu_device pointer
225
 * @level: VMPT level
A
Alex Deucher 已提交
226
 *
227 228
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
229
 */
230
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
231
{
232
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
233 234
}

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323
/**
 * amdgpu_vm_bo_evicted - vm_bo is evicted
 *
 * @vm_bo: vm_bo which is evicted
 *
 * State for PDs/PTs and per VM BOs which are not at the location they should
 * be.
 */
static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
{
	struct amdgpu_vm *vm = vm_bo->vm;
	struct amdgpu_bo *bo = vm_bo->bo;

	vm_bo->moved = true;
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&vm_bo->vm_status, &vm->evicted);
	else
		list_move_tail(&vm_bo->vm_status, &vm->evicted);
}

/**
 * amdgpu_vm_bo_relocated - vm_bo is reloacted
 *
 * @vm_bo: vm_bo which is relocated
 *
 * State for PDs/PTs which needs to update their parent PD.
 */
static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
}

/**
 * amdgpu_vm_bo_moved - vm_bo is moved
 *
 * @vm_bo: vm_bo which is moved
 *
 * State for per VM BOs which are moved, but that change is not yet reflected
 * in the page tables.
 */
static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
}

/**
 * amdgpu_vm_bo_idle - vm_bo is idle
 *
 * @vm_bo: vm_bo which is now idle
 *
 * State for PDs/PTs and per VM BOs which have gone through the state machine
 * and are now idle.
 */
static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
	vm_bo->moved = false;
}

/**
 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
 *
 * @vm_bo: vm_bo which is now invalidated
 *
 * State for normal BOs which are invalidated and that change not yet reflected
 * in the PTs.
 */
static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

/**
 * amdgpu_vm_bo_done - vm_bo is done
 *
 * @vm_bo: vm_bo which is now done
 *
 * State for normal BOs which are invalidated and that change has been updated
 * in the PTs.
 */
static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_del_init(&vm_bo->vm_status);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
340
	base->next = NULL;
341 342 343 344
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
345 346
	base->next = bo->vm_bo;
	bo->vm_bo = base;
347 348 349 350 351 352

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	vm->bulk_moveable = false;
	if (bo->tbo.type == ttm_bo_type_kernel)
353
		amdgpu_vm_bo_relocated(base);
354
	else
355
		amdgpu_vm_bo_idle(base);
356 357 358 359 360 361 362 363 364 365

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
366
	amdgpu_vm_bo_evicted(base);
367 368
}

369 370 371 372 373 374 375 376 377 378 379 380 381 382 383
/**
 * amdgpu_vm_pt_parent - get the parent page directory
 *
 * @pt: child page table
 *
 * Helper to get the parent entry for the child page table. NULL if we are at
 * the root page directory.
 */
static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
{
	struct amdgpu_bo *parent = pt->base.bo->parent;

	if (!parent)
		return NULL;

384
	return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
385 386
}

387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
/**
 * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
 */
struct amdgpu_vm_pt_cursor {
	uint64_t pfn;
	struct amdgpu_vm_pt *parent;
	struct amdgpu_vm_pt *entry;
	unsigned level;
};

/**
 * amdgpu_vm_pt_start - start PD/PT walk
 *
 * @adev: amdgpu_device pointer
 * @vm: amdgpu_vm structure
 * @start: start address of the walk
 * @cursor: state to initialize
 *
 * Initialize a amdgpu_vm_pt_cursor to start a walk.
 */
static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm, uint64_t start,
			       struct amdgpu_vm_pt_cursor *cursor)
{
	cursor->pfn = start;
	cursor->parent = NULL;
	cursor->entry = &vm->root;
	cursor->level = adev->vm_manager.root_level;
}

/**
 * amdgpu_vm_pt_descendant - go to child node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the child node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
				    struct amdgpu_vm_pt_cursor *cursor)
{
430
	unsigned mask, shift, idx;
431 432 433 434 435

	if (!cursor->entry->entries)
		return false;

	BUG_ON(!cursor->entry->base.bo);
436
	mask = amdgpu_vm_entries_mask(adev, cursor->level);
437 438 439
	shift = amdgpu_vm_level_shift(adev, cursor->level);

	++cursor->level;
440
	idx = (cursor->pfn >> shift) & mask;
441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570
	cursor->parent = cursor->entry;
	cursor->entry = &cursor->entry->entries[idx];
	return true;
}

/**
 * amdgpu_vm_pt_sibling - go to sibling node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the sibling node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
				 struct amdgpu_vm_pt_cursor *cursor)
{
	unsigned shift, num_entries;

	/* Root doesn't have a sibling */
	if (!cursor->parent)
		return false;

	/* Go to our parents and see if we got a sibling */
	shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
	num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);

	if (cursor->entry == &cursor->parent->entries[num_entries - 1])
		return false;

	cursor->pfn += 1ULL << shift;
	cursor->pfn &= ~((1ULL << shift) - 1);
	++cursor->entry;
	return true;
}

/**
 * amdgpu_vm_pt_ancestor - go to parent node
 *
 * @cursor: current state
 *
 * Walk to the parent node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->parent)
		return false;

	--cursor->level;
	cursor->entry = cursor->parent;
	cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
	return true;
}

/**
 * amdgpu_vm_pt_next - get next PD/PT in hieratchy
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk the PD/PT tree to the next node.
 */
static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
			      struct amdgpu_vm_pt_cursor *cursor)
{
	/* First try a newborn child */
	if (amdgpu_vm_pt_descendant(adev, cursor))
		return;

	/* If that didn't worked try to find a sibling */
	while (!amdgpu_vm_pt_sibling(adev, cursor)) {
		/* No sibling, go to our parents and grandparents */
		if (!amdgpu_vm_pt_ancestor(cursor)) {
			cursor->pfn = ~0ll;
			return;
		}
	}
}

/**
 * amdgpu_vm_pt_first_dfs - start a deep first search
 *
 * @adev: amdgpu_device structure
 * @vm: amdgpu_vm structure
 * @cursor: state to initialize
 *
 * Starts a deep first traversal of the PD/PT tree.
 */
static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_vm_pt_cursor *cursor)
{
	amdgpu_vm_pt_start(adev, vm, 0, cursor);
	while (amdgpu_vm_pt_descendant(adev, cursor));
}

/**
 * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
 *
 * @adev: amdgpu_device structure
 * @cursor: current state
 *
 * Move the cursor to the next node in a deep first search.
 */
static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->entry)
		return;

	if (!cursor->parent)
		cursor->entry = NULL;
	else if (amdgpu_vm_pt_sibling(adev, cursor))
		while (amdgpu_vm_pt_descendant(adev, cursor));
	else
		amdgpu_vm_pt_ancestor(cursor);
}

/**
 * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
 */
#define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry)			\
	for (amdgpu_vm_pt_first_dfs((adev), (vm), &(cursor)),			\
	     (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
	     (entry); (entry) = (cursor).entry,					\
	     amdgpu_vm_pt_next_dfs((adev), &(cursor)))

A
Alex Deucher 已提交
571
/**
572
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
573 574
 *
 * @vm: vm providing the BOs
575
 * @validated: head of validation list
576
 * @entry: entry to add
A
Alex Deucher 已提交
577 578
 *
 * Add the page directory to the list of BOs to
579
 * validate for command submission.
A
Alex Deucher 已提交
580
 */
581 582 583
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
584
{
585
	entry->priority = 0;
586
	entry->tv.bo = &vm->root.base.bo->tbo;
587 588
	/* One for the VM updates, one for TTM and one for the CS job */
	entry->tv.num_shared = 3;
589
	entry->user_pages = NULL;
590 591
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
592

593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614
void amdgpu_vm_del_from_lru_notify(struct ttm_buffer_object *bo)
{
	struct amdgpu_bo *abo;
	struct amdgpu_vm_bo_base *bo_base;

	if (!amdgpu_bo_is_amdgpu_bo(bo))
		return;

	if (bo->mem.placement & TTM_PL_FLAG_NO_EVICT)
		return;

	abo = ttm_to_amdgpu_bo(bo);
	if (!abo->parent)
		return;
	for (bo_base = abo->vm_bo; bo_base; bo_base = bo_base->next) {
		struct amdgpu_vm *vm = bo_base->vm;

		if (abo->tbo.resv == vm->root.base.bo->tbo.resv)
			vm->bulk_moveable = false;
	}

}
615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

656
/**
657
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
658
 *
659
 * @adev: amdgpu device pointer
660
 * @vm: vm providing the BOs
661 662 663 664
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
665 666 667
 *
 * Returns:
 * Validation result.
668
 */
669 670 671
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
672
{
673 674
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
675

676 677
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
678

679 680 681
		r = validate(param, bo);
		if (r)
			break;
682

683
		if (bo->tbo.type != ttm_bo_type_kernel) {
684
			amdgpu_vm_bo_moved(bo_base);
685
		} else {
686 687 688 689
			if (vm->use_cpu_for_update)
				r = amdgpu_bo_kmap(bo, NULL);
			else
				r = amdgpu_ttm_alloc_gart(&bo->tbo);
690 691
			if (r)
				break;
692 693 694 695 696
			if (bo->shadow) {
				r = amdgpu_ttm_alloc_gart(&bo->shadow->tbo);
				if (r)
					break;
			}
697
			amdgpu_vm_bo_relocated(bo_base);
698
		}
699 700
	}

701
	return r;
702 703
}

704
/**
705
 * amdgpu_vm_ready - check VM is ready for updates
706
 *
707
 * @vm: VM to check
A
Alex Deucher 已提交
708
 *
709
 * Check if all VM PDs/PTs are ready for updates
710 711 712
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
713
 */
714
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
715
{
716
	return list_empty(&vm->evicted);
717 718
}

719 720 721 722
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
723
 * @vm: VM to clear BO from
724 725 726
 * @bo: BO to clear
 *
 * Root PD needs to be reserved when calling this.
727 728 729
 *
 * Returns:
 * 0 on success, errno otherwise.
730 731
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
732 733
			      struct amdgpu_vm *vm,
			      struct amdgpu_bo *bo)
734 735
{
	struct ttm_operation_ctx ctx = { true, false };
736 737
	unsigned level = adev->vm_manager.root_level;
	struct amdgpu_bo *ancestor = bo;
738
	struct dma_fence *fence = NULL;
739
	unsigned entries, ats_entries;
740 741
	struct amdgpu_ring *ring;
	struct amdgpu_job *job;
742
	uint64_t addr;
743 744
	int r;

745 746 747 748 749 750 751 752 753
	/* Figure out our place in the hierarchy */
	if (ancestor->parent) {
		++level;
		while (ancestor->parent->parent) {
			++level;
			ancestor = ancestor->parent;
		}
	}

754
	entries = amdgpu_bo_size(bo) / 8;
755 756 757 758 759 760 761
	if (!vm->pte_support_ats) {
		ats_entries = 0;

	} else if (!bo->parent) {
		ats_entries = amdgpu_vm_num_ats_entries(adev);
		ats_entries = min(ats_entries, entries);
		entries -= ats_entries;
762

763 764 765 766 767 768 769
	} else {
		struct amdgpu_vm_pt *pt;

		pt = container_of(ancestor->vm_bo, struct amdgpu_vm_pt, base);
		ats_entries = amdgpu_vm_num_ats_entries(adev);
		if ((pt - vm->root.entries) >= ats_entries) {
			ats_entries = 0;
770 771 772 773
		} else {
			ats_entries = entries;
			entries = 0;
		}
774 775
	}

776
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
777 778 779

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
780
		return r;
781

782 783 784 785
	r = amdgpu_ttm_alloc_gart(&bo->tbo);
	if (r)
		return r;

786 787 788 789 790 791 792 793 794 795 796 797
	if (bo->shadow) {
		r = ttm_bo_validate(&bo->shadow->tbo, &bo->shadow->placement,
				    &ctx);
		if (r)
			return r;

		r = amdgpu_ttm_alloc_gart(&bo->shadow->tbo);
		if (r)
			return r;

	}

798 799
	r = amdgpu_job_alloc_with_ib(adev, 64, &job);
	if (r)
800
		return r;
801

802 803 804 805
	do {
		addr = amdgpu_bo_gpu_offset(bo);
		if (ats_entries) {
			uint64_t ats_value;
806

807 808 809
			ats_value = AMDGPU_PTE_DEFAULT_ATC;
			if (level != AMDGPU_VM_PTB)
				ats_value |= AMDGPU_PDE_PTE;
810

811 812 813 814
			amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
					      ats_entries, 0, ats_value);
			addr += ats_entries * 8;
		}
815

816 817
		if (entries) {
			uint64_t value = 0;
818

819 820 821 822
			/* Workaround for fault priority problem on GMC9 */
			if (level == AMDGPU_VM_PTB &&
			    adev->asic_type >= CHIP_VEGA10)
				value = AMDGPU_PTE_EXECUTABLE;
823

824 825 826 827 828 829
			amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
					      entries, 0, value);
		}

		bo = bo->shadow;
	} while (bo);
830

831 832 833
	amdgpu_ring_pad_ib(ring, &job->ibs[0]);

	WARN_ON(job->ibs[0].length_dw > 64);
834
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
835
			     AMDGPU_FENCE_OWNER_KFD, false);
836 837 838
	if (r)
		goto error_free;

839 840
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_UNDEFINED,
			      &fence);
841 842 843
	if (r)
		goto error_free;

844
	amdgpu_bo_fence(vm->root.base.bo, fence, true);
845
	dma_fence_put(fence);
846

847 848 849 850 851 852 853
	return 0;

error_free:
	amdgpu_job_free(job);
	return r;
}

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
869 870 871
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
872 873
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
874 875
	else if (!vm->root.base.bo || vm->root.base.bo->shadow)
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
876 877 878 879 880
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

881 882 883 884 885 886 887 888
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
889
 * Make sure the page directories and page tables are allocated
890 891 892
 *
 * Returns:
 * 0 on success, errno otherwise.
893
 */
894 895 896
static int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm,
			       struct amdgpu_vm_pt_cursor *cursor)
897
{
898 899
	struct amdgpu_vm_pt *entry = cursor->entry;
	struct amdgpu_bo_param bp;
900 901
	struct amdgpu_bo *pt;
	int r;
902

903 904
	if (cursor->level < AMDGPU_VM_PTB && !entry->entries) {
		unsigned num_entries;
905

906 907 908 909 910 911
		num_entries = amdgpu_vm_num_entries(adev, cursor->level);
		entry->entries = kvmalloc_array(num_entries,
						sizeof(*entry->entries),
						GFP_KERNEL | __GFP_ZERO);
		if (!entry->entries)
			return -ENOMEM;
912 913
	}

914 915
	if (entry->base.bo)
		return 0;
916

917
	amdgpu_vm_bo_param(adev, vm, cursor->level, &bp);
918

919 920 921
	r = amdgpu_bo_create(adev, &bp, &pt);
	if (r)
		return r;
922

923 924
	if (vm->use_cpu_for_update) {
		r = amdgpu_bo_kmap(pt, NULL);
925 926
		if (r)
			goto error_free_pt;
927 928
	}

929 930 931 932 933 934 935 936 937 938
	/* Keep a reference to the root directory to avoid
	 * freeing them up in the wrong order.
	 */
	pt->parent = amdgpu_bo_ref(cursor->parent->base.bo);
	amdgpu_vm_bo_base_init(&entry->base, vm, pt);

	r = amdgpu_vm_clear_bo(adev, vm, pt);
	if (r)
		goto error_free_pt;

939 940 941 942 943 944
	return 0;

error_free_pt:
	amdgpu_bo_unref(&pt->shadow);
	amdgpu_bo_unref(&pt);
	return r;
945 946
}

947 948 949 950
/**
 * amdgpu_vm_free_pts - free PD/PT levels
 *
 * @adev: amdgpu device structure
951
 * @vm: amdgpu vm structure
952 953 954 955 956 957 958 959 960 961 962 963
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm)
{
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;

	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry) {

		if (entry->base.bo) {
964
			entry->base.bo->vm_bo = NULL;
965 966 967 968 969 970 971 972 973 974
			list_del(&entry->base.vm_status);
			amdgpu_bo_unref(&entry->base.bo->shadow);
			amdgpu_bo_unref(&entry->base.bo);
		}
		kvfree(entry->entries);
	}

	BUG_ON(vm->root.base.bo);
}

975 976 977 978 979 980
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
981
{
982
	const struct amdgpu_ip_block *ip_block;
983 984 985
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
986

987
	has_compute_vm_bug = false;
988

989
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
990 991 992 993 994 995 996 997 998
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
999

1000 1001 1002 1003 1004
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
1005
		else
1006
			ring->has_compute_vm_bug = false;
1007 1008 1009
	}
}

1010 1011 1012 1013 1014 1015 1016 1017 1018
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
1019 1020
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
1021
{
1022 1023
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
1024 1025
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
1026
	bool gds_switch_needed;
1027
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
1028

1029
	if (job->vmid == 0)
1030
		return false;
1031
	id = &id_mgr->ids[job->vmid];
1032 1033 1034 1035 1036 1037 1038
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
1039

1040
	if (amdgpu_vmid_had_gpu_reset(adev, id))
1041
		return true;
A
Alex Xie 已提交
1042

1043
	return vm_flush_needed || gds_switch_needed;
1044 1045
}

A
Alex Deucher 已提交
1046 1047 1048 1049
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
1050
 * @job:  related job
1051
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
1052
 *
1053
 * Emit a VM flush when it is necessary.
1054 1055 1056
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
1057
 */
M
Monk Liu 已提交
1058
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
1059
{
1060
	struct amdgpu_device *adev = ring->adev;
1061
	unsigned vmhub = ring->funcs->vmhub;
1062
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1063
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1064
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1065 1066 1067 1068 1069 1070
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
1071
	bool vm_flush_needed = job->vm_needs_flush;
1072 1073 1074 1075
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
1076
	unsigned patch_offset = 0;
1077
	int r;
1078

1079
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1080 1081
		gds_switch_needed = true;
		vm_flush_needed = true;
1082
		pasid_mapping_needed = true;
1083
	}
1084

1085
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1086 1087
	vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
			job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1088 1089 1090
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
1091
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1092
		return 0;
1093

1094 1095
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
1096

M
Monk Liu 已提交
1097 1098 1099
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

1100
	if (vm_flush_needed) {
1101
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1102
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1103 1104 1105 1106
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1107

1108
	if (vm_flush_needed || pasid_mapping_needed) {
1109
		r = amdgpu_fence_emit(ring, &fence, 0);
1110 1111
		if (r)
			return r;
1112
	}
1113

1114
	if (vm_flush_needed) {
1115
		mutex_lock(&id_mgr->lock);
1116
		dma_fence_put(id->last_flush);
1117 1118 1119
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
1120
		mutex_unlock(&id_mgr->lock);
1121
	}
1122

1123 1124 1125 1126 1127 1128 1129
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

1130
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1131 1132 1133 1134 1135 1136
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
1137
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
1150
	}
1151
	return 0;
1152 1153
}

A
Alex Deucher 已提交
1154 1155 1156 1157 1158 1159
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
1160
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
1161 1162 1163 1164
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
1165 1166 1167
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
1168 1169 1170 1171
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
1172
	struct amdgpu_vm_bo_base *base;
A
Alex Deucher 已提交
1173

1174 1175 1176 1177 1178
	for (base = bo->vm_bo; base; base = base->next) {
		if (base->vm != vm)
			continue;

		return container_of(base, struct amdgpu_bo_va, base);
A
Alex Deucher 已提交
1179 1180 1181 1182 1183
	}
	return NULL;
}

/**
1184
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
1185
 *
1186
 * @params: see amdgpu_pte_update_params definition
1187
 * @bo: PD/PT to update
A
Alex Deucher 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
1197
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
1198
				  struct amdgpu_bo *bo,
1199 1200
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
1201
				  uint64_t flags)
A
Alex Deucher 已提交
1202
{
1203
	pe += amdgpu_bo_gpu_offset(bo);
1204
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
1205

1206
	if (count < 3) {
1207 1208
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
1209 1210

	} else {
1211
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
1212 1213 1214 1215
				      count, incr, flags);
	}
}

1216 1217 1218 1219
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
1220
 * @bo: PD/PT to update
1221 1222 1223 1224 1225 1226 1227 1228 1229
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
1230
				   struct amdgpu_bo *bo,
1231 1232
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
1233
				   uint64_t flags)
1234
{
1235
	uint64_t src = (params->src + (addr >> 12) * 8);
1236

1237
	pe += amdgpu_bo_gpu_offset(bo);
1238 1239 1240
	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
1241 1242
}

A
Alex Deucher 已提交
1243
/**
1244
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
1245
 *
1246
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
1247 1248 1249
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
1250 1251 1252 1253
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
1254
 */
1255
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1256 1257 1258
{
	uint64_t result;

1259 1260
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1261

1262 1263
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1264

1265
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1266 1267 1268 1269

	return result;
}

1270 1271 1272 1273
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
1274
 * @bo: PD/PT to update
1275 1276 1277 1278 1279 1280 1281 1282 1283
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
1284
				   struct amdgpu_bo *bo,
1285 1286 1287 1288 1289
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1290
	uint64_t value;
1291

1292 1293
	pe += (unsigned long)amdgpu_bo_kptr(bo);

1294 1295
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1296
	for (i = 0; i < count; i++) {
1297 1298 1299
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1300 1301
		amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
				       i, value, flags);
1302 1303 1304 1305
		addr += incr;
	}
}

1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
/**
 * amdgpu_vm_update_func - helper to call update function
 *
 * Calls the update function for both the given BO as well as its shadow.
 */
static void amdgpu_vm_update_func(struct amdgpu_pte_update_params *params,
				  struct amdgpu_bo *bo,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
				  uint64_t flags)
{
	if (bo->shadow)
		params->func(params, bo->shadow, pe, addr, count, incr, flags);
	params->func(params, bo, pe, addr, count, incr, flags);
}

1322
/*
1323
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1324
 *
1325
 * @param: parameters for the update
1326
 * @vm: requested vm
1327
 * @parent: parent directory
1328
 * @entry: entry to update
1329
 *
1330
 * Makes sure the requested entry in parent is up to date.
1331
 */
1332 1333 1334 1335
static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
				 struct amdgpu_vm *vm,
				 struct amdgpu_vm_pt *parent,
				 struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1336
{
1337
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1338 1339
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1340

1341 1342 1343
	/* Don't update huge pages here */
	if (entry->huge)
		return;
A
Alex Deucher 已提交
1344

1345
	for (level = 0, pbo = bo->parent; pbo; ++level)
1346 1347
		pbo = pbo->parent;

1348
	level += params->adev->vm_manager.root_level;
1349
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1350
	pde = (entry - parent->entries) * 8;
1351
	amdgpu_vm_update_func(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1352 1353
}

1354
/*
1355
 * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1356
 *
1357 1358
 * @adev: amdgpu_device pointer
 * @vm: related vm
1359 1360 1361
 *
 * Mark all PD level as invalid after an error.
 */
1362 1363
static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
				     struct amdgpu_vm *vm)
1364
{
1365 1366
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;
1367

1368 1369
	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, cursor, entry)
		if (entry->base.bo && !entry->base.moved)
1370
			amdgpu_vm_bo_relocated(&entry->base);
1371 1372
}

1373 1374 1375 1376 1377 1378 1379
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1380 1381 1382
 *
 * Returns:
 * 0 for success, error for failure.
1383 1384 1385 1386
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1387 1388 1389
	struct amdgpu_pte_update_params params;
	struct amdgpu_job *job;
	unsigned ndw = 0;
1390
	int r = 0;
1391

1392 1393 1394 1395 1396 1397 1398 1399
	if (list_empty(&vm->relocated))
		return 0;

restart:
	memset(&params, 0, sizeof(params));
	params.adev = adev;

	if (vm->use_cpu_for_update) {
1400 1401
		r = amdgpu_bo_sync_wait(vm->root.base.bo,
					AMDGPU_FENCE_OWNER_VM, true);
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ndw = 512 * 8;
		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
		if (r)
			return r;

		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}

1416
	while (!list_empty(&vm->relocated)) {
1417
		struct amdgpu_vm_pt *pt, *entry;
1418

1419 1420 1421
		entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
					 base.vm_status);
		amdgpu_vm_bo_idle(&entry->base);
1422

1423 1424
		pt = amdgpu_vm_pt_parent(entry);
		if (!pt)
1425 1426 1427 1428 1429 1430 1431
			continue;

		amdgpu_vm_update_pde(&params, vm, pt, entry);

		if (!vm->use_cpu_for_update &&
		    (ndw - params.ib->length_dw) < 32)
			break;
1432
	}
1433

1434 1435 1436
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1437
		amdgpu_asic_flush_hdp(adev, NULL);
1438 1439 1440 1441 1442 1443 1444
	} else if (params.ib->length_dw == 0) {
		amdgpu_job_free(job);
	} else {
		struct amdgpu_bo *root = vm->root.base.bo;
		struct amdgpu_ring *ring;
		struct dma_fence *fence;

1445
		ring = container_of(vm->entity.rq->sched, struct amdgpu_ring,
1446 1447 1448 1449 1450 1451
				    sched);

		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
				 AMDGPU_FENCE_OWNER_VM, false);
		WARN_ON(params.ib->length_dw > ndw);
1452 1453
		r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM,
				      &fence);
1454 1455 1456 1457 1458 1459
		if (r)
			goto error;

		amdgpu_bo_fence(root, fence, true);
		dma_fence_put(vm->last_update);
		vm->last_update = fence;
1460 1461
	}

1462 1463 1464 1465 1466 1467
	if (!list_empty(&vm->relocated))
		goto restart;

	return 0;

error:
1468
	amdgpu_vm_invalidate_pds(adev, vm);
1469
	amdgpu_job_free(job);
1470
	return r;
1471 1472
}

1473
/**
1474
 * amdgpu_vm_update_flags - figure out flags for PTE updates
1475
 *
1476
 * Make sure to set the right flags for the PTEs at the desired level.
1477
 */
1478 1479 1480 1481 1482
static void amdgpu_vm_update_flags(struct amdgpu_pte_update_params *params,
				   struct amdgpu_bo *bo, unsigned level,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
1483

1484 1485
{
	if (level != AMDGPU_VM_PTB) {
1486
		flags |= AMDGPU_PDE_PTE;
1487
		amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1488 1489 1490 1491 1492 1493 1494

	} else if (params->adev->asic_type >= CHIP_VEGA10 &&
		   !(flags & AMDGPU_PTE_VALID) &&
		   !(flags & AMDGPU_PTE_PRT)) {

		/* Workaround for fault priority problem on GMC9 */
		flags |= AMDGPU_PTE_EXECUTABLE;
1495 1496
	}

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532
	amdgpu_vm_update_func(params, bo, pe, addr, count, incr, flags);
}

/**
 * amdgpu_vm_fragment - get fragment for PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @flags: hw mapping flags
 * @frag: resulting fragment size
 * @frag_end: end of this fragment
 *
 * Returns the first possible fragment for the start and end address.
 */
static void amdgpu_vm_fragment(struct amdgpu_pte_update_params *params,
			       uint64_t start, uint64_t end, uint64_t flags,
			       unsigned int *frag, uint64_t *frag_end)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
1533 1534 1535
	 *
	 * Starting with Vega10 the fragment size only controls the L1. The L2
	 * is now directly feed with small/huge/giant pages from the walker.
1536
	 */
1537 1538 1539 1540 1541 1542
	unsigned max_frag;

	if (params->adev->asic_type < CHIP_VEGA10)
		max_frag = params->adev->vm_manager.fragment_size;
	else
		max_frag = 31;
1543 1544

	/* system pages are non continuously */
1545
	if (params->src) {
1546 1547
		*frag = 0;
		*frag_end = end;
1548
		return;
1549
	}
1550

1551 1552 1553 1554 1555 1556 1557 1558
	/* This intentionally wraps around if no bit is set */
	*frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
	if (*frag >= max_frag) {
		*frag = max_frag;
		*frag_end = end & ~((1ULL << max_frag) - 1);
	} else {
		*frag_end = start + (1 << *frag);
	}
1559 1560
}

A
Alex Deucher 已提交
1561 1562 1563
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1564
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1565 1566
 * @start: start of GPU address range
 * @end: end of GPU address range
1567
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1568 1569
 * @flags: mapping flags
 *
1570
 * Update the page tables in the range @start - @end.
1571 1572 1573
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1574
 */
1575
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1576 1577
				 uint64_t start, uint64_t end,
				 uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1578
{
1579
	struct amdgpu_device *adev = params->adev;
1580
	struct amdgpu_vm_pt_cursor cursor;
1581 1582
	uint64_t frag_start = start, frag_end;
	unsigned int frag;
1583
	int r;
1584 1585 1586

	/* figure out the initial fragment */
	amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
A
Alex Deucher 已提交
1587

1588 1589 1590
	/* walk over the address space and update the PTs */
	amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
	while (cursor.pfn < end) {
1591
		unsigned shift, parent_shift, mask;
1592
		uint64_t incr, entry_end, pe_start;
1593
		struct amdgpu_bo *pt;
1594

1595 1596 1597 1598 1599
		r = amdgpu_vm_alloc_pts(params->adev, params->vm, &cursor);
		if (r)
			return r;

		pt = cursor.entry->base.bo;
1600

1601 1602 1603 1604
		/* The root level can't be a huge page */
		if (cursor.level == adev->vm_manager.root_level) {
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
1605
			continue;
1606
		}
1607

1608 1609 1610 1611 1612 1613
		/* If it isn't already handled it can't be a huge page */
		if (cursor.entry->huge) {
			/* Add the entry to the relocated list to update it. */
			cursor.entry->huge = false;
			amdgpu_vm_bo_relocated(&cursor.entry->base);
		}
1614

1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
		shift = amdgpu_vm_level_shift(adev, cursor.level);
		parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
		if (adev->asic_type < CHIP_VEGA10) {
			/* No huge page support before GMC v9 */
			if (cursor.level != AMDGPU_VM_PTB) {
				if (!amdgpu_vm_pt_descendant(adev, &cursor))
					return -ENOENT;
				continue;
			}
		} else if (frag < shift) {
			/* We can't use this level when the fragment size is
			 * smaller than the address shift. Go to the next
			 * child entry and try again.
			 */
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
			continue;
1632 1633
		} else if (frag >= parent_shift &&
			   cursor.level - 1 != adev->vm_manager.root_level) {
1634
			/* If the fragment size is even larger than the parent
1635 1636
			 * shift we should go up one level and check it again
			 * unless one level up is the root level.
1637 1638 1639 1640
			 */
			if (!amdgpu_vm_pt_ancestor(&cursor))
				return -ENOENT;
			continue;
1641 1642
		}

1643
		/* Looks good so far, calculate parameters for the update */
1644
		incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
1645 1646
		mask = amdgpu_vm_entries_mask(adev, cursor.level);
		pe_start = ((cursor.pfn >> shift) & mask) * 8;
1647
		entry_end = (uint64_t)(mask + 1) << shift;
1648 1649 1650 1651 1652 1653 1654
		entry_end += cursor.pfn & ~(entry_end - 1);
		entry_end = min(entry_end, end);

		do {
			uint64_t upd_end = min(entry_end, frag_end);
			unsigned nptes = (upd_end - frag_start) >> shift;

1655 1656 1657
			amdgpu_vm_update_flags(params, pt, cursor.level,
					       pe_start, dst, nptes, incr,
					       flags | AMDGPU_PTE_FRAG(frag));
1658 1659

			pe_start += nptes * 8;
1660
			dst += (uint64_t)nptes * AMDGPU_GPU_PAGE_SIZE << shift;
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670

			frag_start = upd_end;
			if (frag_start >= frag_end) {
				/* figure out the next fragment */
				amdgpu_vm_fragment(params, frag_start, end,
						   flags, &frag, &frag_end);
				if (frag < shift)
					break;
			}
		} while (frag_start < entry_end);
1671

1672 1673 1674 1675 1676 1677 1678 1679 1680
		if (amdgpu_vm_pt_descendant(adev, &cursor)) {
			/* Mark all child entries as huge */
			while (cursor.pfn < frag_start) {
				cursor.entry->huge = true;
				amdgpu_vm_pt_next(adev, &cursor);
			}

		} else if (frag >= shift) {
			/* or just move on to the next on the same level. */
1681
			amdgpu_vm_pt_next(adev, &cursor);
1682
		}
1683
	}
1684 1685

	return 0;
A
Alex Deucher 已提交
1686 1687 1688 1689 1690 1691
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1692
 * @exclusive: fence we need to sync to
1693
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1694
 * @vm: requested vm
1695 1696 1697
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1698 1699 1700
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1701
 * Fill in the page table entries between @start and @last.
1702 1703 1704
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1705 1706
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1707
				       struct dma_fence *exclusive,
1708
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1709
				       struct amdgpu_vm *vm,
1710
				       uint64_t start, uint64_t last,
1711
				       uint64_t flags, uint64_t addr,
1712
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1713
{
1714
	struct amdgpu_ring *ring;
1715
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1716
	unsigned nptes, ncmds, ndw;
1717
	struct amdgpu_job *job;
1718
	struct amdgpu_pte_update_params params;
1719
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1720 1721
	int r;

1722 1723
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1724
	params.vm = vm;
1725

1726
	/* sync to everything except eviction fences on unmapping */
1727
	if (!(flags & AMDGPU_PTE_VALID))
1728
		owner = AMDGPU_FENCE_OWNER_KFD;
1729

1730 1731 1732 1733 1734
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

1735
		/* Wait for PT BOs to be idle. PTs share the same resv. object
1736 1737
		 * as the root PD BO
		 */
1738
		r = amdgpu_bo_sync_wait(vm->root.base.bo, owner, true);
1739 1740 1741
		if (unlikely(r))
			return r;

1742
		/* Wait for any BO move to be completed */
1743 1744 1745 1746 1747
		if (exclusive) {
			r = dma_fence_wait(exclusive, true);
			if (unlikely(r))
				return r;
		}
1748

1749 1750
		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
1751 1752
		return amdgpu_vm_update_ptes(&params, start, last + 1,
					     addr, flags);
1753 1754
	}

1755
	ring = container_of(vm->entity.rq->sched, struct amdgpu_ring, sched);
1756

1757
	nptes = last - start + 1;
A
Alex Deucher 已提交
1758 1759

	/*
1760
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1761 1762
	 *  entries or 2k dwords (whatever is smaller)
	 */
1763 1764 1765
	ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);

	/* The second command is for the shadow pagetables. */
1766
	if (vm->root.base.bo->shadow)
1767
		ncmds *= 2;
A
Alex Deucher 已提交
1768 1769 1770 1771

	/* padding, etc. */
	ndw = 64;

1772
	if (pages_addr) {
1773
		/* copy commands needed */
1774
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1775

1776
		/* and also PTEs */
A
Alex Deucher 已提交
1777 1778
		ndw += nptes * 2;

1779 1780
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1781 1782
	} else {
		/* set page commands needed */
1783
		ndw += ncmds * 10;
A
Alex Deucher 已提交
1784

1785
		/* extra commands for begin/end fragments */
1786
		ncmds = 2 * adev->vm_manager.fragment_size;
1787
		if (vm->root.base.bo->shadow)
1788 1789 1790
			ncmds *= 2;

		ndw += 10 * ncmds;
1791 1792

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1793 1794
	}

1795 1796
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1797
		return r;
1798

1799
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1800

1801
	if (pages_addr) {
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1815
		addr = 0;
1816 1817
	}

1818
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1819 1820 1821
	if (r)
		goto error_free;

1822
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1823
			     owner, false);
1824 1825
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1826

1827
	r = amdgpu_vm_update_ptes(&params, start, last + 1, addr, flags);
1828 1829
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1830

1831 1832
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1833
	r = amdgpu_job_submit(job, &vm->entity, AMDGPU_FENCE_OWNER_VM, &f);
1834 1835
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1836

1837
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1838 1839
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1840
	return 0;
C
Chunming Zhou 已提交
1841 1842

error_free:
1843
	amdgpu_job_free(job);
1844
	return r;
A
Alex Deucher 已提交
1845 1846
}

1847 1848 1849 1850
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1851
 * @exclusive: fence we need to sync to
1852
 * @pages_addr: DMA addresses to use for mapping
1853 1854
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1855
 * @flags: HW flags for the mapping
1856
 * @nodes: array of drm_mm_nodes with the MC addresses
1857 1858 1859 1860
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1861 1862 1863
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1864 1865
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1866
				      struct dma_fence *exclusive,
1867
				      dma_addr_t *pages_addr,
1868 1869
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1870
				      uint64_t flags,
1871
				      struct drm_mm_node *nodes,
1872
				      struct dma_fence **fence)
1873
{
1874
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1875
	uint64_t pfn, start = mapping->start;
1876 1877 1878 1879 1880 1881 1882 1883 1884 1885
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1886 1887 1888
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1889 1890 1891
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1892 1893 1894 1895 1896 1897
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1898 1899
	trace_amdgpu_vm_bo_update(mapping);

1900 1901 1902 1903 1904 1905
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1906
	}
1907

1908
	do {
1909
		dma_addr_t *dma_addr = NULL;
1910 1911
		uint64_t max_entries;
		uint64_t addr, last;
1912

1913 1914 1915
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1916
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1917 1918 1919 1920
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1921

1922
		if (pages_addr) {
1923 1924
			uint64_t count;

1925
			max_entries = min(max_entries, 16ull * 1024ull);
1926
			for (count = 1;
1927
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1928
			     ++count) {
1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1941
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1942 1943
			}

1944 1945
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1946
			addr += pfn << PAGE_SHIFT;
1947 1948
		}

1949
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1950
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1951 1952 1953 1954 1955
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1956
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1957 1958 1959 1960
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1961
		start = last + 1;
1962

1963
	} while (unlikely(start != mapping->last + 1));
1964 1965 1966 1967

	return 0;
}

A
Alex Deucher 已提交
1968 1969 1970 1971 1972
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1973
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1974 1975
 *
 * Fill in the page table entries for @bo_va.
1976 1977 1978
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1979 1980 1981
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1982
			bool clear)
A
Alex Deucher 已提交
1983
{
1984 1985
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1986
	struct amdgpu_bo_va_mapping *mapping;
1987
	dma_addr_t *pages_addr = NULL;
1988
	struct ttm_mem_reg *mem;
1989
	struct drm_mm_node *nodes;
1990
	struct dma_fence *exclusive, **last_update;
1991
	uint64_t flags;
A
Alex Deucher 已提交
1992 1993
	int r;

1994
	if (clear || !bo) {
1995
		mem = NULL;
1996
		nodes = NULL;
1997 1998
		exclusive = NULL;
	} else {
1999 2000
		struct ttm_dma_tt *ttm;

2001
		mem = &bo->tbo.mem;
2002 2003
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
2004
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
2005
			pages_addr = ttm->dma_address;
2006
		}
2007
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
2008 2009
	}

2010
	if (bo)
2011
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
2012
	else
2013
		flags = 0x0;
A
Alex Deucher 已提交
2014

2015 2016 2017 2018 2019
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

2020 2021
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
2022
		list_splice_init(&bo_va->valids, &bo_va->invalids);
2023

2024 2025
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
2026
	}
2027 2028

	list_for_each_entry(mapping, &bo_va->invalids, list) {
2029
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
2030
					       mapping, flags, nodes,
2031
					       last_update);
A
Alex Deucher 已提交
2032 2033 2034 2035
		if (r)
			return r;
	}

2036 2037 2038
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
2039
		amdgpu_asic_flush_hdp(adev, NULL);
2040 2041
	}

2042 2043 2044 2045
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
2046 2047 2048 2049
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
2050
			amdgpu_vm_bo_evicted(&bo_va->base);
2051
		else
2052
			amdgpu_vm_bo_idle(&bo_va->base);
2053
	} else {
2054
		amdgpu_vm_bo_done(&bo_va->base);
2055
	}
A
Alex Deucher 已提交
2056

2057 2058 2059 2060 2061 2062
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
2063 2064
	}

A
Alex Deucher 已提交
2065 2066 2067
	return 0;
}

2068 2069
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
2070 2071
 *
 * @adev: amdgpu_device pointer
2072 2073 2074 2075 2076 2077 2078
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
2079
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
2080
	adev->gmc.gmc_funcs->set_prt(adev, enable);
2081 2082 2083
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

2084
/**
2085
 * amdgpu_vm_prt_get - add a PRT user
2086 2087
 *
 * @adev: amdgpu_device pointer
2088 2089 2090
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
2091
	if (!adev->gmc.gmc_funcs->set_prt)
2092 2093
		return;

2094 2095 2096 2097
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

2098 2099
/**
 * amdgpu_vm_prt_put - drop a PRT user
2100 2101
 *
 * @adev: amdgpu_device pointer
2102 2103 2104
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
2105
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
2106 2107 2108
		amdgpu_vm_update_prt_state(adev);
}

2109
/**
2110
 * amdgpu_vm_prt_cb - callback for updating the PRT status
2111 2112
 *
 * @fence: fence for the callback
2113
 * @_cb: the callback function
2114 2115 2116 2117 2118
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

2119
	amdgpu_vm_prt_put(cb->adev);
2120 2121 2122
	kfree(cb);
}

2123 2124
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
2125 2126 2127
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
2128 2129 2130 2131
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
2132
	struct amdgpu_prt_cb *cb;
2133

2134
	if (!adev->gmc.gmc_funcs->set_prt)
2135 2136 2137
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
2138 2139 2140 2141 2142
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

2143
		amdgpu_vm_prt_put(adev);
2144 2145 2146 2147 2148 2149 2150 2151
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
2167 2168 2169 2170
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
2171

2172 2173 2174 2175 2176 2177 2178 2179 2180 2181
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
2182
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
2183 2184 2185
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
2186

2187 2188 2189 2190 2191 2192 2193 2194 2195
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
2196
	}
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
2208 2209
}

A
Alex Deucher 已提交
2210 2211 2212 2213 2214
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2215 2216
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
2217 2218 2219
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
2220 2221 2222 2223
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
2224 2225
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2226 2227
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2228 2229
{
	struct amdgpu_bo_va_mapping *mapping;
2230
	uint64_t init_pte_value = 0;
2231
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2232 2233 2234 2235 2236 2237
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2238

2239 2240
		if (vm->pte_support_ats &&
		    mapping->start < AMDGPU_GMC_HOLE_START)
2241
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2242

2243
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2244
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2245
						init_pte_value, 0, &f);
2246
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2247
		if (r) {
2248
			dma_fence_put(f);
A
Alex Deucher 已提交
2249
			return r;
2250
		}
2251
	}
A
Alex Deucher 已提交
2252

2253 2254 2255 2256 2257
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2258
	}
2259

A
Alex Deucher 已提交
2260 2261 2262 2263 2264
	return 0;

}

/**
2265
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2266 2267 2268 2269
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2270
 * Make sure all BOs which are moved are updated in the PTs.
2271 2272 2273
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
2274
 *
2275
 * PTs have to be reserved!
A
Alex Deucher 已提交
2276
 */
2277
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2278
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2279
{
2280
	struct amdgpu_bo_va *bo_va, *tmp;
2281
	struct reservation_object *resv;
2282
	bool clear;
2283
	int r;
A
Alex Deucher 已提交
2284

2285 2286 2287 2288 2289 2290
	list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
		/* Per VM BOs never need to bo cleared in the page tables */
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;
	}
2291

2292 2293 2294 2295 2296 2297
	spin_lock(&vm->invalidated_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
					 base.vm_status);
		resv = bo_va->base.bo->tbo.resv;
		spin_unlock(&vm->invalidated_lock);
2298 2299

		/* Try to reserve the BO to avoid clearing its ptes */
2300
		if (!amdgpu_vm_debug && reservation_object_trylock(resv))
2301 2302 2303 2304
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
2305 2306

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
2307
		if (r)
A
Alex Deucher 已提交
2308 2309
			return r;

2310
		if (!clear)
2311
			reservation_object_unlock(resv);
2312
		spin_lock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2313
	}
2314
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2315

2316
	return 0;
A
Alex Deucher 已提交
2317 2318 2319 2320 2321 2322 2323 2324 2325
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2326
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2327
 * Add @bo to the list of bos associated with the vm
2328 2329 2330
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2344
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2345

A
Alex Deucher 已提交
2346
	bo_va->ref_count = 1;
2347 2348
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2349

A
Alex Deucher 已提交
2350 2351 2352
	return bo_va;
}

2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2370
	mapping->bo_va = bo_va;
2371 2372 2373 2374 2375 2376
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2377 2378 2379
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
		list_move(&bo_va->base.vm_status, &vm->moved);
2380 2381 2382 2383
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2384 2385 2386 2387 2388 2389 2390
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2391
 * @size: BO size in bytes
A
Alex Deucher 已提交
2392 2393 2394
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2395 2396 2397
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2398
 *
2399
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2400 2401 2402 2403
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2404
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2405
{
2406
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2407 2408
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2409 2410
	uint64_t eaddr;

2411 2412
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2413
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2414 2415
		return -EINVAL;

A
Alex Deucher 已提交
2416
	/* make sure object fit at this offset */
2417
	eaddr = saddr + size - 1;
2418
	if (saddr >= eaddr ||
2419
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2420 2421 2422 2423 2424
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2425 2426
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2427 2428
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2429
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2430
			tmp->start, tmp->last + 1);
2431
		return -EINVAL;
A
Alex Deucher 已提交
2432 2433 2434
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2435 2436
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2437

2438 2439
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2440 2441 2442
	mapping->offset = offset;
	mapping->flags = flags;

2443
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2455
 * @size: BO size in bytes
2456 2457 2458 2459
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2460 2461 2462
 *
 * Returns:
 * 0 for success, error for failure.
2463 2464 2465 2466 2467 2468 2469 2470 2471
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2472
	struct amdgpu_bo *bo = bo_va->base.bo;
2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2484
	    (bo && offset + size > amdgpu_bo_size(bo)))
2485 2486 2487 2488 2489 2490 2491
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2492
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2493 2494 2495 2496 2497 2498 2499 2500
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2501 2502
	mapping->start = saddr;
	mapping->last = eaddr;
2503 2504 2505
	mapping->offset = offset;
	mapping->flags = flags;

2506
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2507

A
Alex Deucher 已提交
2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2519 2520 2521
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2522
 *
2523
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2524 2525 2526 2527 2528 2529
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2530
	struct amdgpu_vm *vm = bo_va->base.vm;
2531
	bool valid = true;
A
Alex Deucher 已提交
2532

2533
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2534

2535
	list_for_each_entry(mapping, &bo_va->valids, list) {
2536
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2537 2538 2539
			break;
	}

2540 2541 2542 2543
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2544
			if (mapping->start == saddr)
2545 2546 2547
				break;
		}

2548
		if (&mapping->list == &bo_va->invalids)
2549
			return -ENOENT;
A
Alex Deucher 已提交
2550
	}
2551

A
Alex Deucher 已提交
2552
	list_del(&mapping->list);
2553
	amdgpu_vm_it_remove(mapping, &vm->va);
2554
	mapping->bo_va = NULL;
2555
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2556

2557
	if (valid)
A
Alex Deucher 已提交
2558
		list_add(&mapping->list, &vm->freed);
2559
	else
2560 2561
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2562 2563 2564 2565

	return 0;
}

2566 2567 2568 2569 2570 2571 2572 2573 2574
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2575 2576 2577
 *
 * Returns:
 * 0 for success, error for failure.
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2595
	INIT_LIST_HEAD(&before->list);
2596 2597 2598 2599 2600 2601

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2602
	INIT_LIST_HEAD(&after->list);
2603 2604

	/* Now gather all removed mappings */
2605 2606
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2607
		/* Remember mapping split at the start */
2608 2609 2610
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2611 2612
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2613 2614
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2615 2616 2617
		}

		/* Remember mapping split at the end */
2618 2619 2620
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2621
			after->offset = tmp->offset;
2622
			after->offset += after->start - tmp->start;
2623
			after->flags = tmp->flags;
2624 2625
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2626 2627 2628 2629
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2630 2631

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2632 2633 2634 2635
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2636
		amdgpu_vm_it_remove(tmp, &vm->va);
2637 2638
		list_del(&tmp->list);

2639 2640 2641 2642
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2643

2644
		tmp->bo_va = NULL;
2645 2646 2647 2648
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2649 2650
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2651
		amdgpu_vm_it_insert(before, &vm->va);
2652 2653 2654 2655 2656 2657 2658
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2659
	if (!list_empty(&after->list)) {
2660
		amdgpu_vm_it_insert(after, &vm->va);
2661 2662 2663 2664 2665 2666 2667 2668 2669
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2670 2671 2672 2673
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2674
 * @addr: the address
2675 2676
 *
 * Find a mapping by it's address.
2677 2678 2679 2680
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2681 2682 2683 2684 2685 2686 2687
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2717 2718 2719 2720 2721 2722
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2723
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2724 2725 2726 2727 2728 2729 2730
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2731
	struct amdgpu_bo *bo = bo_va->base.bo;
2732
	struct amdgpu_vm *vm = bo_va->base.vm;
2733
	struct amdgpu_vm_bo_base **base;
A
Alex Deucher 已提交
2734

2735 2736 2737
	if (bo) {
		if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			vm->bulk_moveable = false;
2738

2739 2740 2741 2742 2743 2744 2745 2746 2747
		for (base = &bo_va->base.bo->vm_bo; *base;
		     base = &(*base)->next) {
			if (*base != &bo_va->base)
				continue;

			*base = bo_va->base.next;
			break;
		}
	}
A
Alex Deucher 已提交
2748

2749
	spin_lock(&vm->invalidated_lock);
2750
	list_del(&bo_va->base.vm_status);
2751
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2752

2753
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2754
		list_del(&mapping->list);
2755
		amdgpu_vm_it_remove(mapping, &vm->va);
2756
		mapping->bo_va = NULL;
2757
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2758 2759 2760 2761
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2762
		amdgpu_vm_it_remove(mapping, &vm->va);
2763 2764
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2765
	}
2766

2767
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2768 2769 2770 2771 2772 2773 2774 2775
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2776
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2777
 *
2778
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2779 2780
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2781
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2782
{
2783 2784
	struct amdgpu_vm_bo_base *bo_base;

2785 2786 2787 2788
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2789
	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2790 2791 2792
		struct amdgpu_vm *vm = bo_base->vm;

		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2793
			amdgpu_vm_bo_evicted(bo_base);
2794 2795 2796
			continue;
		}

2797
		if (bo_base->moved)
2798
			continue;
2799
		bo_base->moved = true;
2800

2801 2802 2803 2804 2805 2806
		if (bo->tbo.type == ttm_bo_type_kernel)
			amdgpu_vm_bo_relocated(bo_base);
		else if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			amdgpu_vm_bo_moved(bo_base);
		else
			amdgpu_vm_bo_invalidated(bo_base);
A
Alex Deucher 已提交
2807 2808 2809
	}
}

2810 2811 2812 2813 2814 2815 2816 2817
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2831 2832
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2833 2834
 *
 * @adev: amdgpu_device pointer
2835
 * @min_vm_size: the minimum vm size in GB if it's set auto
2836 2837 2838 2839
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2840
 */
2841
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2842 2843
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2844
{
2845 2846
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2847 2848 2849
	uint64_t tmp;

	/* adjust vm size first */
2850
	if (amdgpu_vm_size != -1) {
2851
		vm_size = amdgpu_vm_size;
2852 2853 2854 2855 2856
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2881
	}
2882 2883

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2884 2885

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2886 2887
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2888 2889
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2903
	/* block size depends on vm size and hw setup*/
2904
	if (amdgpu_vm_block_size != -1)
2905
		adev->vm_manager.block_size =
2906 2907 2908 2909 2910
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2911
	else
2912
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2913

2914 2915 2916 2917
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2918

2919 2920 2921
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2922
		 adev->vm_manager.fragment_size);
2923 2924
}

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940
static struct amdgpu_retryfault_hashtable *init_fault_hash(void)
{
	struct amdgpu_retryfault_hashtable *fault_hash;

	fault_hash = kmalloc(sizeof(*fault_hash), GFP_KERNEL);
	if (!fault_hash)
		return fault_hash;

	INIT_CHASH_TABLE(fault_hash->hash,
			AMDGPU_PAGEFAULT_HASH_BITS, 8, 0);
	spin_lock_init(&fault_hash->lock);
	fault_hash->count = 0;

	return fault_hash;
}

A
Alex Deucher 已提交
2941 2942 2943 2944 2945
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2946
 * @vm_context: Indicates if it GFX or Compute context
2947
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2948
 *
2949
 * Init @vm fields.
2950 2951 2952
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2953
 */
2954
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2955
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2956
{
2957
	struct amdgpu_bo_param bp;
2958
	struct amdgpu_bo *root;
2959
	int r, i;
A
Alex Deucher 已提交
2960

2961
	vm->va = RB_ROOT_CACHED;
2962 2963
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2964
	INIT_LIST_HEAD(&vm->evicted);
2965
	INIT_LIST_HEAD(&vm->relocated);
2966
	INIT_LIST_HEAD(&vm->moved);
2967
	INIT_LIST_HEAD(&vm->idle);
2968 2969
	INIT_LIST_HEAD(&vm->invalidated);
	spin_lock_init(&vm->invalidated_lock);
A
Alex Deucher 已提交
2970
	INIT_LIST_HEAD(&vm->freed);
2971

2972
	/* create scheduler entity for page table updates */
2973 2974
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2975
	if (r)
2976
		return r;
2977

Y
Yong Zhao 已提交
2978 2979 2980
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2981 2982
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2983

2984
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2985
			vm->pte_support_ats = true;
2986
	} else {
2987 2988
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2989
	}
2990 2991
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2992
	WARN_ONCE((vm->use_cpu_for_update && !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2993
		  "CPU update of VM recommended only for large BAR system\n");
2994
	vm->last_update = NULL;
2995

2996
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
2997 2998
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
2999
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
3000
	if (r)
3001 3002
		goto error_free_sched_entity;

3003
	r = amdgpu_bo_reserve(root, true);
3004 3005 3006
	if (r)
		goto error_free_root;

3007 3008 3009 3010
	r = reservation_object_reserve_shared(root->tbo.resv, 1);
	if (r)
		goto error_unreserve;

3011 3012
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);

3013
	r = amdgpu_vm_clear_bo(adev, vm, root);
3014 3015 3016
	if (r)
		goto error_unreserve;

3017
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
3018

3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
3030 3031
	}

3032 3033 3034 3035 3036 3037
	vm->fault_hash = init_fault_hash();
	if (!vm->fault_hash) {
		r = -ENOMEM;
		goto error_free_root;
	}

3038
	INIT_KFIFO(vm->faults);
A
Alex Deucher 已提交
3039 3040

	return 0;
3041

3042 3043 3044
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

3045
error_free_root:
3046 3047 3048
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
3049 3050

error_free_sched_entity:
3051
	drm_sched_entity_destroy(&vm->entity);
3052 3053

	return r;
A
Alex Deucher 已提交
3054 3055
}

3056 3057 3058
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
3059 3060 3061
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
3062 3063 3064 3065 3066 3067 3068 3069 3070
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
3071
 * setting.
3072
 *
3073 3074
 * Returns:
 * 0 for success, -errno for errors.
3075
 */
3076
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
3077
{
3078
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
3079 3080 3081 3082 3083 3084 3085 3086 3087
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
3102 3103 3104 3105 3106 3107
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
3108 3109
		vm->pte_support_ats = pte_support_ats;
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo);
3110
		if (r)
3111
			goto free_idr;
3112 3113 3114 3115 3116 3117 3118
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
3119
	WARN_ONCE((vm->use_cpu_for_update && !amdgpu_gmc_vram_full_visible(&adev->gmc)),
3120 3121 3122 3123 3124 3125 3126 3127 3128
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

3129 3130 3131 3132
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
3133 3134 3135
		vm->pasid = 0;
	}

3136 3137 3138
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
3153 3154 3155 3156
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

A
Alex Deucher 已提交
3177 3178 3179 3180 3181 3182
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
3183
 * Tear down @vm.
A
Alex Deucher 已提交
3184 3185 3186 3187 3188
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
3189
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
3190
	struct amdgpu_bo *root;
3191
	u64 fault;
3192
	int i, r;
A
Alex Deucher 已提交
3193

3194 3195
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

3196 3197
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
3198
		amdgpu_vm_clear_fault(vm->fault_hash, fault);
3199

3200 3201 3202 3203 3204 3205 3206 3207
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

3208 3209 3210
	kfree(vm->fault_hash);
	vm->fault_hash = NULL;

3211
	drm_sched_entity_destroy(&vm->entity);
3212

3213
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
3214 3215
		dev_err(adev->dev, "still active bo inside vm\n");
	}
3216 3217
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
C
Christian König 已提交
3218 3219 3220
		/* Don't remove the mapping here, we don't want to trigger a
		 * rebalance and the tree is about to be destroyed anyway.
		 */
A
Alex Deucher 已提交
3221 3222 3223 3224
		list_del(&mapping->list);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
3225
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
3226
			amdgpu_vm_prt_fini(adev, vm);
3227
			prt_fini_needed = false;
3228
		}
3229

A
Alex Deucher 已提交
3230
		list_del(&mapping->list);
3231
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
3232 3233
	}

3234 3235 3236 3237 3238
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
3239
		amdgpu_vm_free_pts(adev, vm);
3240 3241 3242
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
3243
	dma_fence_put(vm->last_update);
3244
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3245
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
3246
}
3247

3248 3249 3250 3251 3252 3253 3254 3255 3256
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
3257
	unsigned i;
3258

3259
	amdgpu_vmid_mgr_init(adev);
3260

3261 3262
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3263 3264 3265
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

3266
	spin_lock_init(&adev->vm_manager.prt_lock);
3267
	atomic_set(&adev->vm_manager.num_prt_users, 0);
3268 3269 3270 3271 3272 3273

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
3274
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3275 3276 3277 3278 3279 3280 3281 3282 3283 3284
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

3285 3286
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
3287 3288
}

3289 3290 3291 3292 3293 3294 3295 3296 3297
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3298 3299 3300
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3301
	amdgpu_vmid_mgr_fini(adev);
3302
}
C
Chunming Zhou 已提交
3303

3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3314 3315 3316
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3317 3318 3319
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3320 3321 3322

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3323
		/* current, we only have requirement to reserve vmid from gfxhub */
3324
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3325 3326 3327
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3328
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3329
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3330 3331 3332 3333 3334 3335 3336
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3337 3338 3339 3340

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
3341
 * @adev: drm device pointer
3342 3343 3344 3345 3346 3347 3348
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;
3349
	unsigned long flags;
3350

3351
	spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3352 3353 3354 3355 3356

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

3357
	spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3358 3359 3360 3361 3362 3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}
3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451

/**
 * amdgpu_vm_add_fault - Add a page fault record to fault hash table
 *
 * @fault_hash: fault hash table
 * @key: 64-bit encoding of PASID and address
 *
 * This should be called when a retry page fault interrupt is
 * received. If this is a new page fault, it will be added to a hash
 * table. The return value indicates whether this is a new fault, or
 * a fault that was already known and is already being handled.
 *
 * If there are too many pending page faults, this will fail. Retry
 * interrupts should be ignored in this case until there is enough
 * free space.
 *
 * Returns 0 if the fault was added, 1 if the fault was already known,
 * -ENOSPC if there are too many pending faults.
 */
int amdgpu_vm_add_fault(struct amdgpu_retryfault_hashtable *fault_hash, u64 key)
{
	unsigned long flags;
	int r = -ENOSPC;

	if (WARN_ON_ONCE(!fault_hash))
		/* Should be allocated in amdgpu_vm_init
		 */
		return r;

	spin_lock_irqsave(&fault_hash->lock, flags);

	/* Only let the hash table fill up to 50% for best performance */
	if (fault_hash->count >= (1 << (AMDGPU_PAGEFAULT_HASH_BITS-1)))
		goto unlock_out;

	r = chash_table_copy_in(&fault_hash->hash, key, NULL);
	if (!r)
		fault_hash->count++;

	/* chash_table_copy_in should never fail unless we're losing count */
	WARN_ON_ONCE(r < 0);

unlock_out:
	spin_unlock_irqrestore(&fault_hash->lock, flags);
	return r;
}

/**
 * amdgpu_vm_clear_fault - Remove a page fault record
 *
 * @fault_hash: fault hash table
 * @key: 64-bit encoding of PASID and address
 *
 * This should be called when a page fault has been handled. Any
 * future interrupt with this key will be processed as a new
 * page fault.
 */
void amdgpu_vm_clear_fault(struct amdgpu_retryfault_hashtable *fault_hash, u64 key)
{
	unsigned long flags;
	int r;

	if (!fault_hash)
		return;

	spin_lock_irqsave(&fault_hash->lock, flags);

	r = chash_table_remove(&fault_hash->hash, key, NULL);
	if (!WARN_ON_ONCE(r < 0)) {
		fault_hash->count--;
		WARN_ON_ONCE(fault_hash->count < 0);
	}

	spin_unlock_irqrestore(&fault_hash->lock, flags);
}