intel_dp.c 169.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31
#include <linux/types.h>
32 33
#include <linux/notifier.h>
#include <linux/reboot.h>
34
#include <asm/byteorder.h>
35
#include <drm/drmP.h>
36
#include <drm/drm_atomic_helper.h>
37 38 39
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
40
#include "intel_drv.h"
41
#include <drm/i915_drm.h>
42 43 44 45
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

46 47 48 49 50 51
/* Compliance test status bits  */
#define INTEL_DP_RESOLUTION_SHIFT_MASK	0
#define INTEL_DP_RESOLUTION_PREFERRED	(1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_STANDARD	(2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
#define INTEL_DP_RESOLUTION_FAILSAFE	(3 << INTEL_DP_RESOLUTION_SHIFT_MASK)

52
struct dp_link_dpll {
53
	int clock;
54 55 56 57
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
58
	{ 162000,
59
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
60
	{ 270000,
61 62 63 64
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
65
	{ 162000,
66
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
67
	{ 270000,
68 69 70
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

71
static const struct dp_link_dpll vlv_dpll[] = {
72
	{ 162000,
C
Chon Ming Lee 已提交
73
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
74
	{ 270000,
75 76 77
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

78 79 80 81 82 83 84 85 86 87
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
88
	{ 162000,	/* m2_int = 32, m2_fraction = 1677722 */
89
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
90
	{ 270000,	/* m2_int = 27, m2_fraction = 0 */
91
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
92
	{ 540000,	/* m2_int = 27, m2_fraction = 0 */
93 94
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};
95

96 97
static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
				  324000, 432000, 540000 };
98
static const int skl_rates[] = { 162000, 216000, 270000,
99 100
				  324000, 432000, 540000 };
static const int default_rates[] = { 162000, 270000, 540000 };
101

102 103 104 105 106 107 108 109 110
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
111 112 113
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
114 115
}

116
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
117
{
118 119 120
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
121 122
}

123 124
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
125
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
126 127
}

C
Chris Wilson 已提交
128
static void intel_dp_link_down(struct intel_dp *intel_dp);
129
static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
130
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
131
static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
132 133
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe);
134
static void intel_dp_unset_edid(struct intel_dp *intel_dp);
135

136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
static int intel_dp_num_rates(u8 link_bw_code)
{
	switch (link_bw_code) {
	default:
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     link_bw_code);
	case DP_LINK_BW_1_62:
		return 1;
	case DP_LINK_BW_2_7:
		return 2;
	case DP_LINK_BW_5_4:
		return 3;
	}
}

/* update sink rates from dpcd */
static void intel_dp_set_sink_rates(struct intel_dp *intel_dp)
{
	int i, num_rates;

	num_rates = intel_dp_num_rates(intel_dp->dpcd[DP_MAX_LINK_RATE]);

	for (i = 0; i < num_rates; i++)
		intel_dp->sink_rates[i] = default_rates[i];

	intel_dp->num_sink_rates = num_rates;
}

164
static int intel_dp_max_sink_rate(struct intel_dp *intel_dp)
165
{
166
	return intel_dp->sink_rates[intel_dp->num_sink_rates - 1];
167 168
}

169 170 171 172 173
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	u8 source_max, sink_max;

174
	source_max = intel_dig_port->max_lanes;
175
	sink_max = intel_dp->max_sink_lane_count;
176 177 178 179

	return min(source_max, sink_max);
}

180
int
181
intel_dp_link_required(int pixel_clock, int bpp)
182
{
183 184
	/* pixel_clock is in kHz, divide bpp by 8 for bit to Byte conversion */
	return DIV_ROUND_UP(pixel_clock * bpp, 8);
185 186
}

187
int
188 189
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
190 191 192 193 194 195 196
	/* max_link_clock is the link symbol clock (LS_Clk) in kHz and not the
	 * link rate that is generally expressed in Gbps. Since, 8 bits of data
	 * is transmitted every LS_Clk per lane, there is no need to account for
	 * the channel encoding that is done in the PHY layer here.
	 */

	return max_link_clock * max_lanes;
197 198
}

199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
static int
intel_dp_downstream_max_dotclock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	int max_dotclk = dev_priv->max_dotclk_freq;
	int ds_max_dotclk;

	int type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;

	if (type != DP_DS_PORT_TYPE_VGA)
		return max_dotclk;

	ds_max_dotclk = drm_dp_downstream_max_clock(intel_dp->dpcd,
						    intel_dp->downstream_ports);

	if (ds_max_dotclk != 0)
		max_dotclk = min(max_dotclk, ds_max_dotclk);

	return max_dotclk;
}

222 223
static void
intel_dp_set_source_rates(struct intel_dp *intel_dp)
224 225 226
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
227
	const int *source_rates;
228 229
	int size;

230 231 232
	/* This should only be done once */
	WARN_ON(intel_dp->source_rates || intel_dp->num_source_rates);

233
	if (IS_GEN9_LP(dev_priv)) {
234
		source_rates = bxt_rates;
235
		size = ARRAY_SIZE(bxt_rates);
236
	} else if (IS_GEN9_BC(dev_priv)) {
237
		source_rates = skl_rates;
238 239
		size = ARRAY_SIZE(skl_rates);
	} else {
240
		source_rates = default_rates;
241 242 243 244 245 246 247
		size = ARRAY_SIZE(default_rates);
	}

	/* This depends on the fact that 5.4 is last value in the array */
	if (!intel_dp_source_supports_hbr2(intel_dp))
		size--;

248 249
	intel_dp->source_rates = source_rates;
	intel_dp->num_source_rates = size;
250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274
}

static int intersect_rates(const int *source_rates, int source_len,
			   const int *sink_rates, int sink_len,
			   int *common_rates)
{
	int i = 0, j = 0, k = 0;

	while (i < source_len && j < sink_len) {
		if (source_rates[i] == sink_rates[j]) {
			if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
				return k;
			common_rates[k] = source_rates[i];
			++k;
			++i;
			++j;
		} else if (source_rates[i] < sink_rates[j]) {
			++i;
		} else {
			++j;
		}
	}
	return k;
}

275 276 277 278 279 280 281 282 283 284 285 286
/* return index of rate in rates array, or -1 if not found */
static int intel_dp_rate_index(const int *rates, int len, int rate)
{
	int i;

	for (i = 0; i < len; i++)
		if (rate == rates[i])
			return i;

	return -1;
}

287
static void intel_dp_set_common_rates(struct intel_dp *intel_dp)
288
{
289
	WARN_ON(!intel_dp->num_source_rates || !intel_dp->num_sink_rates);
290

291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
	intel_dp->num_common_rates = intersect_rates(intel_dp->source_rates,
						     intel_dp->num_source_rates,
						     intel_dp->sink_rates,
						     intel_dp->num_sink_rates,
						     intel_dp->common_rates);

	/* Paranoia, there should always be something in common. */
	if (WARN_ON(intel_dp->num_common_rates == 0)) {
		intel_dp->common_rates[0] = default_rates[0];
		intel_dp->num_common_rates = 1;
	}
}

/* get length of common rates potentially limited by max_rate */
static int intel_dp_common_len_rate_limit(struct intel_dp *intel_dp,
					  int max_rate)
{
	const int *common_rates = intel_dp->common_rates;
	int i, common_len = intel_dp->num_common_rates;
310 311 312 313 314 315

	/* Limit results by potentially reduced max rate */
	for (i = 0; i < common_len; i++) {
		if (common_rates[common_len - i - 1] <= max_rate)
			return common_len - i;
	}
316

317
	return 0;
318 319
}

320 321 322
int intel_dp_get_link_train_fallback_values(struct intel_dp *intel_dp,
					    int link_rate, uint8_t lane_count)
{
323
	int index;
324

325 326 327 328 329
	index = intel_dp_rate_index(intel_dp->common_rates,
				    intel_dp->num_common_rates,
				    link_rate);
	if (index > 0) {
		intel_dp->max_sink_link_rate = intel_dp->common_rates[index - 1];
330 331
		intel_dp->max_sink_lane_count = lane_count;
	} else if (lane_count > 1) {
332
		intel_dp->max_sink_link_rate = intel_dp_max_sink_rate(intel_dp);
333 334 335 336 337 338 339 340 341
		intel_dp->max_sink_lane_count = lane_count >> 1;
	} else {
		DRM_ERROR("Link Training Unsuccessful\n");
		return -1;
	}

	return 0;
}

342
static enum drm_mode_status
343 344 345
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
346
	struct intel_dp *intel_dp = intel_attached_dp(connector);
347 348
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
349 350
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
351 352 353
	int max_dotclk;

	max_dotclk = intel_dp_downstream_max_dotclock(intel_dp);
354

355 356
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
357 358
			return MODE_PANEL;

359
		if (mode->vdisplay > fixed_mode->vdisplay)
360
			return MODE_PANEL;
361 362

		target_clock = fixed_mode->clock;
363 364
	}

365
	max_link_clock = intel_dp_max_link_rate(intel_dp);
366
	max_lanes = intel_dp_max_lane_count(intel_dp);
367 368 369 370

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

371
	if (mode_rate > max_rate || target_clock > max_dotclk)
372
		return MODE_CLOCK_HIGH;
373 374 375 376

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

377 378 379
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

380 381 382
	return MODE_OK;
}

383
uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
384 385 386 387 388 389 390 391 392 393 394
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

395
static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
396 397 398 399 400 401 402 403
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

404 405
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
406
				    struct intel_dp *intel_dp);
407 408
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
409 410
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd);
411 412
static void
intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
413

414 415 416 417 418
static void pps_lock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
419
	struct drm_i915_private *dev_priv = to_i915(dev);
420 421 422 423 424

	/*
	 * See vlv_power_sequencer_reset() why we need
	 * a power domain reference here.
	 */
425
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
426 427 428 429 430 431 432 433 434

	mutex_lock(&dev_priv->pps_mutex);
}

static void pps_unlock(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
435
	struct drm_i915_private *dev_priv = to_i915(dev);
436 437 438

	mutex_unlock(&dev_priv->pps_mutex);

439
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
440 441
}

442 443 444 445
static void
vlv_power_sequencer_kick(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
446
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
447
	enum pipe pipe = intel_dp->pps_pipe;
448 449 450
	bool pll_enabled, release_cl_override = false;
	enum dpio_phy phy = DPIO_PHY(pipe);
	enum dpio_channel ch = vlv_pipe_to_channel(pipe);
451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
	uint32_t DP;

	if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
		 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
		 pipe_name(pipe), port_name(intel_dig_port->port)))
		return;

	DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));

	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
	DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	DP |= DP_PORT_WIDTH(1);
	DP |= DP_LINK_TRAIN_PAT_1;

469
	if (IS_CHERRYVIEW(dev_priv))
470 471 472 473
		DP |= DP_PIPE_SELECT_CHV(pipe);
	else if (pipe == PIPE_B)
		DP |= DP_PIPEB_SELECT;

474 475 476 477 478 479
	pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;

	/*
	 * The DPLL for the pipe must be enabled for this to work.
	 * So enable temporarily it if it's not already enabled.
	 */
480
	if (!pll_enabled) {
481
		release_cl_override = IS_CHERRYVIEW(dev_priv) &&
482 483
			!chv_phy_powergate_ch(dev_priv, phy, ch, true);

484
		if (vlv_force_pll_on(dev_priv, pipe, IS_CHERRYVIEW(dev_priv) ?
485 486 487 488 489
				     &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
			DRM_ERROR("Failed to force on pll for pipe %c!\n",
				  pipe_name(pipe));
			return;
		}
490
	}
491

492 493 494 495 496 497 498 499 500 501 502 503 504 505
	/*
	 * Similar magic as in intel_dp_enable_port().
	 * We _must_ do this port enable + disable trick
	 * to make this power seqeuencer lock onto the port.
	 * Otherwise even VDD force bit won't work.
	 */
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);

	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
506

507
	if (!pll_enabled) {
508
		vlv_force_pll_off(dev_priv, pipe);
509 510 511 512

		if (release_cl_override)
			chv_phy_powergate_ch(dev_priv, phy, ch, false);
	}
513 514
}

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552
static enum pipe vlv_find_free_pps(struct drm_i915_private *dev_priv)
{
	struct intel_encoder *encoder;
	unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);

	/*
	 * We don't have power sequencer currently.
	 * Pick one that's not used by other ports.
	 */
	for_each_intel_encoder(&dev_priv->drm, encoder) {
		struct intel_dp *intel_dp;

		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		if (encoder->type == INTEL_OUTPUT_EDP) {
			WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
				intel_dp->active_pipe != intel_dp->pps_pipe);

			if (intel_dp->pps_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->pps_pipe);
		} else {
			WARN_ON(intel_dp->pps_pipe != INVALID_PIPE);

			if (intel_dp->active_pipe != INVALID_PIPE)
				pipes &= ~(1 << intel_dp->active_pipe);
		}
	}

	if (pipes == 0)
		return INVALID_PIPE;

	return ffs(pipes) - 1;
}

553 554 555 556 557
static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
558
	struct drm_i915_private *dev_priv = to_i915(dev);
559
	enum pipe pipe;
560

V
Ville Syrjälä 已提交
561
	lockdep_assert_held(&dev_priv->pps_mutex);
562

563 564 565
	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

566 567 568
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE &&
		intel_dp->active_pipe != intel_dp->pps_pipe);

569 570 571
	if (intel_dp->pps_pipe != INVALID_PIPE)
		return intel_dp->pps_pipe;

572
	pipe = vlv_find_free_pps(dev_priv);
573 574 575 576 577

	/*
	 * Didn't find one. This should not happen since there
	 * are two power sequencers and up to two eDP ports.
	 */
578
	if (WARN_ON(pipe == INVALID_PIPE))
579
		pipe = PIPE_A;
580

581 582
	vlv_steal_power_sequencer(dev, pipe);
	intel_dp->pps_pipe = pipe;
583 584 585 586 587 588

	DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe),
		      port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
589
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
590
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
591

592 593 594 595 596
	/*
	 * Even vdd force doesn't work until we've made
	 * the power sequencer lock in on the port.
	 */
	vlv_power_sequencer_kick(intel_dp);
597 598 599 600

	return intel_dp->pps_pipe;
}

601 602 603 604 605
static int
bxt_power_sequencer_idx(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
606
	struct drm_i915_private *dev_priv = to_i915(dev);
607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* We should never land here with regular DP ports */
	WARN_ON(!is_edp(intel_dp));

	/*
	 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
	 * mapping needs to be retrieved from VBT, for now just hard-code to
	 * use instance #0 always.
	 */
	if (!intel_dp->pps_reset)
		return 0;

	intel_dp->pps_reset = false;

	/*
	 * Only the HW needs to be reprogrammed, the SW state is fixed and
	 * has been setup during connector init.
	 */
627
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
628 629 630 631

	return 0;
}

632 633 634 635 636 637
typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
			       enum pipe pipe);

static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
			       enum pipe pipe)
{
638
	return I915_READ(PP_STATUS(pipe)) & PP_ON;
639 640 641 642 643
}

static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
				enum pipe pipe)
{
644
	return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
645 646 647 648 649 650 651
}

static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
			 enum pipe pipe)
{
	return true;
}
652

653
static enum pipe
654 655 656
vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
		     enum port port,
		     vlv_pipe_check pipe_check)
657 658
{
	enum pipe pipe;
659 660

	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
661
		u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
662
			PANEL_PORT_SELECT_MASK;
663 664 665 666

		if (port_sel != PANEL_PORT_SELECT_VLV(port))
			continue;

667 668 669
		if (!pipe_check(dev_priv, pipe))
			continue;

670
		return pipe;
671 672
	}

673 674 675 676 677 678 679 680
	return INVALID_PIPE;
}

static void
vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
681
	struct drm_i915_private *dev_priv = to_i915(dev);
682 683 684 685 686
	enum port port = intel_dig_port->port;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* try to find a pipe with this port selected */
687 688 689 690 691 692 693 694 695 696 697
	/* first pick one where the panel is on */
	intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
						  vlv_pipe_has_pp_on);
	/* didn't find one? pick one where vdd is on */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_has_vdd_on);
	/* didn't find one? pick one with just the correct port */
	if (intel_dp->pps_pipe == INVALID_PIPE)
		intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
							  vlv_pipe_any);
698 699 700 701 702 703

	/* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
	if (intel_dp->pps_pipe == INVALID_PIPE) {
		DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
			      port_name(port));
		return;
704 705
	}

706 707 708
	DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
		      port_name(port), pipe_name(intel_dp->pps_pipe));

709
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
710
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
711 712
}

713
void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
714
{
715
	struct drm_device *dev = &dev_priv->drm;
716 717
	struct intel_encoder *encoder;

718
	if (WARN_ON(!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv) &&
719
		    !IS_GEN9_LP(dev_priv)))
720 721 722 723 724 725 726 727 728 729 730 731
		return;

	/*
	 * We can't grab pps_mutex here due to deadlock with power_domain
	 * mutex when power_domain functions are called while holding pps_mutex.
	 * That also means that in order to use pps_pipe the code needs to
	 * hold both a power domain reference and pps_mutex, and the power domain
	 * reference get/put must be done while _not_ holding pps_mutex.
	 * pps_{lock,unlock}() do these steps in the correct order, so one
	 * should use them always.
	 */

732
	for_each_intel_encoder(dev, encoder) {
733 734
		struct intel_dp *intel_dp;

735 736
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
737 738 739
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
740 741 742 743 744 745

		WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

746
		if (IS_GEN9_LP(dev_priv))
747 748 749
			intel_dp->pps_reset = true;
		else
			intel_dp->pps_pipe = INVALID_PIPE;
750
	}
751 752
}

753 754 755 756 757 758 759 760 761 762 763 764
struct pps_registers {
	i915_reg_t pp_ctrl;
	i915_reg_t pp_stat;
	i915_reg_t pp_on;
	i915_reg_t pp_off;
	i915_reg_t pp_div;
};

static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
				    struct intel_dp *intel_dp,
				    struct pps_registers *regs)
{
765 766
	int pps_idx = 0;

767 768
	memset(regs, 0, sizeof(*regs));

769
	if (IS_GEN9_LP(dev_priv))
770 771 772
		pps_idx = bxt_power_sequencer_idx(intel_dp);
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		pps_idx = vlv_power_sequencer_pipe(intel_dp);
773

774 775 776 777
	regs->pp_ctrl = PP_CONTROL(pps_idx);
	regs->pp_stat = PP_STATUS(pps_idx);
	regs->pp_on = PP_ON_DELAYS(pps_idx);
	regs->pp_off = PP_OFF_DELAYS(pps_idx);
778
	if (!IS_GEN9_LP(dev_priv))
779
		regs->pp_div = PP_DIVISOR(pps_idx);
780 781
}

782 783
static i915_reg_t
_pp_ctrl_reg(struct intel_dp *intel_dp)
784
{
785
	struct pps_registers regs;
786

787 788 789 790
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_ctrl;
791 792
}

793 794
static i915_reg_t
_pp_stat_reg(struct intel_dp *intel_dp)
795
{
796
	struct pps_registers regs;
797

798 799 800 801
	intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
				&regs);

	return regs.pp_stat;
802 803
}

804 805 806 807 808 809 810 811
/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
   This function only applicable when panel PM state is not to be tracked */
static int edp_notify_handler(struct notifier_block *this, unsigned long code,
			      void *unused)
{
	struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
						 edp_notifier);
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
812
	struct drm_i915_private *dev_priv = to_i915(dev);
813 814 815 816

	if (!is_edp(intel_dp) || code != SYS_RESTART)
		return 0;

817
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
818

819
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
V
Ville Syrjälä 已提交
820
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
821
		i915_reg_t pp_ctrl_reg, pp_div_reg;
822
		u32 pp_div;
V
Ville Syrjälä 已提交
823

824 825
		pp_ctrl_reg = PP_CONTROL(pipe);
		pp_div_reg  = PP_DIVISOR(pipe);
826 827 828 829 830 831 832 833 834
		pp_div = I915_READ(pp_div_reg);
		pp_div &= PP_REFERENCE_DIVIDER_MASK;

		/* 0x1F write to PP_DIV_REG sets max cycle delay */
		I915_WRITE(pp_div_reg, pp_div | 0x1F);
		I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
		msleep(intel_dp->panel_power_cycle_delay);
	}

835
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
836

837 838 839
	return 0;
}

840
static bool edp_have_panel_power(struct intel_dp *intel_dp)
841
{
842
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
843
	struct drm_i915_private *dev_priv = to_i915(dev);
844

V
Ville Syrjälä 已提交
845 846
	lockdep_assert_held(&dev_priv->pps_mutex);

847
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
848 849 850
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

851
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
852 853
}

854
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
855
{
856
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
857
	struct drm_i915_private *dev_priv = to_i915(dev);
858

V
Ville Syrjälä 已提交
859 860
	lockdep_assert_held(&dev_priv->pps_mutex);

861
	if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
862 863 864
	    intel_dp->pps_pipe == INVALID_PIPE)
		return false;

865
	return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
866 867
}

868 869 870
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
871
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
872
	struct drm_i915_private *dev_priv = to_i915(dev);
873

874 875
	if (!is_edp(intel_dp))
		return;
876

877
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
878 879
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
880 881
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
882 883 884
	}
}

885 886 887 888 889
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
890
	struct drm_i915_private *dev_priv = to_i915(dev);
891
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
892 893 894
	uint32_t status;
	bool done;

895
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
896
	if (has_aux_irq)
897
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
898
					  msecs_to_jiffies_timeout(10));
899
	else
900
		done = wait_for(C, 10) == 0;
901 902 903 904 905 906 907 908
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

909
static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
910
{
911
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
912
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
913

914 915 916
	if (index)
		return 0;

917 918
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
919
	 * 2MHz.  So, take the hrawclk value and divide by 2000 and use that
920
	 */
921
	return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
922 923 924 925 926
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
927
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
928 929 930 931

	if (index)
		return 0;

932 933 934 935 936
	/*
	 * The clock divider is based off the cdclk or PCH rawclk, and would
	 * like to run at 2MHz.  So, take the cdclk or PCH rawclk value and
	 * divide by 2000 and use that
	 */
937
	if (intel_dig_port->port == PORT_A)
938
		return DIV_ROUND_CLOSEST(dev_priv->cdclk.hw.cdclk, 2000);
939 940
	else
		return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
941 942 943 944 945
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
946
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
947

948
	if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
949
		/* Workaround for non-ULT HSW */
950 951 952 953 954
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
955
	}
956 957

	return ilk_get_aux_clock_divider(intel_dp, index);
958 959
}

960 961 962 963 964 965 966 967 968 969
static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	/*
	 * SKL doesn't need us to program the AUX clock divider (Hardware will
	 * derive the clock from CDCLK automatically). We still implement the
	 * get_aux_clock_divider vfunc to plug-in into the existing code.
	 */
	return index ? 0 : 1;
}

970 971 972 973
static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
				     bool has_aux_irq,
				     int send_bytes,
				     uint32_t aux_clock_divider)
974 975
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
976 977
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
978 979
	uint32_t precharge, timeout;

980
	if (IS_GEN6(dev_priv))
981 982 983 984
		precharge = 3;
	else
		precharge = 5;

985
	if (IS_BROADWELL(dev_priv) && intel_dig_port->port == PORT_A)
986 987 988 989 990
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
991
	       DP_AUX_CH_CTL_DONE |
992
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
993
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
994
	       timeout |
995
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
996 997
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
998
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
999 1000
}

1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t unused)
{
	return DP_AUX_CH_CTL_SEND_BUSY |
	       DP_AUX_CH_CTL_DONE |
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
	       DP_AUX_CH_CTL_TIME_OUT_1600us |
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1013
	       DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
1014 1015 1016
	       DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
}

1017 1018
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
1019
		const uint8_t *send, int send_bytes,
1020 1021 1022
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1023 1024
	struct drm_i915_private *dev_priv =
			to_i915(intel_dig_port->base.base.dev);
1025
	i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
1026
	uint32_t aux_clock_divider;
1027 1028
	int i, ret, recv_bytes;
	uint32_t status;
1029
	int try, clock = 0;
1030
	bool has_aux_irq = HAS_AUX_IRQ(dev_priv);
1031 1032
	bool vdd;

1033
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
1034

1035 1036 1037 1038 1039 1040
	/*
	 * We will be called with VDD already enabled for dpcd/edid/oui reads.
	 * In such cases we want to leave VDD enabled and it's up to upper layers
	 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
	 * ourselves.
	 */
1041
	vdd = edp_panel_vdd_on(intel_dp);
1042 1043 1044 1045 1046 1047 1048 1049

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
1050

1051 1052
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
1053
		status = I915_READ_NOTRACE(ch_ctl);
1054 1055 1056 1057 1058 1059
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
1060 1061 1062 1063 1064 1065 1066 1067 1068
		static u32 last_status = -1;
		const u32 status = I915_READ(ch_ctl);

		if (status != last_status) {
			WARN(1, "dp_aux_ch not started status 0x%08x\n",
			     status);
			last_status = status;
		}

1069 1070
		ret = -EBUSY;
		goto out;
1071 1072
	}

1073 1074 1075 1076 1077 1078
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

1079
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
1080 1081 1082 1083
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
1084

1085 1086 1087 1088
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
1089
				I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
1090 1091
					   intel_dp_pack_aux(send + i,
							     send_bytes - i));
1092 1093

			/* Send the command and wait for it to complete */
1094
			I915_WRITE(ch_ctl, send_ctl);
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

1105
			if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
1106
				continue;
1107 1108 1109 1110 1111 1112 1113 1114

			/* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
			 *   400us delay required for errors and timeouts
			 *   Timeout errors from the HW already meet this
			 *   requirement so skip to next iteration
			 */
			if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
				usleep_range(400, 500);
1115
				continue;
1116
			}
1117
			if (status & DP_AUX_CH_CTL_DONE)
1118
				goto done;
1119
		}
1120 1121 1122
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
1123
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
1124 1125
		ret = -EBUSY;
		goto out;
1126 1127
	}

1128
done:
1129 1130 1131
	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
1132
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
1133
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
1134 1135
		ret = -EIO;
		goto out;
1136
	}
1137 1138 1139

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
1140
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
1141
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
1142 1143
		ret = -ETIMEDOUT;
		goto out;
1144 1145 1146 1147 1148
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169

	/*
	 * By BSpec: "Message sizes of 0 or >20 are not allowed."
	 * We have no idea of what happened so we return -EBUSY so
	 * drm layer takes care for the necessary retries.
	 */
	if (recv_bytes == 0 || recv_bytes > 20) {
		DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
			      recv_bytes);
		/*
		 * FIXME: This patch was created on top of a series that
		 * organize the retries at drm level. There EBUSY should
		 * also take care for 1ms wait before retrying.
		 * That aux retries re-org is still needed and after that is
		 * merged we remove this sleep from here.
		 */
		usleep_range(1000, 1500);
		ret = -EBUSY;
		goto out;
	}

1170 1171
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
1172

1173
	for (i = 0; i < recv_bytes; i += 4)
1174
		intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
1175
				    recv + i, recv_bytes - i);
1176

1177 1178 1179 1180
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);

1181 1182 1183
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

1184
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
1185

1186
	return ret;
1187 1188
}

1189 1190
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
1191 1192
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
1193
{
1194 1195 1196
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
1197 1198
	int ret;

1199 1200 1201
	txbuf[0] = (msg->request << 4) |
		((msg->address >> 16) & 0xf);
	txbuf[1] = (msg->address >> 8) & 0xff;
1202 1203
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
1204

1205 1206 1207
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
1208
	case DP_AUX_I2C_WRITE_STATUS_UPDATE:
1209
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
1210
		rxsize = 2; /* 0 or 1 data bytes */
1211

1212 1213
		if (WARN_ON(txsize > 20))
			return -E2BIG;
1214

1215 1216
		WARN_ON(!msg->buffer != !msg->size);

1217 1218
		if (msg->buffer)
			memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
1219

1220 1221 1222
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
1223

1224 1225 1226 1227 1228 1229 1230
			if (ret > 1) {
				/* Number of bytes written in a short write. */
				ret = clamp_t(int, rxbuf[1], 0, msg->size);
			} else {
				/* Return payload size. */
				ret = msg->size;
			}
1231 1232
		}
		break;
1233

1234 1235
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
1236
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
1237
		rxsize = msg->size + 1;
1238

1239 1240
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
1241

1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
1253
		}
1254 1255 1256 1257 1258
		break;

	default:
		ret = -EINVAL;
		break;
1259
	}
1260

1261
	return ret;
1262 1263
}

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
static enum port intel_aux_port(struct drm_i915_private *dev_priv,
				enum port port)
{
	const struct ddi_vbt_port_info *info =
		&dev_priv->vbt.ddi_port_info[port];
	enum port aux_port;

	if (!info->alternate_aux_channel) {
		DRM_DEBUG_KMS("using AUX %c for port %c (platform default)\n",
			      port_name(port), port_name(port));
		return port;
	}

	switch (info->alternate_aux_channel) {
	case DP_AUX_A:
		aux_port = PORT_A;
		break;
	case DP_AUX_B:
		aux_port = PORT_B;
		break;
	case DP_AUX_C:
		aux_port = PORT_C;
		break;
	case DP_AUX_D:
		aux_port = PORT_D;
		break;
	default:
		MISSING_CASE(info->alternate_aux_channel);
		aux_port = PORT_A;
		break;
	}

	DRM_DEBUG_KMS("using AUX %c for port %c (VBT)\n",
		      port_name(aux_port), port_name(port));

	return aux_port;
}

1302
static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1303
				  enum port port)
1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_B);
	}
}

1316
static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1317
				   enum port port, int index)
1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329
{
	switch (port) {
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_B, index);
	}
}

1330
static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1331
				  enum port port)
1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_CTL(port);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1346
static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1347
				   enum port port, int index)
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
{
	switch (port) {
	case PORT_A:
		return DP_AUX_CH_DATA(port, index);
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return PCH_DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1362
static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1363
				  enum port port)
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_CTL(port);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_CTL(PORT_A);
	}
}

1377
static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1378
				   enum port port, int index)
1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
{
	switch (port) {
	case PORT_A:
	case PORT_B:
	case PORT_C:
	case PORT_D:
		return DP_AUX_CH_DATA(port, index);
	default:
		MISSING_CASE(port);
		return DP_AUX_CH_DATA(PORT_A, index);
	}
}

1392
static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1393
				    enum port port)
1394 1395 1396 1397 1398 1399 1400 1401 1402
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_ctl_reg(dev_priv, port);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_ctl_reg(dev_priv, port);
	else
		return g4x_aux_ctl_reg(dev_priv, port);
}

1403
static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
V
Ville Syrjälä 已提交
1404
				     enum port port, int index)
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
{
	if (INTEL_INFO(dev_priv)->gen >= 9)
		return skl_aux_data_reg(dev_priv, port, index);
	else if (HAS_PCH_SPLIT(dev_priv))
		return ilk_aux_data_reg(dev_priv, port, index);
	else
		return g4x_aux_data_reg(dev_priv, port, index);
}

static void intel_aux_reg_init(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1417 1418
	enum port port = intel_aux_port(dev_priv,
					dp_to_dig_port(intel_dp)->port);
1419 1420 1421 1422 1423 1424 1425
	int i;

	intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
	for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
		intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
}

1426
static void
1427 1428 1429 1430 1431
intel_dp_aux_fini(struct intel_dp *intel_dp)
{
	kfree(intel_dp->aux.name);
}

1432
static void
1433
intel_dp_aux_init(struct intel_dp *intel_dp)
1434
{
1435 1436
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
1437

1438
	intel_aux_reg_init(intel_dp);
1439
	drm_dp_aux_init(&intel_dp->aux);
1440

1441
	/* Failure to allocate our preferred name is not critical */
1442
	intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
1443
	intel_dp->aux.transfer = intel_dp_aux_transfer;
1444 1445
}

1446
bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
1447
{
1448
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1449
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
1450

1451 1452
	if ((IS_HASWELL(dev_priv) && !IS_HSW_ULX(dev_priv)) ||
	    IS_BROADWELL(dev_priv) || (INTEL_GEN(dev_priv) >= 9))
1453 1454 1455 1456 1457
		return true;
	else
		return false;
}

1458 1459
static void
intel_dp_set_clock(struct intel_encoder *encoder,
1460
		   struct intel_crtc_state *pipe_config)
1461 1462
{
	struct drm_device *dev = encoder->base.dev;
1463
	struct drm_i915_private *dev_priv = to_i915(dev);
1464 1465
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
1466

1467
	if (IS_G4X(dev_priv)) {
1468 1469
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
1470
	} else if (HAS_PCH_SPLIT(dev_priv)) {
1471 1472
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
1473
	} else if (IS_CHERRYVIEW(dev_priv)) {
1474 1475
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
1476
	} else if (IS_VALLEYVIEW(dev_priv)) {
1477 1478
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
1479
	}
1480 1481 1482

	if (divisor && count) {
		for (i = 0; i < count; i++) {
1483
			if (pipe_config->port_clock == divisor[i].clock) {
1484 1485 1486 1487 1488
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
1489 1490 1491
	}
}

1492 1493 1494 1495 1496 1497 1498 1499
static void snprintf_int_array(char *str, size_t len,
			       const int *array, int nelem)
{
	int i;

	str[0] = '\0';

	for (i = 0; i < nelem; i++) {
1500
		int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514
		if (r >= len)
			return;
		str += r;
		len -= r;
	}
}

static void intel_dp_print_rates(struct intel_dp *intel_dp)
{
	char str[128]; /* FIXME: too big for stack? */

	if ((drm_debug & DRM_UT_KMS) == 0)
		return;

1515 1516
	snprintf_int_array(str, sizeof(str),
			   intel_dp->source_rates, intel_dp->num_source_rates);
1517 1518
	DRM_DEBUG_KMS("source rates: %s\n", str);

1519 1520
	snprintf_int_array(str, sizeof(str),
			   intel_dp->sink_rates, intel_dp->num_sink_rates);
1521 1522
	DRM_DEBUG_KMS("sink rates: %s\n", str);

1523 1524
	snprintf_int_array(str, sizeof(str),
			   intel_dp->common_rates, intel_dp->num_common_rates);
1525
	DRM_DEBUG_KMS("common rates: %s\n", str);
1526 1527
}

1528
bool
1529
__intel_dp_read_desc(struct intel_dp *intel_dp, struct intel_dp_desc *desc)
1530
{
1531 1532
	u32 base = drm_dp_is_branch(intel_dp->dpcd) ? DP_BRANCH_OUI :
						      DP_SINK_OUI;
1533

1534 1535
	return drm_dp_dpcd_read(&intel_dp->aux, base, desc, sizeof(*desc)) ==
	       sizeof(*desc);
1536 1537
}

1538
bool intel_dp_read_desc(struct intel_dp *intel_dp)
1539
{
1540 1541 1542 1543
	struct intel_dp_desc *desc = &intel_dp->desc;
	bool oui_sup = intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] &
		       DP_OUI_SUPPORT;
	int dev_id_len;
1544

1545 1546
	if (!__intel_dp_read_desc(intel_dp, desc))
		return false;
1547

1548 1549 1550 1551 1552 1553 1554
	dev_id_len = strnlen(desc->device_id, sizeof(desc->device_id));
	DRM_DEBUG_KMS("DP %s: OUI %*phD%s dev-ID %*pE HW-rev %d.%d SW-rev %d.%d\n",
		      drm_dp_is_branch(intel_dp->dpcd) ? "branch" : "sink",
		      (int)sizeof(desc->oui), desc->oui, oui_sup ? "" : "(NS)",
		      dev_id_len, desc->device_id,
		      desc->hw_rev >> 4, desc->hw_rev & 0xf,
		      desc->sw_major_rev, desc->sw_minor_rev);
1555

1556
	return true;
1557 1558
}

1559 1560 1561 1562 1563
int
intel_dp_max_link_rate(struct intel_dp *intel_dp)
{
	int len;

1564 1565
	len = intel_dp_common_len_rate_limit(intel_dp,
					     intel_dp->max_sink_link_rate);
1566 1567 1568
	if (WARN_ON(len <= 0))
		return 162000;

1569
	return intel_dp->common_rates[len - 1];
1570 1571
}

1572 1573
int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
{
1574 1575
	int i = intel_dp_rate_index(intel_dp->sink_rates,
				    intel_dp->num_sink_rates, rate);
1576 1577 1578 1579 1580

	if (WARN_ON(i < 0))
		i = 0;

	return i;
1581 1582
}

1583 1584
void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
			   uint8_t *link_bw, uint8_t *rate_select)
1585
{
1586 1587
	/* eDP 1.4 rate select method. */
	if (intel_dp->use_rate_select) {
1588 1589 1590 1591 1592 1593 1594 1595 1596
		*link_bw = 0;
		*rate_select =
			intel_dp_rate_select(intel_dp, port_clock);
	} else {
		*link_bw = drm_dp_link_rate_to_bw_code(port_clock);
		*rate_select = 0;
	}
}

1597 1598
static int intel_dp_compute_bpp(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
1599 1600 1601 1602 1603 1604 1605 1606 1607
{
	int bpp, bpc;

	bpp = pipe_config->pipe_bpp;
	bpc = drm_dp_downstream_max_bpc(intel_dp->dpcd, intel_dp->downstream_ports);

	if (bpc > 0)
		bpp = min(bpp, 3*bpc);

1608 1609 1610 1611 1612 1613 1614
	/* For DP Compliance we override the computed bpp for the pipe */
	if (intel_dp->compliance.test_data.bpc != 0) {
		pipe_config->pipe_bpp =	3*intel_dp->compliance.test_data.bpc;
		pipe_config->dither_force_disable = pipe_config->pipe_bpp == 6*3;
		DRM_DEBUG_KMS("Setting pipe_bpp to %d\n",
			      pipe_config->pipe_bpp);
	}
1615 1616 1617
	return bpp;
}

P
Paulo Zanoni 已提交
1618
bool
1619
intel_dp_compute_config(struct intel_encoder *encoder,
1620 1621
			struct intel_crtc_state *pipe_config,
			struct drm_connector_state *conn_state)
1622
{
1623
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1624
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1625
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1626
	enum port port = dp_to_dig_port(intel_dp)->port;
1627
	struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
1628
	struct intel_connector *intel_connector = intel_dp->attached_connector;
1629
	int lane_count, clock;
1630
	int min_lane_count = 1;
1631
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
1632
	/* Conveniently, the link BW constants become indices with a shift...*/
1633
	int min_clock = 0;
1634
	int max_clock;
1635
	int link_rate_index;
1636
	int bpp, mode_rate;
1637
	int link_avail, link_clock;
1638
	int common_len;
1639
	uint8_t link_bw, rate_select;
1640

1641 1642
	common_len = intel_dp_common_len_rate_limit(intel_dp,
						    intel_dp->max_sink_link_rate);
1643 1644

	/* No common link rates between source and sink */
1645
	WARN_ON(common_len <= 0);
1646

1647
	max_clock = common_len - 1;
1648

1649
	if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv) && port != PORT_A)
1650 1651
		pipe_config->has_pch_encoder = true;

1652
	pipe_config->has_drrs = false;
1653
	pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
1654

1655 1656 1657
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
1658

1659
		if (INTEL_GEN(dev_priv) >= 9) {
1660
			int ret;
1661
			ret = skl_update_scaler_crtc(pipe_config);
1662 1663 1664 1665
			if (ret)
				return ret;
		}

1666
		if (HAS_GMCH_DISPLAY(dev_priv))
1667 1668 1669
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
1670 1671
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
1672 1673
	}

1674
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
1675 1676
		return false;

1677 1678
	/* Use values requested by Compliance Test Request */
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
1679 1680 1681
		link_rate_index = intel_dp_rate_index(intel_dp->common_rates,
						      intel_dp->num_common_rates,
						      intel_dp->compliance.test_link_rate);
1682 1683 1684 1685
		if (link_rate_index >= 0)
			min_clock = max_clock = link_rate_index;
		min_lane_count = max_lane_count = intel_dp->compliance.test_lane_count;
	}
1686
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
1687
		      "max bw %d pixel clock %iKHz\n",
1688
		      max_lane_count, intel_dp->common_rates[max_clock],
1689
		      adjusted_mode->crtc_clock);
1690

1691 1692
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
1693
	bpp = intel_dp_compute_bpp(intel_dp, pipe_config);
1694
	if (is_edp(intel_dp)) {
1695 1696 1697

		/* Get bpp from vbt only for panels that dont have bpp in edid */
		if (intel_connector->base.display_info.bpc == 0 &&
1698
			(dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
1699
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1700 1701
				      dev_priv->vbt.edp.bpp);
			bpp = dev_priv->vbt.edp.bpp;
1702 1703
		}

1704 1705 1706 1707 1708 1709 1710 1711 1712
		/*
		 * Use the maximum clock and number of lanes the eDP panel
		 * advertizes being capable of. The panels are generally
		 * designed to support only a single clock and lane
		 * configuration, and typically these values correspond to the
		 * native resolution of the panel.
		 */
		min_lane_count = max_lane_count;
		min_clock = max_clock;
1713
	}
1714

1715
	for (; bpp >= 6*3; bpp -= 2*3) {
1716 1717
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
1718

1719
		for (clock = min_clock; clock <= max_clock; clock++) {
1720 1721 1722 1723
			for (lane_count = min_lane_count;
				lane_count <= max_lane_count;
				lane_count <<= 1) {

1724
				link_clock = intel_dp->common_rates[clock];
1725 1726 1727 1728 1729 1730 1731 1732 1733
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
1734

1735
	return false;
1736

1737
found:
1738 1739 1740 1741 1742 1743
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
1744
		pipe_config->limited_color_range =
1745 1746 1747
			bpp != 18 &&
			drm_default_rgb_quant_range(adjusted_mode) ==
			HDMI_QUANTIZATION_RANGE_LIMITED;
1748 1749 1750
	} else {
		pipe_config->limited_color_range =
			intel_dp->limited_color_range;
1751 1752
	}

1753
	pipe_config->lane_count = lane_count;
1754

1755
	pipe_config->pipe_bpp = bpp;
1756
	pipe_config->port_clock = intel_dp->common_rates[clock];
1757

1758 1759 1760 1761 1762
	intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
			      &link_bw, &rate_select);

	DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
		      link_bw, rate_select, pipe_config->lane_count,
1763
		      pipe_config->port_clock, bpp);
1764 1765
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
1766

1767
	intel_link_compute_m_n(bpp, lane_count,
1768 1769
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
1770
			       &pipe_config->dp_m_n);
1771

1772
	if (intel_connector->panel.downclock_mode != NULL &&
1773
		dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
1774
			pipe_config->has_drrs = true;
1775 1776 1777 1778 1779 1780
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

1781 1782 1783 1784
	/*
	 * DPLL0 VCO may need to be adjusted to get the correct
	 * clock for eDP. This will affect cdclk as well.
	 */
1785
	if (is_edp(intel_dp) && IS_GEN9_BC(dev_priv)) {
1786 1787 1788 1789 1790
		int vco;

		switch (pipe_config->port_clock / 2) {
		case 108000:
		case 216000:
1791
			vco = 8640000;
1792 1793
			break;
		default:
1794
			vco = 8100000;
1795 1796 1797
			break;
		}

1798
		to_intel_atomic_state(pipe_config->base.state)->cdclk.logical.vco = vco;
1799 1800
	}

1801
	if (!HAS_DDI(dev_priv))
1802
		intel_dp_set_clock(encoder, pipe_config);
1803

1804
	return true;
1805 1806
}

1807
void intel_dp_set_link_params(struct intel_dp *intel_dp,
1808 1809
			      int link_rate, uint8_t lane_count,
			      bool link_mst)
1810
{
1811 1812 1813
	intel_dp->link_rate = link_rate;
	intel_dp->lane_count = lane_count;
	intel_dp->link_mst = link_mst;
1814 1815
}

1816 1817
static void intel_dp_prepare(struct intel_encoder *encoder,
			     struct intel_crtc_state *pipe_config)
1818
{
1819
	struct drm_device *dev = encoder->base.dev;
1820
	struct drm_i915_private *dev_priv = to_i915(dev);
1821
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1822
	enum port port = dp_to_dig_port(intel_dp)->port;
1823
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1824
	const struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
1825

1826 1827 1828 1829
	intel_dp_set_link_params(intel_dp, pipe_config->port_clock,
				 pipe_config->lane_count,
				 intel_crtc_has_type(pipe_config,
						     INTEL_OUTPUT_DP_MST));
1830

1831
	/*
K
Keith Packard 已提交
1832
	 * There are four kinds of DP registers:
1833 1834
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
1835 1836
	 * 	SNB CPU
	 *	IVB CPU
1837 1838 1839 1840 1841 1842 1843 1844 1845 1846
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
1847

1848 1849 1850 1851
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
1852

1853 1854
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
1855
	intel_dp->DP |= DP_PORT_WIDTH(pipe_config->lane_count);
1856

1857
	/* Split out the IBX/CPU vs CPT settings */
1858

1859
	if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
1860 1861 1862 1863 1864 1865
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1866
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1867 1868
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1869
		intel_dp->DP |= crtc->pipe << 29;
1870
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
1871 1872
		u32 trans_dp;

1873
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1874 1875 1876 1877 1878 1879 1880

		trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
			trans_dp |= TRANS_DP_ENH_FRAMING;
		else
			trans_dp &= ~TRANS_DP_ENH_FRAMING;
		I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
1881
	} else {
1882
		if (IS_G4X(dev_priv) && pipe_config->limited_color_range)
1883
			intel_dp->DP |= DP_COLOR_RANGE_16_235;
1884 1885 1886 1887 1888 1889 1890

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1891
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1892 1893
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1894
		if (IS_CHERRYVIEW(dev_priv))
1895
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1896 1897
		else if (crtc->pipe == PIPE_B)
			intel_dp->DP |= DP_PIPEB_SELECT;
1898
	}
1899 1900
}

1901 1902
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1903

1904 1905
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1906

1907 1908
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1909

I
Imre Deak 已提交
1910 1911 1912
static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
				   struct intel_dp *intel_dp);

1913
static void wait_panel_status(struct intel_dp *intel_dp,
1914 1915
				       u32 mask,
				       u32 value)
1916
{
1917
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1918
	struct drm_i915_private *dev_priv = to_i915(dev);
1919
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
1920

V
Ville Syrjälä 已提交
1921 1922
	lockdep_assert_held(&dev_priv->pps_mutex);

I
Imre Deak 已提交
1923 1924
	intel_pps_verify_state(dev_priv, intel_dp);

1925 1926
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1927

1928
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1929 1930 1931
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1932

1933 1934 1935
	if (intel_wait_for_register(dev_priv,
				    pp_stat_reg, mask, value,
				    5000))
1936
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1937 1938
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1939 1940

	DRM_DEBUG_KMS("Wait complete\n");
1941
}
1942

1943
static void wait_panel_on(struct intel_dp *intel_dp)
1944 1945
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1946
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1947 1948
}

1949
static void wait_panel_off(struct intel_dp *intel_dp)
1950 1951
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1952
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1953 1954
}

1955
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1956
{
1957 1958 1959
	ktime_t panel_power_on_time;
	s64 panel_power_off_duration;

1960
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1961

1962 1963 1964 1965 1966
	/* take the difference of currrent time and panel power off time
	 * and then make panel wait for t11_t12 if needed. */
	panel_power_on_time = ktime_get_boottime();
	panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);

1967 1968
	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
1969 1970 1971
	if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
		wait_remaining_ms_from_jiffies(jiffies,
				       intel_dp->panel_power_cycle_delay - panel_power_off_duration);
1972

1973
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1974 1975
}

1976
static void wait_backlight_on(struct intel_dp *intel_dp)
1977 1978 1979 1980 1981
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1982
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1983 1984 1985 1986
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1987

1988 1989 1990 1991
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1992
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1993
{
1994
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1995
	struct drm_i915_private *dev_priv = to_i915(dev);
1996
	u32 control;
1997

V
Ville Syrjälä 已提交
1998 1999
	lockdep_assert_held(&dev_priv->pps_mutex);

2000
	control = I915_READ(_pp_ctrl_reg(intel_dp));
2001 2002
	if (WARN_ON(!HAS_DDI(dev_priv) &&
		    (control & PANEL_UNLOCK_MASK) != PANEL_UNLOCK_REGS)) {
2003 2004 2005
		control &= ~PANEL_UNLOCK_MASK;
		control |= PANEL_UNLOCK_REGS;
	}
2006
	return control;
2007 2008
}

2009 2010 2011 2012 2013
/*
 * Must be paired with edp_panel_vdd_off().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2014
static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
2015
{
2016
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2017
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2018
	struct drm_i915_private *dev_priv = to_i915(dev);
2019
	u32 pp;
2020
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2021
	bool need_to_disable = !intel_dp->want_panel_vdd;
2022

V
Ville Syrjälä 已提交
2023 2024
	lockdep_assert_held(&dev_priv->pps_mutex);

2025
	if (!is_edp(intel_dp))
2026
		return false;
2027

2028
	cancel_delayed_work(&intel_dp->panel_vdd_work);
2029
	intel_dp->want_panel_vdd = true;
2030

2031
	if (edp_have_panel_vdd(intel_dp))
2032
		return need_to_disable;
2033

2034
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
2035

V
Ville Syrjälä 已提交
2036 2037
	DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
		      port_name(intel_dig_port->port));
2038

2039 2040
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
2041

2042
	pp = ironlake_get_pp_control(intel_dp);
2043
	pp |= EDP_FORCE_VDD;
2044

2045 2046
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2047 2048 2049 2050 2051

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2052 2053 2054
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
2055
	if (!edp_have_panel_power(intel_dp)) {
V
Ville Syrjälä 已提交
2056 2057
		DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
			      port_name(intel_dig_port->port));
2058 2059
		msleep(intel_dp->panel_power_up_delay);
	}
2060 2061 2062 2063

	return need_to_disable;
}

2064 2065 2066 2067 2068 2069 2070
/*
 * Must be paired with intel_edp_panel_vdd_off() or
 * intel_edp_panel_off().
 * Nested calls to these functions are not allowed since
 * we drop the lock. Caller must use some higher level
 * locking to prevent nested calls from other threads.
 */
2071
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
2072
{
2073
	bool vdd;
2074

2075 2076 2077
	if (!is_edp(intel_dp))
		return;

2078
	pps_lock(intel_dp);
2079
	vdd = edp_panel_vdd_on(intel_dp);
2080
	pps_unlock(intel_dp);
2081

R
Rob Clark 已提交
2082
	I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
V
Ville Syrjälä 已提交
2083
	     port_name(dp_to_dig_port(intel_dp)->port));
2084 2085
}

2086
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
2087
{
2088
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2089
	struct drm_i915_private *dev_priv = to_i915(dev);
2090 2091
	struct intel_digital_port *intel_dig_port =
		dp_to_dig_port(intel_dp);
2092
	u32 pp;
2093
	i915_reg_t pp_stat_reg, pp_ctrl_reg;
2094

V
Ville Syrjälä 已提交
2095
	lockdep_assert_held(&dev_priv->pps_mutex);
2096

2097
	WARN_ON(intel_dp->want_panel_vdd);
2098

2099
	if (!edp_have_panel_vdd(intel_dp))
2100
		return;
2101

V
Ville Syrjälä 已提交
2102 2103
	DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
		      port_name(intel_dig_port->port));
2104

2105 2106
	pp = ironlake_get_pp_control(intel_dp);
	pp &= ~EDP_FORCE_VDD;
2107

2108 2109
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
	pp_stat_reg = _pp_stat_reg(intel_dp);
2110

2111 2112
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
P
Paulo Zanoni 已提交
2113

2114 2115 2116
	/* Make sure sequencer is idle before allowing subsequent activity */
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
	I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
2117

2118
	if ((pp & PANEL_POWER_ON) == 0)
2119
		intel_dp->panel_power_off_time = ktime_get_boottime();
2120

2121
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2122
}
2123

2124
static void edp_panel_vdd_work(struct work_struct *__work)
2125 2126 2127 2128
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);

2129
	pps_lock(intel_dp);
2130 2131
	if (!intel_dp->want_panel_vdd)
		edp_panel_vdd_off_sync(intel_dp);
2132
	pps_unlock(intel_dp);
2133 2134
}

2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
{
	unsigned long delay;

	/*
	 * Queue the timer to fire a long time from now (relative to the power
	 * down delay) to keep the panel power up across a sequence of
	 * operations.
	 */
	delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
	schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
}

2148 2149 2150 2151 2152
/*
 * Must be paired with edp_panel_vdd_on().
 * Must hold pps_mutex around the whole on/off sequence.
 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
 */
2153
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
2154
{
2155
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
V
Ville Syrjälä 已提交
2156 2157 2158

	lockdep_assert_held(&dev_priv->pps_mutex);

2159 2160
	if (!is_edp(intel_dp))
		return;
2161

R
Rob Clark 已提交
2162
	I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
V
Ville Syrjälä 已提交
2163
	     port_name(dp_to_dig_port(intel_dp)->port));
2164

2165 2166
	intel_dp->want_panel_vdd = false;

2167
	if (sync)
2168
		edp_panel_vdd_off_sync(intel_dp);
2169 2170
	else
		edp_panel_vdd_schedule_off(intel_dp);
2171 2172
}

2173
static void edp_panel_on(struct intel_dp *intel_dp)
2174
{
2175
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2176
	struct drm_i915_private *dev_priv = to_i915(dev);
2177
	u32 pp;
2178
	i915_reg_t pp_ctrl_reg;
2179

2180 2181
	lockdep_assert_held(&dev_priv->pps_mutex);

2182
	if (!is_edp(intel_dp))
2183
		return;
2184

V
Ville Syrjälä 已提交
2185 2186
	DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
V
Ville Syrjälä 已提交
2187

2188 2189 2190
	if (WARN(edp_have_panel_power(intel_dp),
		 "eDP port %c panel power already on\n",
		 port_name(dp_to_dig_port(intel_dp)->port)))
2191
		return;
2192

2193
	wait_panel_power_cycle(intel_dp);
2194

2195
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2196
	pp = ironlake_get_pp_control(intel_dp);
2197
	if (IS_GEN5(dev_priv)) {
2198 2199
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
2200 2201
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2202
	}
2203

2204
	pp |= PANEL_POWER_ON;
2205
	if (!IS_GEN5(dev_priv))
2206 2207
		pp |= PANEL_POWER_RESET;

2208 2209
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2210

2211
	wait_panel_on(intel_dp);
2212
	intel_dp->last_power_on = jiffies;
2213

2214
	if (IS_GEN5(dev_priv)) {
2215
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
2216 2217
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
2218
	}
2219
}
V
Ville Syrjälä 已提交
2220

2221 2222 2223 2224 2225 2226 2227
void intel_edp_panel_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	pps_lock(intel_dp);
	edp_panel_on(intel_dp);
2228
	pps_unlock(intel_dp);
2229 2230
}

2231 2232

static void edp_panel_off(struct intel_dp *intel_dp)
2233
{
2234
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2235
	struct drm_i915_private *dev_priv = to_i915(dev);
2236
	u32 pp;
2237
	i915_reg_t pp_ctrl_reg;
2238

2239 2240
	lockdep_assert_held(&dev_priv->pps_mutex);

2241 2242
	if (!is_edp(intel_dp))
		return;
2243

V
Ville Syrjälä 已提交
2244 2245
	DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
		      port_name(dp_to_dig_port(intel_dp)->port));
2246

V
Ville Syrjälä 已提交
2247 2248
	WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
	     port_name(dp_to_dig_port(intel_dp)->port));
2249

2250
	pp = ironlake_get_pp_control(intel_dp);
2251 2252
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
2253
	pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
2254
		EDP_BLC_ENABLE);
2255

2256
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2257

2258 2259
	intel_dp->want_panel_vdd = false;

2260 2261
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2262

2263
	intel_dp->panel_power_off_time = ktime_get_boottime();
2264
	wait_panel_off(intel_dp);
2265 2266

	/* We got a reference when we enabled the VDD. */
2267
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
2268
}
V
Ville Syrjälä 已提交
2269

2270 2271 2272 2273
void intel_edp_panel_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;
V
Ville Syrjälä 已提交
2274

2275 2276
	pps_lock(intel_dp);
	edp_panel_off(intel_dp);
2277
	pps_unlock(intel_dp);
2278 2279
}

2280 2281
/* Enable backlight in the panel power control. */
static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
2282
{
2283 2284
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2285
	struct drm_i915_private *dev_priv = to_i915(dev);
2286
	u32 pp;
2287
	i915_reg_t pp_ctrl_reg;
2288

2289 2290 2291 2292 2293 2294
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
2295
	wait_backlight_on(intel_dp);
V
Ville Syrjälä 已提交
2296

2297
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2298

2299
	pp = ironlake_get_pp_control(intel_dp);
2300
	pp |= EDP_BLC_ENABLE;
2301

2302
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2303 2304 2305

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
V
Ville Syrjälä 已提交
2306

2307
	pps_unlock(intel_dp);
2308 2309
}

2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323
/* Enable backlight PWM and backlight PP control. */
void intel_edp_backlight_on(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");

	intel_panel_enable_backlight(intel_dp->attached_connector);
	_intel_edp_backlight_on(intel_dp);
}

/* Disable backlight in the panel power control. */
static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
2324
{
2325
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2326
	struct drm_i915_private *dev_priv = to_i915(dev);
2327
	u32 pp;
2328
	i915_reg_t pp_ctrl_reg;
2329

2330 2331 2332
	if (!is_edp(intel_dp))
		return;

2333
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2334

2335
	pp = ironlake_get_pp_control(intel_dp);
2336
	pp &= ~EDP_BLC_ENABLE;
2337

2338
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
2339 2340 2341

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
2342

2343
	pps_unlock(intel_dp);
V
Ville Syrjälä 已提交
2344 2345

	intel_dp->last_backlight_off = jiffies;
2346
	edp_wait_backlight_off(intel_dp);
2347
}
2348

2349 2350 2351 2352 2353 2354 2355
/* Disable backlight PP control and backlight PWM. */
void intel_edp_backlight_off(struct intel_dp *intel_dp)
{
	if (!is_edp(intel_dp))
		return;

	DRM_DEBUG_KMS("\n");
2356

2357
	_intel_edp_backlight_off(intel_dp);
2358
	intel_panel_disable_backlight(intel_dp->attached_connector);
2359
}
2360

2361 2362 2363 2364 2365 2366 2367 2368
/*
 * Hook for controlling the panel power control backlight through the bl_power
 * sysfs attribute. Take care to handle multiple calls.
 */
static void intel_edp_backlight_power(struct intel_connector *connector,
				      bool enable)
{
	struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
V
Ville Syrjälä 已提交
2369 2370
	bool is_enabled;

2371
	pps_lock(intel_dp);
V
Ville Syrjälä 已提交
2372
	is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
2373
	pps_unlock(intel_dp);
2374 2375 2376 2377

	if (is_enabled == enable)
		return;

2378 2379
	DRM_DEBUG_KMS("panel power control backlight %s\n",
		      enable ? "enable" : "disable");
2380 2381 2382 2383 2384 2385 2386

	if (enable)
		_intel_edp_backlight_on(intel_dp);
	else
		_intel_edp_backlight_off(intel_dp);
}

2387 2388 2389 2390 2391 2392 2393 2394 2395
static void assert_dp_port(struct intel_dp *intel_dp, bool state)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
	bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;

	I915_STATE_WARN(cur_state != state,
			"DP port %c state assertion failure (expected %s, current %s)\n",
			port_name(dig_port->port),
2396
			onoff(state), onoff(cur_state));
2397 2398 2399 2400 2401 2402 2403 2404 2405
}
#define assert_dp_port_disabled(d) assert_dp_port((d), false)

static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
{
	bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;

	I915_STATE_WARN(cur_state != state,
			"eDP PLL state assertion failure (expected %s, current %s)\n",
2406
			onoff(state), onoff(cur_state));
2407 2408 2409 2410
}
#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)

2411 2412
static void ironlake_edp_pll_on(struct intel_dp *intel_dp,
				struct intel_crtc_state *pipe_config)
2413
{
2414
	struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
2415
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2416

2417 2418 2419
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_disabled(dev_priv);
2420

2421
	DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2422
		      pipe_config->port_clock);
2423 2424 2425

	intel_dp->DP &= ~DP_PLL_FREQ_MASK;

2426
	if (pipe_config->port_clock == 162000)
2427 2428 2429 2430 2431 2432 2433 2434
		intel_dp->DP |= DP_PLL_FREQ_162MHZ;
	else
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;

	I915_WRITE(DP_A, intel_dp->DP);
	POSTING_READ(DP_A);
	udelay(500);

2435 2436 2437 2438 2439 2440 2441
	/*
	 * [DevILK] Work around required when enabling DP PLL
	 * while a pipe is enabled going to FDI:
	 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
	 * 2. Program DP PLL enable
	 */
	if (IS_GEN5(dev_priv))
2442
		intel_wait_for_vblank_if_active(dev_priv, !crtc->pipe);
2443

2444
	intel_dp->DP |= DP_PLL_ENABLE;
2445

2446
	I915_WRITE(DP_A, intel_dp->DP);
2447 2448
	POSTING_READ(DP_A);
	udelay(200);
2449 2450
}

2451
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
2452
{
2453
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2454 2455
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
	struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
2456

2457 2458 2459
	assert_pipe_disabled(dev_priv, crtc->pipe);
	assert_dp_port_disabled(intel_dp);
	assert_edp_pll_enabled(dev_priv);
2460

2461 2462
	DRM_DEBUG_KMS("disabling eDP PLL\n");

2463
	intel_dp->DP &= ~DP_PLL_ENABLE;
2464

2465
	I915_WRITE(DP_A, intel_dp->DP);
2466
	POSTING_READ(DP_A);
2467 2468 2469
	udelay(200);
}

2470
/* If the sink supports it, try to set the power state appropriately */
2471
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
2472 2473 2474 2475 2476 2477 2478 2479
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
2480 2481
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
2482
	} else {
2483 2484
		struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);

2485 2486 2487 2488 2489
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
2490 2491
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
2492 2493 2494 2495
			if (ret == 1)
				break;
			msleep(1);
		}
2496 2497 2498

		if (ret == 1 && lspcon->active)
			lspcon_wait_pcon_mode(lspcon);
2499
	}
2500 2501 2502 2503

	if (ret != 1)
		DRM_DEBUG_KMS("failed to %s sink power state\n",
			      mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
2504 2505
}

2506 2507
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
2508
{
2509
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2510
	enum port port = dp_to_dig_port(intel_dp)->port;
2511
	struct drm_device *dev = encoder->base.dev;
2512
	struct drm_i915_private *dev_priv = to_i915(dev);
2513
	u32 tmp;
2514
	bool ret;
2515

2516 2517
	if (!intel_display_power_get_if_enabled(dev_priv,
						encoder->power_domain))
2518 2519
		return false;

2520 2521
	ret = false;

2522
	tmp = I915_READ(intel_dp->output_reg);
2523 2524

	if (!(tmp & DP_PORT_EN))
2525
		goto out;
2526

2527
	if (IS_GEN7(dev_priv) && port == PORT_A) {
2528
		*pipe = PORT_TO_PIPE_CPT(tmp);
2529
	} else if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2530
		enum pipe p;
2531

2532 2533 2534 2535
		for_each_pipe(dev_priv, p) {
			u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
			if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
				*pipe = p;
2536 2537 2538
				ret = true;

				goto out;
2539 2540 2541
			}
		}

2542
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2543
			      i915_mmio_reg_offset(intel_dp->output_reg));
2544
	} else if (IS_CHERRYVIEW(dev_priv)) {
2545 2546 2547
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
	} else {
		*pipe = PORT_TO_PIPE(tmp);
2548
	}
2549

2550 2551 2552
	ret = true;

out:
2553
	intel_display_power_put(dev_priv, encoder->power_domain);
2554 2555

	return ret;
2556
}
2557

2558
static void intel_dp_get_config(struct intel_encoder *encoder,
2559
				struct intel_crtc_state *pipe_config)
2560 2561 2562
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
2563
	struct drm_device *dev = encoder->base.dev;
2564
	struct drm_i915_private *dev_priv = to_i915(dev);
2565 2566
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2567

2568
	tmp = I915_READ(intel_dp->output_reg);
2569 2570

	pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
2571

2572
	if (HAS_PCH_CPT(dev_priv) && port != PORT_A) {
2573 2574 2575
		u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));

		if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2576 2577 2578
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2579

2580
		if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2581 2582 2583 2584
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
2585
		if (tmp & DP_SYNC_HS_HIGH)
2586 2587 2588
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
2589

2590
		if (tmp & DP_SYNC_VS_HIGH)
2591 2592 2593 2594
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
2595

2596
	pipe_config->base.adjusted_mode.flags |= flags;
2597

2598
	if (IS_G4X(dev_priv) && tmp & DP_COLOR_RANGE_16_235)
2599 2600
		pipe_config->limited_color_range = true;

2601 2602 2603
	pipe_config->lane_count =
		((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;

2604 2605
	intel_dp_get_m_n(crtc, pipe_config);

2606
	if (port == PORT_A) {
2607
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
2608 2609 2610 2611
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
2612

2613 2614 2615
	pipe_config->base.adjusted_mode.crtc_clock =
		intel_dotclock_calculate(pipe_config->port_clock,
					 &pipe_config->dp_m_n);
2616

2617 2618
	if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2633 2634
			      pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
		dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
2635
	}
2636 2637
}

2638 2639 2640
static void intel_disable_dp(struct intel_encoder *encoder,
			     struct intel_crtc_state *old_crtc_state,
			     struct drm_connector_state *old_conn_state)
2641
{
2642
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2643
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
2644

2645
	if (old_crtc_state->has_audio)
2646
		intel_audio_codec_disable(encoder);
2647

2648
	if (HAS_PSR(dev_priv) && !HAS_DDI(dev_priv))
2649 2650
		intel_psr_disable(intel_dp);

2651 2652
	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
2653
	intel_edp_panel_vdd_on(intel_dp);
2654
	intel_edp_backlight_off(intel_dp);
2655
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
2656
	intel_edp_panel_off(intel_dp);
2657

2658
	/* disable the port before the pipe on g4x */
2659
	if (INTEL_GEN(dev_priv) < 5)
2660
		intel_dp_link_down(intel_dp);
2661 2662
}

2663 2664 2665
static void ilk_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2666
{
2667
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2668
	enum port port = dp_to_dig_port(intel_dp)->port;
2669

2670
	intel_dp_link_down(intel_dp);
2671 2672

	/* Only ilk+ has port A */
2673 2674
	if (port == PORT_A)
		ironlake_edp_pll_off(intel_dp);
2675 2676
}

2677 2678 2679
static void vlv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2680 2681 2682 2683
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
2684 2685
}

2686 2687 2688
static void chv_post_disable_dp(struct intel_encoder *encoder,
				struct intel_crtc_state *old_crtc_state,
				struct drm_connector_state *old_conn_state)
2689 2690 2691
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2692
	struct drm_i915_private *dev_priv = to_i915(dev);
2693

2694 2695 2696 2697 2698 2699
	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->sb_lock);

	/* Assert data lane reset */
	chv_data_lane_soft_reset(encoder, true);
2700

V
Ville Syrjälä 已提交
2701
	mutex_unlock(&dev_priv->sb_lock);
2702 2703
}

2704 2705 2706 2707 2708 2709 2710
static void
_intel_dp_set_link_train(struct intel_dp *intel_dp,
			 uint32_t *DP,
			 uint8_t dp_train_pat)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2711
	struct drm_i915_private *dev_priv = to_i915(dev);
2712 2713
	enum port port = intel_dig_port->port;

2714 2715 2716 2717
	if (dp_train_pat & DP_TRAINING_PATTERN_MASK)
		DRM_DEBUG_KMS("Using DP training pattern TPS%d\n",
			      dp_train_pat & DP_TRAINING_PATTERN_MASK);

2718
	if (HAS_DDI(dev_priv)) {
2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743
		uint32_t temp = I915_READ(DP_TP_CTL(port));

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
		I915_WRITE(DP_TP_CTL(port), temp);

2744
	} else if ((IS_GEN7(dev_priv) && port == PORT_A) ||
2745
		   (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF_CPT;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		case DP_TRAINING_PATTERN_3:
2759
			DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2760 2761 2762 2763 2764
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
			break;
		}

	} else {
2765
		if (IS_CHERRYVIEW(dev_priv))
2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
			*DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			*DP &= ~DP_LINK_TRAIN_MASK;

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			*DP |= DP_LINK_TRAIN_OFF;
			break;
		case DP_TRAINING_PATTERN_1:
			*DP |= DP_LINK_TRAIN_PAT_1;
			break;
		case DP_TRAINING_PATTERN_2:
			*DP |= DP_LINK_TRAIN_PAT_2;
			break;
		case DP_TRAINING_PATTERN_3:
2781
			if (IS_CHERRYVIEW(dev_priv)) {
2782 2783
				*DP |= DP_LINK_TRAIN_PAT_3_CHV;
			} else {
2784
				DRM_DEBUG_KMS("TPS3 not supported, using TPS2 instead\n");
2785 2786 2787 2788 2789 2790 2791
				*DP |= DP_LINK_TRAIN_PAT_2;
			}
			break;
		}
	}
}

2792 2793
static void intel_dp_enable_port(struct intel_dp *intel_dp,
				 struct intel_crtc_state *old_crtc_state)
2794 2795
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2796
	struct drm_i915_private *dev_priv = to_i915(dev);
2797 2798 2799

	/* enable with pattern 1 (as per spec) */

2800
	intel_dp_program_link_training_pattern(intel_dp, DP_TRAINING_PATTERN_1);
2801 2802 2803 2804 2805 2806 2807 2808

	/*
	 * Magic for VLV/CHV. We _must_ first set up the register
	 * without actually enabling the port, and then do another
	 * write to enable the port. Otherwise link training will
	 * fail when the power sequencer is freshly used for this port.
	 */
	intel_dp->DP |= DP_PORT_EN;
2809
	if (old_crtc_state->has_audio)
2810
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
2811 2812 2813

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
2814 2815
}

2816
static void intel_enable_dp(struct intel_encoder *encoder,
2817 2818
			    struct intel_crtc_state *pipe_config,
			    struct drm_connector_state *conn_state)
2819
{
2820 2821
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
2822
	struct drm_i915_private *dev_priv = to_i915(dev);
2823
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2824
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
2825
	enum pipe pipe = crtc->pipe;
2826

2827 2828
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
2829

2830 2831
	pps_lock(intel_dp);

2832
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
2833 2834
		vlv_init_panel_power_sequencer(intel_dp);

2835
	intel_dp_enable_port(intel_dp, pipe_config);
2836 2837 2838 2839 2840 2841 2842

	edp_panel_vdd_on(intel_dp);
	edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);

	pps_unlock(intel_dp);

2843
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2844 2845
		unsigned int lane_mask = 0x0;

2846
		if (IS_CHERRYVIEW(dev_priv))
2847
			lane_mask = intel_dp_unused_lane_mask(pipe_config->lane_count);
2848

2849 2850
		vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
				    lane_mask);
2851
	}
2852

2853
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2854
	intel_dp_start_link_train(intel_dp);
2855
	intel_dp_stop_link_train(intel_dp);
2856

2857
	if (pipe_config->has_audio) {
2858
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2859
				 pipe_name(pipe));
2860
		intel_audio_codec_enable(encoder, pipe_config, conn_state);
2861
	}
2862
}
2863

2864 2865 2866
static void g4x_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2867
{
2868 2869
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2870
	intel_enable_dp(encoder, pipe_config, conn_state);
2871
	intel_edp_backlight_on(intel_dp);
2872
}
2873

2874 2875 2876
static void vlv_enable_dp(struct intel_encoder *encoder,
			  struct intel_crtc_state *pipe_config,
			  struct drm_connector_state *conn_state)
2877
{
2878 2879
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

2880
	intel_edp_backlight_on(intel_dp);
2881
	intel_psr_enable(intel_dp);
2882 2883
}

2884 2885 2886
static void g4x_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
2887 2888
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2889
	enum port port = dp_to_dig_port(intel_dp)->port;
2890

2891
	intel_dp_prepare(encoder, pipe_config);
2892

2893
	/* Only ilk+ has port A */
2894
	if (port == PORT_A)
2895
		ironlake_edp_pll_on(intel_dp, pipe_config);
2896 2897
}

2898 2899 2900
static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2901
	struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
2902
	enum pipe pipe = intel_dp->pps_pipe;
2903
	i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
2904

2905 2906
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);

2907 2908 2909
	if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
		return;

2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928
	edp_panel_vdd_off_sync(intel_dp);

	/*
	 * VLV seems to get confused when multiple power seqeuencers
	 * have the same port selected (even if only one has power/vdd
	 * enabled). The failure manifests as vlv_wait_port_ready() failing
	 * CHV on the other hand doesn't seem to mind having the same port
	 * selected in multiple power seqeuencers, but let's clear the
	 * port select always when logically disconnecting a power sequencer
	 * from a port.
	 */
	DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
		      pipe_name(pipe), port_name(intel_dig_port->port));
	I915_WRITE(pp_on_reg, 0);
	POSTING_READ(pp_on_reg);

	intel_dp->pps_pipe = INVALID_PIPE;
}

2929 2930 2931
static void vlv_steal_power_sequencer(struct drm_device *dev,
				      enum pipe pipe)
{
2932
	struct drm_i915_private *dev_priv = to_i915(dev);
2933 2934 2935 2936
	struct intel_encoder *encoder;

	lockdep_assert_held(&dev_priv->pps_mutex);

2937
	for_each_intel_encoder(dev, encoder) {
2938
		struct intel_dp *intel_dp;
2939
		enum port port;
2940

2941 2942
		if (encoder->type != INTEL_OUTPUT_DP &&
		    encoder->type != INTEL_OUTPUT_EDP)
2943 2944 2945
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);
2946
		port = dp_to_dig_port(intel_dp)->port;
2947

2948 2949 2950 2951
		WARN(intel_dp->active_pipe == pipe,
		     "stealing pipe %c power sequencer from active (e)DP port %c\n",
		     pipe_name(pipe), port_name(port));

2952 2953 2954 2955
		if (intel_dp->pps_pipe != pipe)
			continue;

		DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
2956
			      pipe_name(pipe), port_name(port));
2957 2958

		/* make sure vdd is off before we steal it */
2959
		vlv_detach_power_sequencer(intel_dp);
2960 2961 2962 2963 2964 2965 2966 2967
	}
}

static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *encoder = &intel_dig_port->base;
	struct drm_device *dev = encoder->base.dev;
2968
	struct drm_i915_private *dev_priv = to_i915(dev);
2969 2970 2971 2972
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	lockdep_assert_held(&dev_priv->pps_mutex);

2973
	WARN_ON(intel_dp->active_pipe != INVALID_PIPE);
2974

2975 2976 2977 2978 2979 2980 2981
	if (intel_dp->pps_pipe != INVALID_PIPE &&
	    intel_dp->pps_pipe != crtc->pipe) {
		/*
		 * If another power sequencer was being used on this
		 * port previously make sure to turn off vdd there while
		 * we still have control of it.
		 */
2982
		vlv_detach_power_sequencer(intel_dp);
2983
	}
2984 2985 2986 2987 2988 2989 2990

	/*
	 * We may be stealing the power
	 * sequencer from another port.
	 */
	vlv_steal_power_sequencer(dev, crtc->pipe);

2991 2992 2993 2994 2995
	intel_dp->active_pipe = crtc->pipe;

	if (!is_edp(intel_dp))
		return;

2996 2997 2998 2999 3000 3001 3002
	/* now it's all ours */
	intel_dp->pps_pipe = crtc->pipe;

	DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
		      pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));

	/* init power sequencer on this pipe and port */
3003
	intel_dp_init_panel_power_sequencer(dev, intel_dp);
3004
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, true);
3005 3006
}

3007 3008 3009
static void vlv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3010
{
3011
	vlv_phy_pre_encoder_enable(encoder);
3012

3013
	intel_enable_dp(encoder, pipe_config, conn_state);
3014 3015
}

3016 3017 3018
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3019
{
3020
	intel_dp_prepare(encoder, pipe_config);
3021

3022
	vlv_phy_pre_pll_enable(encoder);
3023 3024
}

3025 3026 3027
static void chv_pre_enable_dp(struct intel_encoder *encoder,
			      struct intel_crtc_state *pipe_config,
			      struct drm_connector_state *conn_state)
3028
{
3029
	chv_phy_pre_encoder_enable(encoder);
3030

3031
	intel_enable_dp(encoder, pipe_config, conn_state);
3032 3033

	/* Second common lane will stay alive on its own now */
3034
	chv_phy_release_cl2_override(encoder);
3035 3036
}

3037 3038 3039
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder,
				  struct intel_crtc_state *pipe_config,
				  struct drm_connector_state *conn_state)
3040
{
3041
	intel_dp_prepare(encoder, pipe_config);
3042

3043
	chv_phy_pre_pll_enable(encoder);
3044 3045
}

3046 3047 3048
static void chv_dp_post_pll_disable(struct intel_encoder *encoder,
				    struct intel_crtc_state *pipe_config,
				    struct drm_connector_state *conn_state)
3049
{
3050
	chv_phy_post_pll_disable(encoder);
3051 3052
}

3053 3054 3055 3056
/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
3057
bool
3058
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
3059
{
3060 3061
	return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
				DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
3062 3063
}

3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
static bool intel_dp_get_y_cord_status(struct intel_dp *intel_dp)
{
	uint8_t psr_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_CAPS, &psr_caps);
	return psr_caps & DP_PSR2_SU_Y_COORDINATE_REQUIRED;
}

static bool intel_dp_get_colorimetry_status(struct intel_dp *intel_dp)
{
	uint8_t dprx = 0;

	drm_dp_dpcd_readb(&intel_dp->aux,
			DP_DPRX_FEATURE_ENUMERATION_LIST,
			&dprx);
	return dprx & DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED;
}

3082
static bool intel_dp_get_alpm_status(struct intel_dp *intel_dp)
3083 3084 3085 3086 3087 3088 3089
{
	uint8_t alpm_caps = 0;

	drm_dp_dpcd_readb(&intel_dp->aux, DP_RECEIVER_ALPM_CAP, &alpm_caps);
	return alpm_caps & DP_ALPM_CAP;
}

3090
/* These are source-specific values. */
3091
uint8_t
K
Keith Packard 已提交
3092
intel_dp_voltage_max(struct intel_dp *intel_dp)
3093
{
3094
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3095
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3096

3097
	if (IS_GEN9_LP(dev_priv))
3098
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3099
	else if (INTEL_GEN(dev_priv) >= 9) {
3100 3101
		struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
		return intel_ddi_dp_voltage_max(encoder);
3102
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3103
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
3104
	else if (IS_GEN7(dev_priv) && port == PORT_A)
3105
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
3106
	else if (HAS_PCH_CPT(dev_priv) && port != PORT_A)
3107
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
K
Keith Packard 已提交
3108
	else
3109
		return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
K
Keith Packard 已提交
3110 3111
}

3112
uint8_t
K
Keith Packard 已提交
3113 3114
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
3115
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
3116
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
3117

3118
	if (INTEL_GEN(dev_priv) >= 9) {
3119 3120 3121 3122 3123 3124 3125
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
3126 3127
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3128 3129 3130
		default:
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
		}
3131
	} else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
3132
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3133 3134 3135 3136 3137 3138 3139
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3140
		default:
3141
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3142
		}
3143
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
3144
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3145 3146 3147 3148 3149 3150 3151
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_3;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3152
		default:
3153
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
3154
		}
3155
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
K
Keith Packard 已提交
3156
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3157 3158 3159 3160 3161
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
K
Keith Packard 已提交
3162
		default:
3163
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3164 3165 3166
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
3167 3168 3169 3170 3171 3172 3173
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
			return DP_TRAIN_PRE_EMPH_LEVEL_2;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
			return DP_TRAIN_PRE_EMPH_LEVEL_1;
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
K
Keith Packard 已提交
3174
		default:
3175
			return DP_TRAIN_PRE_EMPH_LEVEL_0;
K
Keith Packard 已提交
3176
		}
3177 3178 3179
	}
}

3180
static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
3181
{
3182
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3183 3184 3185 3186 3187
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3188
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3189 3190
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3191
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3192 3193 3194
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
3195
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3196 3197 3198
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
3199
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3200 3201 3202
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
3203
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3204 3205 3206 3207 3208 3209 3210
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
3211
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3212 3213
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3214
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3215 3216 3217
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
3218
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3219 3220 3221
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
3222
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3223 3224 3225 3226 3227 3228 3229
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3230
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3231 3232
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3233
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3234 3235 3236
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
3237
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3238 3239 3240 3241 3242 3243 3244
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
3245
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3246 3247
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3248
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3260 3261
	vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
				 uniqtranscale_reg_value, 0);
3262 3263 3264 3265

	return 0;
}

3266
static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
3267
{
3268 3269 3270
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	u32 deemph_reg_value, margin_reg_value;
	bool uniq_trans_scale = false;
3271 3272 3273
	uint8_t train_set = intel_dp->train_set[0];

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3274
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3275
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3276
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3277 3278 3279
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
3280
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3281 3282 3283
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
3284
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3285 3286 3287
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
3288
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3289 3290
			deemph_reg_value = 128;
			margin_reg_value = 154;
3291
			uniq_trans_scale = true;
3292 3293 3294 3295 3296
			break;
		default:
			return 0;
		}
		break;
3297
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3298
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3299
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3300 3301 3302
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
3303
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3304 3305 3306
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
3307
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3308 3309 3310 3311 3312 3313 3314
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3315
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3316
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3317
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3318 3319 3320
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
3321
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3322 3323 3324 3325 3326 3327 3328
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
3329
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3330
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3331
		case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

3343 3344
	chv_set_phy_signal_level(encoder, deemph_reg_value,
				 margin_reg_value, uniq_trans_scale);
3345 3346 3347 3348

	return 0;
}

3349
static uint32_t
3350
gen4_signal_levels(uint8_t train_set)
3351
{
3352
	uint32_t	signal_levels = 0;
3353

3354
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
3355
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3356 3357 3358
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
3359
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3360 3361
		signal_levels |= DP_VOLTAGE_0_6;
		break;
3362
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3363 3364
		signal_levels |= DP_VOLTAGE_0_8;
		break;
3365
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
3366 3367 3368
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
3369
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
3370
	case DP_TRAIN_PRE_EMPH_LEVEL_0:
3371 3372 3373
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
3374
	case DP_TRAIN_PRE_EMPH_LEVEL_1:
3375 3376
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
3377
	case DP_TRAIN_PRE_EMPH_LEVEL_2:
3378 3379
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
3380
	case DP_TRAIN_PRE_EMPH_LEVEL_3:
3381 3382 3383 3384 3385 3386
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

3387 3388
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
3389
gen6_edp_signal_levels(uint8_t train_set)
3390
{
3391 3392 3393
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3394 3395
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3396
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3397
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3398
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
3399 3400
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3401
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
3402 3403
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3404
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
3405 3406
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3407
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
3408
	default:
3409 3410 3411
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
3412 3413 3414
	}
}

K
Keith Packard 已提交
3415 3416
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
3417
gen7_edp_signal_levels(uint8_t train_set)
K
Keith Packard 已提交
3418 3419 3420 3421
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
3422
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3423
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
3424
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3425
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
3426
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
K
Keith Packard 已提交
3427 3428
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

3429
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3430
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
3431
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3432 3433
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

3434
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
K
Keith Packard 已提交
3435
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
3436
	case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
K
Keith Packard 已提交
3437 3438 3439 3440 3441 3442 3443 3444 3445
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

3446
void
3447
intel_dp_set_signal_levels(struct intel_dp *intel_dp)
3448 3449
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3450
	enum port port = intel_dig_port->port;
3451
	struct drm_device *dev = intel_dig_port->base.base.dev;
3452
	struct drm_i915_private *dev_priv = to_i915(dev);
3453
	uint32_t signal_levels, mask = 0;
3454 3455
	uint8_t train_set = intel_dp->train_set[0];

3456
	if (HAS_DDI(dev_priv)) {
3457 3458
		signal_levels = ddi_signal_levels(intel_dp);

3459
		if (IS_GEN9_LP(dev_priv))
3460 3461 3462
			signal_levels = 0;
		else
			mask = DDI_BUF_EMP_MASK;
3463
	} else if (IS_CHERRYVIEW(dev_priv)) {
3464
		signal_levels = chv_signal_levels(intel_dp);
3465
	} else if (IS_VALLEYVIEW(dev_priv)) {
3466
		signal_levels = vlv_signal_levels(intel_dp);
3467
	} else if (IS_GEN7(dev_priv) && port == PORT_A) {
3468
		signal_levels = gen7_edp_signal_levels(train_set);
3469
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
3470
	} else if (IS_GEN6(dev_priv) && port == PORT_A) {
3471
		signal_levels = gen6_edp_signal_levels(train_set);
3472 3473
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
3474
		signal_levels = gen4_signal_levels(train_set);
3475 3476 3477
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

3478 3479 3480 3481 3482 3483 3484 3485
	if (mask)
		DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	DRM_DEBUG_KMS("Using vswing level %d\n",
		train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
	DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
		(train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
			DP_TRAIN_PRE_EMPHASIS_SHIFT);
3486

3487
	intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
3488 3489 3490

	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
3491 3492
}

3493
void
3494 3495
intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
				       uint8_t dp_train_pat)
3496
{
3497
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3498 3499
	struct drm_i915_private *dev_priv =
		to_i915(intel_dig_port->base.base.dev);
3500

3501
	_intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
3502

3503
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
C
Chris Wilson 已提交
3504
	POSTING_READ(intel_dp->output_reg);
3505 3506
}

3507
void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3508 3509 3510
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
3511
	struct drm_i915_private *dev_priv = to_i915(dev);
3512 3513 3514
	enum port port = intel_dig_port->port;
	uint32_t val;

3515
	if (!HAS_DDI(dev_priv))
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

3533 3534 3535 3536
	if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
				    DP_TP_STATUS_IDLE_DONE,
				    DP_TP_STATUS_IDLE_DONE,
				    1))
3537 3538 3539
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

3540
static void
C
Chris Wilson 已提交
3541
intel_dp_link_down(struct intel_dp *intel_dp)
3542
{
3543
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3544
	struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
3545
	enum port port = intel_dig_port->port;
3546
	struct drm_device *dev = intel_dig_port->base.base.dev;
3547
	struct drm_i915_private *dev_priv = to_i915(dev);
C
Chris Wilson 已提交
3548
	uint32_t DP = intel_dp->DP;
3549

3550
	if (WARN_ON(HAS_DDI(dev_priv)))
3551 3552
		return;

3553
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3554 3555
		return;

3556
	DRM_DEBUG_KMS("\n");
3557

3558
	if ((IS_GEN7(dev_priv) && port == PORT_A) ||
3559
	    (HAS_PCH_CPT(dev_priv) && port != PORT_A)) {
3560
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
3561
		DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
3562
	} else {
3563
		if (IS_CHERRYVIEW(dev_priv))
3564 3565 3566
			DP &= ~DP_LINK_TRAIN_MASK_CHV;
		else
			DP &= ~DP_LINK_TRAIN_MASK;
3567
		DP |= DP_LINK_TRAIN_PAT_IDLE;
3568
	}
3569
	I915_WRITE(intel_dp->output_reg, DP);
3570
	POSTING_READ(intel_dp->output_reg);
3571

3572 3573 3574 3575 3576 3577 3578 3579 3580
	DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	I915_WRITE(intel_dp->output_reg, DP);
	POSTING_READ(intel_dp->output_reg);

	/*
	 * HW workaround for IBX, we need to move the port
	 * to transcoder A after disabling it to allow the
	 * matching HDMI port to be enabled on transcoder A.
	 */
3581
	if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B && port != PORT_A) {
3582 3583 3584 3585 3586 3587 3588
		/*
		 * We get CPU/PCH FIFO underruns on the other pipe when
		 * doing the workaround. Sweep them under the rug.
		 */
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);

3589 3590 3591 3592 3593 3594 3595
		/* always enable with pattern 1 (as per spec) */
		DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
		DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);

		DP &= ~DP_PORT_EN;
3596
		I915_WRITE(intel_dp->output_reg, DP);
3597
		POSTING_READ(intel_dp->output_reg);
3598

3599
		intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
3600 3601
		intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
		intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3602 3603
	}

3604
	msleep(intel_dp->panel_power_down_delay);
3605 3606

	intel_dp->DP = DP;
3607 3608 3609 3610 3611 3612

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
		pps_lock(intel_dp);
		intel_dp->active_pipe = INVALID_PIPE;
		pps_unlock(intel_dp);
	}
3613 3614
}

3615
bool
3616
intel_dp_read_dpcd(struct intel_dp *intel_dp)
3617
{
3618 3619
	if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
			     sizeof(intel_dp->dpcd)) < 0)
3620
		return false; /* aux transfer failed */
3621

3622
	DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
3623

3624 3625
	return intel_dp->dpcd[DP_DPCD_REV] != 0;
}
3626

3627 3628 3629 3630 3631
static bool
intel_edp_init_dpcd(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv =
		to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3632

3633 3634
	/* this function is meant to be called only once */
	WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3635

3636
	if (!intel_dp_read_dpcd(intel_dp))
3637 3638
		return false;

3639 3640
	intel_dp_read_desc(intel_dp);

3641 3642 3643
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
		dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
			DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3644

3645 3646 3647 3648 3649 3650 3651 3652
	/* Check if the panel supports PSR */
	drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
			 intel_dp->psr_dpcd,
			 sizeof(intel_dp->psr_dpcd));
	if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
		dev_priv->psr.sink_support = true;
		DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
	}
3653

3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666
	if (INTEL_GEN(dev_priv) >= 9 &&
	    (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
		uint8_t frame_sync_cap;

		dev_priv->psr.sink_support = true;
		drm_dp_dpcd_read(&intel_dp->aux,
				 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
				 &frame_sync_cap, 1);
		dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
		/* PSR2 needs frame sync as well */
		dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
		DRM_DEBUG_KMS("PSR2 %s on sink",
			      dev_priv->psr.psr2_support ? "supported" : "not supported");
3667 3668 3669 3670 3671 3672

		if (dev_priv->psr.psr2_support) {
			dev_priv->psr.y_cord_support =
				intel_dp_get_y_cord_status(intel_dp);
			dev_priv->psr.colorimetry_support =
				intel_dp_get_colorimetry_status(intel_dp);
3673 3674
			dev_priv->psr.alpm =
				intel_dp_get_alpm_status(intel_dp);
3675 3676
		}

3677 3678
	}

3679 3680 3681
	/* Read the eDP Display control capabilities registers */
	if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
	    drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
D
Dan Carpenter 已提交
3682 3683
			     intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd)) ==
			     sizeof(intel_dp->edp_dpcd))
3684 3685
		DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
			      intel_dp->edp_dpcd);
3686

3687
	/* Intermediate frequency support */
3688
	if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3689
		__le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3690 3691
		int i;

3692 3693
		drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
				sink_rates, sizeof(sink_rates));
3694

3695 3696
		for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
			int val = le16_to_cpu(sink_rates[i]);
3697 3698 3699 3700

			if (val == 0)
				break;

3701 3702 3703 3704 3705 3706
			/* Value read multiplied by 200kHz gives the per-lane
			 * link rate in kHz. The source rates are, however,
			 * stored in terms of LS_Clk kHz. The full conversion
			 * back to symbols is
			 * (val * 200kHz)*(8/10 ch. encoding)*(1/8 bit to Byte)
			 */
3707
			intel_dp->sink_rates[i] = (val * 200) / 10;
3708
		}
3709
		intel_dp->num_sink_rates = i;
3710
	}
3711

3712 3713 3714 3715 3716
	if (intel_dp->num_sink_rates)
		intel_dp->use_rate_select = true;
	else
		intel_dp_set_sink_rates(intel_dp);

3717 3718
	intel_dp_set_common_rates(intel_dp);

3719 3720 3721 3722 3723 3724 3725 3726 3727 3728
	return true;
}


static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
{
	if (!intel_dp_read_dpcd(intel_dp))
		return false;

3729
	/* Don't clobber cached eDP rates. */
3730
	if (!is_edp(intel_dp)) {
3731
		intel_dp_set_sink_rates(intel_dp);
3732 3733
		intel_dp_set_common_rates(intel_dp);
	}
3734

3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
			     &intel_dp->sink_count, 1) < 0)
		return false;

	/*
	 * Sink count can change between short pulse hpd hence
	 * a member variable in intel_dp will track any changes
	 * between short pulse interrupts.
	 */
	intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);

	/*
	 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
	 * a dongle is present but no display. Unless we require to know
	 * if a dongle is present or not, we don't need to update
	 * downstream port information. So, an early return here saves
	 * time from performing other operations which are not required.
	 */
	if (!is_edp(intel_dp) && !intel_dp->sink_count)
		return false;
3755

3756
	if (!drm_dp_is_branch(intel_dp->dpcd))
3757 3758 3759 3760 3761
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3762 3763 3764
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
			     intel_dp->downstream_ports,
			     DP_MAX_DOWNSTREAM_PORTS) < 0)
3765 3766 3767
		return false; /* downstream port status fetch failed */

	return true;
3768 3769
}

3770
static bool
3771
intel_dp_can_mst(struct intel_dp *intel_dp)
3772 3773 3774
{
	u8 buf[1];

3775 3776 3777
	if (!i915.enable_dp_mst)
		return false;

3778 3779 3780 3781 3782 3783
	if (!intel_dp->can_mst)
		return false;

	if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
		return false;

3784 3785
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
		return false;
3786

3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807
	return buf[0] & DP_MST_CAP;
}

static void
intel_dp_configure_mst(struct intel_dp *intel_dp)
{
	if (!i915.enable_dp_mst)
		return;

	if (!intel_dp->can_mst)
		return;

	intel_dp->is_mst = intel_dp_can_mst(intel_dp);

	if (intel_dp->is_mst)
		DRM_DEBUG_KMS("Sink is MST capable\n");
	else
		DRM_DEBUG_KMS("Sink is not MST capable\n");

	drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
					intel_dp->is_mst);
3808 3809
}

3810
static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
3811
{
3812
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3813
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3814
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
R
Rodrigo Vivi 已提交
3815
	u8 buf;
3816
	int ret = 0;
3817 3818
	int count = 0;
	int attempts = 10;
3819

3820 3821
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3822 3823
		ret = -EIO;
		goto out;
3824 3825
	}

3826
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3827
			       buf & ~DP_TEST_SINK_START) < 0) {
3828
		DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
3829 3830 3831
		ret = -EIO;
		goto out;
	}
3832

3833
	do {
3834
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3835 3836 3837 3838 3839 3840 3841 3842 3843 3844

		if (drm_dp_dpcd_readb(&intel_dp->aux,
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
			goto out;
		}
		count = buf & DP_TEST_COUNT_MASK;
	} while (--attempts && count);

	if (attempts == 0) {
3845
		DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
3846 3847 3848
		ret = -ETIMEDOUT;
	}

3849
 out:
3850
	hsw_enable_ips(intel_crtc);
3851
	return ret;
3852 3853 3854 3855 3856
}

static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3857
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3858 3859
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3860 3861
	int ret;

3862 3863 3864 3865 3866 3867 3868 3869 3870
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
		return -EIO;

	if (!(buf & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
		return -EIO;

3871 3872 3873 3874 3875 3876
	if (buf & DP_TEST_SINK_START) {
		ret = intel_dp_sink_crc_stop(intel_dp);
		if (ret)
			return ret;
	}

3877
	hsw_disable_ips(intel_crtc);
3878

3879
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3880 3881 3882
			       buf | DP_TEST_SINK_START) < 0) {
		hsw_enable_ips(intel_crtc);
		return -EIO;
3883 3884
	}

3885
	intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3886 3887 3888 3889 3890 3891
	return 0;
}

int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3892
	struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
3893 3894
	struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
	u8 buf;
3895
	int count, ret;
3896 3897 3898 3899 3900 3901
	int attempts = 6;

	ret = intel_dp_sink_crc_start(intel_dp);
	if (ret)
		return ret;

R
Rodrigo Vivi 已提交
3902
	do {
3903
		intel_wait_for_vblank(dev_priv, intel_crtc->pipe);
3904

3905
		if (drm_dp_dpcd_readb(&intel_dp->aux,
3906 3907
				      DP_TEST_SINK_MISC, &buf) < 0) {
			ret = -EIO;
3908
			goto stop;
3909
		}
3910
		count = buf & DP_TEST_COUNT_MASK;
3911

3912
	} while (--attempts && count == 0);
R
Rodrigo Vivi 已提交
3913 3914

	if (attempts == 0) {
3915 3916 3917 3918 3919 3920 3921 3922
		DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
		ret = -ETIMEDOUT;
		goto stop;
	}

	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
		ret = -EIO;
		goto stop;
R
Rodrigo Vivi 已提交
3923
	}
3924

3925
stop:
3926
	intel_dp_sink_crc_stop(intel_dp);
3927
	return ret;
3928 3929
}

3930 3931 3932
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3933
	return drm_dp_dpcd_read(&intel_dp->aux,
3934 3935
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3936 3937
}

3938 3939 3940 3941 3942
static bool
intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
	int ret;

3943
	ret = drm_dp_dpcd_read(&intel_dp->aux,
3944 3945 3946 3947 3948 3949 3950 3951
					     DP_SINK_COUNT_ESI,
					     sink_irq_vector, 14);
	if (ret != 14)
		return false;

	return true;
}

3952 3953
static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
{
3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
	int status = 0;
	int min_lane_count = 1;
	int link_rate_index, test_link_rate;
	uint8_t test_lane_count, test_link_bw;
	/* (DP CTS 1.2)
	 * 4.3.1.11
	 */
	/* Read the TEST_LANE_COUNT and TEST_LINK_RTAE fields (DP CTS 3.1.4) */
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LANE_COUNT,
				   &test_lane_count);

	if (status <= 0) {
		DRM_DEBUG_KMS("Lane count read failed\n");
		return DP_TEST_NAK;
	}
	test_lane_count &= DP_MAX_LANE_COUNT_MASK;
	/* Validate the requested lane count */
	if (test_lane_count < min_lane_count ||
	    test_lane_count > intel_dp->max_sink_lane_count)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_LINK_RATE,
				   &test_link_bw);
	if (status <= 0) {
		DRM_DEBUG_KMS("Link Rate read failed\n");
		return DP_TEST_NAK;
	}
	/* Validate the requested link rate */
	test_link_rate = drm_dp_bw_code_to_link_rate(test_link_bw);
3983 3984 3985
	link_rate_index = intel_dp_rate_index(intel_dp->common_rates,
					      intel_dp->num_common_rates,
					      test_link_rate);
3986 3987 3988 3989 3990 3991 3992
	if (link_rate_index < 0)
		return DP_TEST_NAK;

	intel_dp->compliance.test_lane_count = test_lane_count;
	intel_dp->compliance.test_link_rate = test_link_rate;

	return DP_TEST_ACK;
3993 3994 3995 3996
}

static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
{
3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038 4039 4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
	uint8_t test_pattern;
	uint16_t test_misc;
	__be16 h_width, v_height;
	int status = 0;

	/* Read the TEST_PATTERN (DP CTS 3.1.5) */
	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_PATTERN,
				  &test_pattern, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("Test pattern read failed\n");
		return DP_TEST_NAK;
	}
	if (test_pattern != DP_COLOR_RAMP)
		return DP_TEST_NAK;

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_H_WIDTH_HI,
				  &h_width, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("H Width read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_V_HEIGHT_HI,
				  &v_height, 2);
	if (status <= 0) {
		DRM_DEBUG_KMS("V Height read failed\n");
		return DP_TEST_NAK;
	}

	status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_MISC0,
				  &test_misc, 1);
	if (status <= 0) {
		DRM_DEBUG_KMS("TEST MISC read failed\n");
		return DP_TEST_NAK;
	}
	if ((test_misc & DP_TEST_COLOR_FORMAT_MASK) != DP_COLOR_FORMAT_RGB)
		return DP_TEST_NAK;
	if (test_misc & DP_TEST_DYNAMIC_RANGE_CEA)
		return DP_TEST_NAK;
	switch (test_misc & DP_TEST_BIT_DEPTH_MASK) {
	case DP_TEST_BIT_DEPTH_6:
		intel_dp->compliance.test_data.bpc = 6;
		break;
	case DP_TEST_BIT_DEPTH_8:
		intel_dp->compliance.test_data.bpc = 8;
		break;
	default:
		return DP_TEST_NAK;
	}

	intel_dp->compliance.test_data.video_pattern = test_pattern;
	intel_dp->compliance.test_data.hdisplay = be16_to_cpu(h_width);
	intel_dp->compliance.test_data.vdisplay = be16_to_cpu(v_height);
	/* Set test active flag here so userspace doesn't interrupt things */
	intel_dp->compliance.test_active = 1;

	return DP_TEST_ACK;
4054 4055 4056
}

static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4057
{
4058
	uint8_t test_result = DP_TEST_ACK;
4059 4060 4061 4062
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct drm_connector *connector = &intel_connector->base;

	if (intel_connector->detect_edid == NULL ||
4063
	    connector->edid_corrupt ||
4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076
	    intel_dp->aux.i2c_defer_count > 6) {
		/* Check EDID read for NACKs, DEFERs and corruption
		 * (DP CTS 1.2 Core r1.1)
		 *    4.2.2.4 : Failed EDID read, I2C_NAK
		 *    4.2.2.5 : Failed EDID read, I2C_DEFER
		 *    4.2.2.6 : EDID corruption detected
		 * Use failsafe mode for all cases
		 */
		if (intel_dp->aux.i2c_nack_count > 0 ||
			intel_dp->aux.i2c_defer_count > 0)
			DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
				      intel_dp->aux.i2c_nack_count,
				      intel_dp->aux.i2c_defer_count);
4077
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_FAILSAFE;
4078
	} else {
4079 4080 4081 4082 4083 4084 4085
		struct edid *block = intel_connector->detect_edid;

		/* We have to write the checksum
		 * of the last block read
		 */
		block += intel_connector->detect_edid->extensions;

4086 4087
		if (!drm_dp_dpcd_write(&intel_dp->aux,
					DP_TEST_EDID_CHECKSUM,
4088
					&block->checksum,
D
Dan Carpenter 已提交
4089
					1))
4090 4091 4092
			DRM_DEBUG_KMS("Failed to write EDID checksum\n");

		test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4093
		intel_dp->compliance.test_data.edid = INTEL_DP_RESOLUTION_PREFERRED;
4094 4095 4096
	}

	/* Set test active flag here so userspace doesn't interrupt things */
4097
	intel_dp->compliance.test_active = 1;
4098

4099 4100 4101 4102
	return test_result;
}

static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4103
{
4104 4105 4106 4107 4108 4109 4110
	uint8_t test_result = DP_TEST_NAK;
	return test_result;
}

static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	uint8_t response = DP_TEST_NAK;
4111 4112
	uint8_t request = 0;
	int status;
4113

4114
	status = drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_REQUEST, &request);
4115 4116 4117 4118 4119
	if (status <= 0) {
		DRM_DEBUG_KMS("Could not read test request from sink\n");
		goto update_status;
	}

4120
	switch (request) {
4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137
	case DP_TEST_LINK_TRAINING:
		DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
		response = intel_dp_autotest_link_training(intel_dp);
		break;
	case DP_TEST_LINK_VIDEO_PATTERN:
		DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
		response = intel_dp_autotest_video_pattern(intel_dp);
		break;
	case DP_TEST_LINK_EDID_READ:
		DRM_DEBUG_KMS("EDID test requested\n");
		response = intel_dp_autotest_edid(intel_dp);
		break;
	case DP_TEST_LINK_PHY_TEST_PATTERN:
		DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
		response = intel_dp_autotest_phy_pattern(intel_dp);
		break;
	default:
4138
		DRM_DEBUG_KMS("Invalid test request '%02x'\n", request);
4139 4140 4141
		break;
	}

4142 4143 4144
	if (response & DP_TEST_ACK)
		intel_dp->compliance.test_type = request;

4145
update_status:
4146
	status = drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, response);
4147 4148
	if (status <= 0)
		DRM_DEBUG_KMS("Could not write test response to sink\n");
4149 4150
}

4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
static int
intel_dp_check_mst_status(struct intel_dp *intel_dp)
{
	bool bret;

	if (intel_dp->is_mst) {
		u8 esi[16] = { 0 };
		int ret = 0;
		int retry;
		bool handled;
		bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
go_again:
		if (bret == true) {

			/* check link status - esi[10] = 0x200c */
4166
			if (intel_dp->active_mst_links &&
4167
			    !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4168 4169 4170 4171 4172
				DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
				intel_dp_start_link_train(intel_dp);
				intel_dp_stop_link_train(intel_dp);
			}

4173
			DRM_DEBUG_KMS("got esi %3ph\n", esi);
4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188
			ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);

			if (handled) {
				for (retry = 0; retry < 3; retry++) {
					int wret;
					wret = drm_dp_dpcd_write(&intel_dp->aux,
								 DP_SINK_COUNT_ESI+1,
								 &esi[1], 3);
					if (wret == 3) {
						break;
					}
				}

				bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
				if (bret == true) {
4189
					DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205 4206 4207
					goto go_again;
				}
			} else
				ret = 0;

			return ret;
		} else {
			struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
			DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
			/* send a hotplug event */
			drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
		}
	}
	return -EINVAL;
}

4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224
static void
intel_dp_retrain_link(struct intel_dp *intel_dp)
{
	struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);

	/* Suppress underruns caused by re-training */
	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, false);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), false);

	intel_dp_start_link_train(intel_dp);
	intel_dp_stop_link_train(intel_dp);

	/* Keep underrun reporting disabled until things are stable */
4225
	intel_wait_for_vblank(dev_priv, crtc->pipe);
4226 4227 4228 4229 4230 4231 4232

	intel_set_cpu_fifo_underrun_reporting(dev_priv, crtc->pipe, true);
	if (crtc->config->has_pch_encoder)
		intel_set_pch_fifo_underrun_reporting(dev_priv,
						      intel_crtc_pch_transcoder(crtc), true);
}

4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252
static void
intel_dp_check_link_status(struct intel_dp *intel_dp)
{
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	u8 link_status[DP_LINK_STATUS_SIZE];

	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));

	if (!intel_dp_get_link_status(intel_dp, link_status)) {
		DRM_ERROR("Failed to get link status\n");
		return;
	}

	if (!intel_encoder->base.crtc)
		return;

	if (!to_intel_crtc(intel_encoder->base.crtc)->active)
		return;

4253
	/* FIXME: we need to synchronize this sort of stuff with hardware
4254 4255
	 * readout. Currently fast link training doesn't work on boot-up. */
	if (!intel_dp->lane_count)
4256 4257
		return;

4258 4259
	/* Retrain if Channel EQ or CR not ok */
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
4260 4261
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      intel_encoder->base.name);
4262 4263

		intel_dp_retrain_link(intel_dp);
4264 4265 4266
	}
}

4267 4268 4269 4270 4271 4272 4273
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
4274 4275 4276 4277 4278
 *
 * intel_dp_short_pulse -  handles short pulse interrupts
 * when full detection is not required.
 * Returns %true if short pulse is handled and full detection
 * is NOT required and %false otherwise.
4279
 */
4280
static bool
4281
intel_dp_short_pulse(struct intel_dp *intel_dp)
4282
{
4283
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4284
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4285
	u8 sink_irq_vector = 0;
4286 4287
	u8 old_sink_count = intel_dp->sink_count;
	bool ret;
4288

4289 4290 4291 4292
	/*
	 * Clearing compliance test variables to allow capturing
	 * of values for next automated test request.
	 */
4293
	memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4294

4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305
	/*
	 * Now read the DPCD to see if it's actually running
	 * If the current value of sink count doesn't match with
	 * the value that was stored earlier or dpcd read failed
	 * we need to do full detection
	 */
	ret = intel_dp_get_dpcd(intel_dp);

	if ((old_sink_count != intel_dp->sink_count) || !ret) {
		/* No need to proceed if we are going to do full detect */
		return false;
4306 4307
	}

4308 4309
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4310 4311
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4312
		/* Clear interrupt source */
4313 4314 4315
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
4316 4317

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4318
			intel_dp_handle_test_request(intel_dp);
4319 4320 4321 4322
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4323 4324 4325
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
	intel_dp_check_link_status(intel_dp);
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
4326 4327 4328 4329 4330
	if (intel_dp->compliance.test_type == DP_TEST_LINK_TRAINING) {
		DRM_DEBUG_KMS("Link Training Compliance Test requested\n");
		/* Send a Hotplug Uevent to userspace to start modeset */
		drm_kms_helper_hotplug_event(intel_encoder->base.dev);
	}
4331 4332

	return true;
4333 4334
}

4335
/* XXX this is probably wrong for multiple downstream ports */
4336
static enum drm_connector_status
4337
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
4338
{
4339
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
4340 4341 4342
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

4343 4344 4345
	if (lspcon->active)
		lspcon_resume(lspcon);

4346 4347 4348
	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

4349 4350 4351
	if (is_edp(intel_dp))
		return connector_status_connected;

4352
	/* if there's no downstream port, we're done */
4353
	if (!drm_dp_is_branch(dpcd))
4354
		return connector_status_connected;
4355 4356

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
4357 4358
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
4359

4360 4361
		return intel_dp->sink_count ?
		connector_status_connected : connector_status_disconnected;
4362 4363
	}

4364 4365 4366
	if (intel_dp_can_mst(intel_dp))
		return connector_status_connected;

4367
	/* If no HPD, poke DDC gently */
4368
	if (drm_probe_ddc(&intel_dp->aux.ddc))
4369
		return connector_status_connected;
4370 4371

	/* Well we tried, say unknown for unreliable port types */
4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
4384 4385 4386

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
4387
	return connector_status_disconnected;
4388 4389
}

4390 4391 4392 4393
static enum drm_connector_status
edp_detect(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
4394
	struct drm_i915_private *dev_priv = to_i915(dev);
4395 4396
	enum drm_connector_status status;

4397
	status = intel_panel_detect(dev_priv);
4398 4399 4400 4401 4402 4403
	if (status == connector_status_unknown)
		status = connector_status_connected;

	return status;
}

4404 4405
static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
4406
{
4407
	u32 bit;
4408

4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445
	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(SDEISR) & bit;
}

static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
				       struct intel_digital_port *port)
{
	u32 bit;

	switch (port->port) {
	case PORT_A:
		return true;
	case PORT_B:
		bit = SDE_PORTB_HOTPLUG_CPT;
		break;
	case PORT_C:
		bit = SDE_PORTC_HOTPLUG_CPT;
		break;
	case PORT_D:
		bit = SDE_PORTD_HOTPLUG_CPT;
		break;
4446 4447 4448
	case PORT_E:
		bit = SDE_PORTE_HOTPLUG_SPT;
		break;
4449 4450 4451
	default:
		MISSING_CASE(port->port);
		return false;
4452
	}
4453

4454
	return I915_READ(SDEISR) & bit;
4455 4456
}

4457
static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
4458
				       struct intel_digital_port *port)
4459
{
4460
	u32 bit;
4461

4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479
	switch (port->port) {
	case PORT_B:
		bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_C:
		bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
		break;
	case PORT_D:
		bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
		break;
	default:
		MISSING_CASE(port->port);
		return false;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

4480 4481
static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
					struct intel_digital_port *port)
4482 4483 4484 4485 4486
{
	u32 bit;

	switch (port->port) {
	case PORT_B:
4487
		bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
4488 4489
		break;
	case PORT_C:
4490
		bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
4491 4492
		break;
	case PORT_D:
4493
		bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
4494 4495 4496 4497
		break;
	default:
		MISSING_CASE(port->port);
		return false;
4498 4499
	}

4500
	return I915_READ(PORT_HOTPLUG_STAT) & bit;
4501 4502
}

4503
static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
4504
				       struct intel_digital_port *intel_dig_port)
4505
{
4506 4507
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum port port;
4508 4509
	u32 bit;

4510 4511
	intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
	switch (port) {
4512 4513 4514 4515 4516 4517 4518 4519 4520 4521
	case PORT_A:
		bit = BXT_DE_PORT_HP_DDIA;
		break;
	case PORT_B:
		bit = BXT_DE_PORT_HP_DDIB;
		break;
	case PORT_C:
		bit = BXT_DE_PORT_HP_DDIC;
		break;
	default:
4522
		MISSING_CASE(port);
4523 4524 4525 4526 4527 4528
		return false;
	}

	return I915_READ(GEN8_DE_PORT_ISR) & bit;
}

4529 4530 4531 4532 4533 4534 4535
/*
 * intel_digital_port_connected - is the specified port connected?
 * @dev_priv: i915 private structure
 * @port: the port to test
 *
 * Return %true if @port is connected, %false otherwise.
 */
4536 4537
bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
				  struct intel_digital_port *port)
4538
{
4539
	if (HAS_PCH_IBX(dev_priv))
4540
		return ibx_digital_port_connected(dev_priv, port);
4541
	else if (HAS_PCH_SPLIT(dev_priv))
4542
		return cpt_digital_port_connected(dev_priv, port);
4543
	else if (IS_GEN9_LP(dev_priv))
4544
		return bxt_digital_port_connected(dev_priv, port);
4545 4546
	else if (IS_GM45(dev_priv))
		return gm45_digital_port_connected(dev_priv, port);
4547 4548 4549 4550
	else
		return g4x_digital_port_connected(dev_priv, port);
}

4551
static struct edid *
4552
intel_dp_get_edid(struct intel_dp *intel_dp)
4553
{
4554
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4555

4556 4557 4558 4559
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
4560 4561
			return NULL;

J
Jani Nikula 已提交
4562
		return drm_edid_duplicate(intel_connector->edid);
4563 4564 4565 4566
	} else
		return drm_get_edid(&intel_connector->base,
				    &intel_dp->aux.ddc);
}
4567

4568 4569 4570 4571 4572
static void
intel_dp_set_edid(struct intel_dp *intel_dp)
{
	struct intel_connector *intel_connector = intel_dp->attached_connector;
	struct edid *edid;
4573

4574
	intel_dp_unset_edid(intel_dp);
4575 4576 4577 4578 4579 4580 4581
	edid = intel_dp_get_edid(intel_dp);
	intel_connector->detect_edid = edid;

	if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
		intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
	else
		intel_dp->has_audio = drm_detect_monitor_audio(edid);
4582 4583
}

4584 4585
static void
intel_dp_unset_edid(struct intel_dp *intel_dp)
4586
{
4587
	struct intel_connector *intel_connector = intel_dp->attached_connector;
4588

4589 4590
	kfree(intel_connector->detect_edid);
	intel_connector->detect_edid = NULL;
4591

4592 4593
	intel_dp->has_audio = false;
}
4594

4595
static enum drm_connector_status
4596
intel_dp_long_pulse(struct intel_connector *intel_connector)
Z
Zhenyu Wang 已提交
4597
{
4598
	struct drm_connector *connector = &intel_connector->base;
Z
Zhenyu Wang 已提交
4599
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4600 4601
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
4602
	struct drm_device *dev = connector->dev;
Z
Zhenyu Wang 已提交
4603
	enum drm_connector_status status;
4604
	u8 sink_irq_vector = 0;
Z
Zhenyu Wang 已提交
4605

4606
	intel_display_power_get(to_i915(dev), intel_dp->aux_power_domain);
Z
Zhenyu Wang 已提交
4607

4608 4609 4610
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp))
		status = edp_detect(intel_dp);
4611 4612 4613
	else if (intel_digital_port_connected(to_i915(dev),
					      dp_to_dig_port(intel_dp)))
		status = intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
4614
	else
4615 4616
		status = connector_status_disconnected;

4617
	if (status == connector_status_disconnected) {
4618
		memset(&intel_dp->compliance, 0, sizeof(intel_dp->compliance));
4619

4620 4621 4622 4623 4624 4625 4626 4627 4628
		if (intel_dp->is_mst) {
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst,
				      intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
		}

4629
		goto out;
4630
	}
Z
Zhenyu Wang 已提交
4631

4632
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4633
		intel_encoder->type = INTEL_OUTPUT_DP;
4634

4635 4636 4637 4638
	DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
		      yesno(intel_dp_source_supports_hbr2(intel_dp)),
		      yesno(drm_dp_tps3_supported(intel_dp->dpcd)));

4639 4640 4641
	if (intel_dp->reset_link_params) {
		/* Set the max lane count for sink */
		intel_dp->max_sink_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
4642

4643 4644
		/* Set the max link rate for sink */
		intel_dp->max_sink_link_rate = intel_dp_max_sink_rate(intel_dp);
4645 4646 4647

		intel_dp->reset_link_params = false;
	}
4648

4649 4650
	intel_dp_print_rates(intel_dp);

4651
	intel_dp_read_desc(intel_dp);
4652

4653 4654 4655
	intel_dp_configure_mst(intel_dp);

	if (intel_dp->is_mst) {
4656 4657 4658 4659 4660
		/*
		 * If we are in MST mode then this connector
		 * won't appear connected or have anything
		 * with EDID on it
		 */
4661 4662
		status = connector_status_disconnected;
		goto out;
4663 4664 4665 4666 4667 4668 4669 4670 4671 4672
	} else if (connector->status == connector_status_connected) {
		/*
		 * If display was connected already and is still connected
		 * check links status, there has been known issues of
		 * link loss triggerring long pulse!!!!
		 */
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
		intel_dp_check_link_status(intel_dp);
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
		goto out;
4673 4674
	}

4675 4676 4677 4678 4679 4680 4681 4682
	/*
	 * Clearing NACK and defer counts to get their exact values
	 * while reading EDID which are required by Compliance tests
	 * 4.2.2.4 and 4.2.2.5
	 */
	intel_dp->aux.i2c_nack_count = 0;
	intel_dp->aux.i2c_defer_count = 0;

4683
	intel_dp_set_edid(intel_dp);
4684 4685
	if (is_edp(intel_dp) || intel_connector->detect_edid)
		status = connector_status_connected;
4686
	intel_dp->detect_done = true;
4687

4688 4689
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4690 4691
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
	    sink_irq_vector != 0) {
4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702
		/* Clear interrupt source */
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

4703
out:
4704
	if (status != connector_status_connected && !intel_dp->is_mst)
4705
		intel_dp_unset_edid(intel_dp);
4706

4707
	intel_display_power_put(to_i915(dev), intel_dp->aux_power_domain);
4708
	return status;
4709 4710 4711 4712 4713 4714
}

static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4715
	enum drm_connector_status status = connector->status;
4716 4717 4718 4719

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

4720 4721
	/* If full detect is not performed yet, do a full detect */
	if (!intel_dp->detect_done)
4722
		status = intel_dp_long_pulse(intel_dp->attached_connector);
4723 4724

	intel_dp->detect_done = false;
4725

4726
	return status;
4727 4728
}

4729 4730
static void
intel_dp_force(struct drm_connector *connector)
4731
{
4732
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4733
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4734
	struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
4735

4736 4737 4738
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
	intel_dp_unset_edid(intel_dp);
4739

4740 4741
	if (connector->status != connector_status_connected)
		return;
4742

4743
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4744 4745 4746

	intel_dp_set_edid(intel_dp);

4747
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
4748 4749

	if (intel_encoder->type != INTEL_OUTPUT_EDP)
4750
		intel_encoder->type = INTEL_OUTPUT_DP;
4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct edid *edid;

	edid = intel_connector->detect_edid;
	if (edid) {
		int ret = intel_connector_update_modes(connector, edid);
		if (ret)
			return ret;
	}
4764

4765
	/* if eDP has no EDID, fall back to fixed mode */
4766 4767
	if (is_edp(intel_attached_dp(connector)) &&
	    intel_connector->panel.fixed_mode) {
4768
		struct drm_display_mode *mode;
4769 4770

		mode = drm_mode_duplicate(connector->dev,
4771
					  intel_connector->panel.fixed_mode);
4772
		if (mode) {
4773 4774 4775 4776
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
4777

4778
	return 0;
4779 4780
}

4781 4782 4783 4784
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
4785
	struct edid *edid;
4786

4787 4788
	edid = to_intel_connector(connector)->detect_edid;
	if (edid)
4789
		has_audio = drm_detect_monitor_audio(edid);
4790

4791 4792 4793
	return has_audio;
}

4794 4795 4796 4797 4798
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
4799
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4800
	struct intel_connector *intel_connector = to_intel_connector(connector);
4801 4802
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4803 4804
	int ret;

4805
	ret = drm_object_property_set_value(&connector->base, property, val);
4806 4807 4808
	if (ret)
		return ret;

4809
	if (property == dev_priv->force_audio_property) {
4810 4811 4812 4813
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
4814 4815
			return 0;

4816
		intel_dp->force_audio = i;
4817

4818
		if (i == HDMI_AUDIO_AUTO)
4819 4820
			has_audio = intel_dp_detect_audio(connector);
		else
4821
			has_audio = (i == HDMI_AUDIO_ON);
4822 4823

		if (has_audio == intel_dp->has_audio)
4824 4825
			return 0;

4826
		intel_dp->has_audio = has_audio;
4827 4828 4829
		goto done;
	}

4830
	if (property == dev_priv->broadcast_rgb_property) {
4831
		bool old_auto = intel_dp->color_range_auto;
4832
		bool old_range = intel_dp->limited_color_range;
4833

4834 4835 4836 4837 4838 4839
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
4840
			intel_dp->limited_color_range = false;
4841 4842 4843
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
4844
			intel_dp->limited_color_range = true;
4845 4846 4847 4848
			break;
		default:
			return -EINVAL;
		}
4849 4850

		if (old_auto == intel_dp->color_range_auto &&
4851
		    old_range == intel_dp->limited_color_range)
4852 4853
			return 0;

4854 4855 4856
		goto done;
	}

4857 4858 4859 4860 4861 4862
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}
4863 4864 4865 4866 4867
		if (HAS_GMCH_DISPLAY(dev_priv) &&
		    val == DRM_MODE_SCALE_CENTER) {
			DRM_DEBUG_KMS("centering not supported\n");
			return -EINVAL;
		}
4868 4869 4870 4871 4872 4873 4874 4875 4876 4877

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

4878 4879 4880
	return -EINVAL;

done:
4881 4882
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
4883 4884 4885 4886

	return 0;
}

4887 4888 4889 4890
static int
intel_dp_connector_register(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
4891 4892 4893 4894 4895
	int ret;

	ret = intel_connector_register(connector);
	if (ret)
		return ret;
4896 4897 4898 4899 4900 4901 4902 4903 4904 4905

	i915_debugfs_connector_add(connector);

	DRM_DEBUG_KMS("registering %s bus for %s\n",
		      intel_dp->aux.name, connector->kdev->kobj.name);

	intel_dp->aux.dev = connector->kdev;
	return drm_dp_aux_register(&intel_dp->aux);
}

4906 4907 4908 4909 4910 4911 4912
static void
intel_dp_connector_unregister(struct drm_connector *connector)
{
	drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
	intel_connector_unregister(connector);
}

4913
static void
4914
intel_dp_connector_destroy(struct drm_connector *connector)
4915
{
4916
	struct intel_connector *intel_connector = to_intel_connector(connector);
4917

4918
	kfree(intel_connector->detect_edid);
4919

4920 4921 4922
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

4923 4924 4925
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4926
		intel_panel_fini(&intel_connector->panel);
4927

4928
	drm_connector_cleanup(connector);
4929
	kfree(connector);
4930 4931
}

P
Paulo Zanoni 已提交
4932
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
4933
{
4934 4935
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
4936

4937
	intel_dp_mst_encoder_cleanup(intel_dig_port);
4938 4939
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4940 4941 4942 4943
		/*
		 * vdd might still be enabled do to the delayed vdd off.
		 * Make sure vdd is actually turned off here.
		 */
4944
		pps_lock(intel_dp);
4945
		edp_panel_vdd_off_sync(intel_dp);
4946 4947
		pps_unlock(intel_dp);

4948 4949 4950 4951
		if (intel_dp->edp_notifier.notifier_call) {
			unregister_reboot_notifier(&intel_dp->edp_notifier);
			intel_dp->edp_notifier.notifier_call = NULL;
		}
4952
	}
4953 4954 4955

	intel_dp_aux_fini(intel_dp);

4956
	drm_encoder_cleanup(encoder);
4957
	kfree(intel_dig_port);
4958 4959
}

4960
void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4961 4962 4963 4964 4965 4966
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	if (!is_edp(intel_dp))
		return;

4967 4968 4969 4970
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
4971
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4972
	pps_lock(intel_dp);
4973
	edp_panel_vdd_off_sync(intel_dp);
4974
	pps_unlock(intel_dp);
4975 4976
}

4977 4978 4979 4980
static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
4981
	struct drm_i915_private *dev_priv = to_i915(dev);
4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994

	lockdep_assert_held(&dev_priv->pps_mutex);

	if (!edp_have_panel_vdd(intel_dp))
		return;

	/*
	 * The VDD bit needs a power domain reference, so if the bit is
	 * already enabled when we boot or resume, grab this reference and
	 * schedule a vdd off, so we don't hold on to the reference
	 * indefinitely.
	 */
	DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4995
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
4996 4997 4998 4999

	edp_panel_vdd_schedule_off(intel_dp);
}

5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012
static enum pipe vlv_active_pipe(struct intel_dp *intel_dp)
{
	struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));

	if ((intel_dp->DP & DP_PORT_EN) == 0)
		return INVALID_PIPE;

	if (IS_CHERRYVIEW(dev_priv))
		return DP_PORT_TO_PIPE_CHV(intel_dp->DP);
	else
		return PORT_TO_PIPE(intel_dp->DP);
}

5013
void intel_dp_encoder_reset(struct drm_encoder *encoder)
5014
{
5015
	struct drm_i915_private *dev_priv = to_i915(encoder->dev);
5016 5017
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct intel_lspcon *lspcon = dp_to_lspcon(intel_dp);
5018 5019 5020

	if (!HAS_DDI(dev_priv))
		intel_dp->DP = I915_READ(intel_dp->output_reg);
5021

5022
	if (lspcon->active)
5023 5024
		lspcon_resume(lspcon);

5025 5026
	intel_dp->reset_link_params = true;

5027 5028
	pps_lock(intel_dp);

5029 5030 5031 5032 5033 5034 5035 5036
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

	if (is_edp(intel_dp)) {
		/* Reinit the power sequencer, in case BIOS did something with it. */
		intel_dp_pps_init(encoder->dev, intel_dp);
		intel_edp_panel_vdd_sanitize(intel_dp);
	}
5037 5038

	pps_unlock(intel_dp);
5039 5040
}

5041
static const struct drm_connector_funcs intel_dp_connector_funcs = {
5042
	.dpms = drm_atomic_helper_connector_dpms,
5043
	.detect = intel_dp_detect,
5044
	.force = intel_dp_force,
5045
	.fill_modes = drm_helper_probe_single_connector_modes,
5046
	.set_property = intel_dp_set_property,
5047
	.atomic_get_property = intel_connector_atomic_get_property,
5048
	.late_register = intel_dp_connector_register,
5049
	.early_unregister = intel_dp_connector_unregister,
5050
	.destroy = intel_dp_connector_destroy,
5051
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
5052
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
5053 5054 5055 5056 5057 5058 5059 5060
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
5061
	.reset = intel_dp_encoder_reset,
5062
	.destroy = intel_dp_encoder_destroy,
5063 5064
};

5065
enum irqreturn
5066 5067 5068
intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
{
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5069
	struct drm_device *dev = intel_dig_port->base.base.dev;
5070
	struct drm_i915_private *dev_priv = to_i915(dev);
5071
	enum irqreturn ret = IRQ_NONE;
5072

5073 5074
	if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
	    intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
5075
		intel_dig_port->base.type = INTEL_OUTPUT_DP;
5076

5077 5078 5079 5080 5081 5082 5083 5084 5085
	if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
		/*
		 * vdd off can generate a long pulse on eDP which
		 * would require vdd on to handle it, and thus we
		 * would end up in an endless cycle of
		 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
		 */
		DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
			      port_name(intel_dig_port->port));
5086
		return IRQ_HANDLED;
5087 5088
	}

5089 5090
	DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
		      port_name(intel_dig_port->port),
5091
		      long_hpd ? "long" : "short");
5092

5093
	if (long_hpd) {
5094
		intel_dp->reset_link_params = true;
5095 5096 5097 5098
		intel_dp->detect_done = false;
		return IRQ_NONE;
	}

5099
	intel_display_power_get(dev_priv, intel_dp->aux_power_domain);
5100

5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113
	if (intel_dp->is_mst) {
		if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
			/*
			 * If we were in MST mode, and device is not
			 * there, get out of MST mode
			 */
			DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
				      intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
			intel_dp->is_mst = false;
			drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
							intel_dp->is_mst);
			intel_dp->detect_done = false;
			goto put_power;
5114
		}
5115
	}
5116

5117 5118 5119 5120
	if (!intel_dp->is_mst) {
		if (!intel_dp_short_pulse(intel_dp)) {
			intel_dp->detect_done = false;
			goto put_power;
5121
		}
5122
	}
5123 5124 5125

	ret = IRQ_HANDLED;

5126
put_power:
5127
	intel_display_power_put(dev_priv, intel_dp->aux_power_domain);
5128 5129

	return ret;
5130 5131
}

5132
/* check the VBT to see whether the eDP is on another port */
5133
bool intel_dp_is_edp(struct drm_i915_private *dev_priv, enum port port)
5134
{
5135 5136 5137 5138
	/*
	 * eDP not supported on g4x. so bail out early just
	 * for a bit extra safety in case the VBT is bonkers.
	 */
5139
	if (INTEL_GEN(dev_priv) < 5)
5140 5141
		return false;

5142
	if (INTEL_GEN(dev_priv) < 9 && port == PORT_A)
5143 5144
		return true;

5145
	return intel_bios_is_port_edp(dev_priv, port);
5146 5147
}

5148
void
5149 5150
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
5151 5152
	struct intel_connector *intel_connector = to_intel_connector(connector);

5153
	intel_attach_force_audio_property(connector);
5154
	intel_attach_broadcast_rgb_property(connector);
5155
	intel_dp->color_range_auto = true;
5156 5157 5158

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
5159 5160
		drm_object_attach_property(
			&connector->base,
5161
			connector->dev->mode_config.scaling_mode_property,
5162 5163
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
5164
	}
5165 5166
}

5167 5168
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
5169
	intel_dp->panel_power_off_time = ktime_get_boottime();
5170 5171 5172 5173
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

5174
static void
5175 5176
intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
			   struct intel_dp *intel_dp, struct edp_power_seq *seq)
5177
{
5178
	u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
5179
	struct pps_registers regs;
5180

5181
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5182 5183 5184

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
5185
	pp_ctl = ironlake_get_pp_control(intel_dp);
5186

5187 5188
	pp_on = I915_READ(regs.pp_on);
	pp_off = I915_READ(regs.pp_off);
5189
	if (!IS_GEN9_LP(dev_priv)) {
5190 5191
		I915_WRITE(regs.pp_ctrl, pp_ctl);
		pp_div = I915_READ(regs.pp_div);
5192
	}
5193 5194

	/* Pull timing values out of registers */
5195 5196
	seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		     PANEL_POWER_UP_DELAY_SHIFT;
5197

5198 5199
	seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		  PANEL_LIGHT_ON_DELAY_SHIFT;
5200

5201 5202
	seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		  PANEL_LIGHT_OFF_DELAY_SHIFT;
5203

5204 5205
	seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		   PANEL_POWER_DOWN_DELAY_SHIFT;
5206

5207
	if (IS_GEN9_LP(dev_priv)) {
5208 5209 5210
		u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
			BXT_POWER_CYCLE_DELAY_SHIFT;
		if (tmp > 0)
5211
			seq->t11_t12 = (tmp - 1) * 1000;
5212
		else
5213
			seq->t11_t12 = 0;
5214
	} else {
5215
		seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5216
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5217
	}
5218 5219
}

I
Imre Deak 已提交
5220 5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244
static void
intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
{
	DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      state_name,
		      seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
}

static void
intel_pps_verify_state(struct drm_i915_private *dev_priv,
		       struct intel_dp *intel_dp)
{
	struct edp_power_seq hw;
	struct edp_power_seq *sw = &intel_dp->pps_delays;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);

	if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
	    hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
		DRM_ERROR("PPS state mismatch\n");
		intel_pps_dump_state("sw", sw);
		intel_pps_dump_state("hw", &hw);
	}
}

5245 5246 5247 5248
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp)
{
5249
	struct drm_i915_private *dev_priv = to_i915(dev);
5250 5251 5252 5253 5254 5255 5256 5257 5258 5259
	struct edp_power_seq cur, vbt, spec,
		*final = &intel_dp->pps_delays;

	lockdep_assert_held(&dev_priv->pps_mutex);

	/* already initialized? */
	if (final->t11_t12 != 0)
		return;

	intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
5260

I
Imre Deak 已提交
5261
	intel_pps_dump_state("cur", &cur);
5262

5263
	vbt = dev_priv->vbt.edp.pps;
5264 5265 5266 5267 5268 5269 5270 5271 5272 5273 5274 5275 5276

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

I
Imre Deak 已提交
5277
	intel_pps_dump_state("vbt", &vbt);
5278 5279 5280

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
5281
#define assign_final(field)	final->field = (max(cur.field, vbt.field) == 0 ? \
5282 5283 5284 5285 5286 5287 5288 5289 5290
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

5291
#define get_delay(field)	(DIV_ROUND_UP(final->field, 10))
5292 5293 5294 5295 5296 5297 5298
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

5299 5300 5301 5302 5303 5304
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
I
Imre Deak 已提交
5305 5306 5307 5308 5309 5310 5311 5312 5313 5314

	/*
	 * We override the HW backlight delays to 1 because we do manual waits
	 * on them. For T8, even BSpec recommends doing it. For T9, if we
	 * don't do this, we'll end up waiting for the backlight off delay
	 * twice: once when we do the manual sleep, and once when we disable
	 * the panel and wait for the PP_STATUS bit to become zero.
	 */
	final->t8 = 1;
	final->t9 = 1;
5315 5316 5317 5318
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
5319 5320
					      struct intel_dp *intel_dp,
					      bool force_disable_vdd)
5321
{
5322
	struct drm_i915_private *dev_priv = to_i915(dev);
5323
	u32 pp_on, pp_off, pp_div, port_sel = 0;
5324
	int div = dev_priv->rawclk_freq / 1000;
5325
	struct pps_registers regs;
5326
	enum port port = dp_to_dig_port(intel_dp)->port;
5327
	const struct edp_power_seq *seq = &intel_dp->pps_delays;
5328

V
Ville Syrjälä 已提交
5329
	lockdep_assert_held(&dev_priv->pps_mutex);
5330

5331
	intel_pps_get_registers(dev_priv, intel_dp, &regs);
5332

5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357
	/*
	 * On some VLV machines the BIOS can leave the VDD
	 * enabled even on power seqeuencers which aren't
	 * hooked up to any port. This would mess up the
	 * power domain tracking the first time we pick
	 * one of these power sequencers for use since
	 * edp_panel_vdd_on() would notice that the VDD was
	 * already on and therefore wouldn't grab the power
	 * domain reference. Disable VDD first to avoid this.
	 * This also avoids spuriously turning the VDD on as
	 * soon as the new power seqeuencer gets initialized.
	 */
	if (force_disable_vdd) {
		u32 pp = ironlake_get_pp_control(intel_dp);

		WARN(pp & PANEL_POWER_ON, "Panel power already on\n");

		if (pp & EDP_FORCE_VDD)
			DRM_DEBUG_KMS("VDD already on, disabling first\n");

		pp &= ~EDP_FORCE_VDD;

		I915_WRITE(regs.pp_ctrl, pp);
	}

5358
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
I
Imre Deak 已提交
5359 5360
		(seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
5361
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
5362 5363
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
5364
	if (IS_GEN9_LP(dev_priv)) {
5365
		pp_div = I915_READ(regs.pp_ctrl);
5366 5367 5368 5369 5370 5371 5372 5373
		pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
		pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
				<< BXT_POWER_CYCLE_DELAY_SHIFT);
	} else {
		pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
		pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
				<< PANEL_POWER_CYCLE_DELAY_SHIFT);
	}
5374 5375 5376

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
5377
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5378
		port_sel = PANEL_PORT_SELECT_VLV(port);
5379
	} else if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)) {
5380
		if (port == PORT_A)
5381
			port_sel = PANEL_PORT_SELECT_DPA;
5382
		else
5383
			port_sel = PANEL_PORT_SELECT_DPD;
5384 5385
	}

5386 5387
	pp_on |= port_sel;

5388 5389
	I915_WRITE(regs.pp_on, pp_on);
	I915_WRITE(regs.pp_off, pp_off);
5390
	if (IS_GEN9_LP(dev_priv))
5391
		I915_WRITE(regs.pp_ctrl, pp_div);
5392
	else
5393
		I915_WRITE(regs.pp_div, pp_div);
5394 5395

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
5396 5397
		      I915_READ(regs.pp_on),
		      I915_READ(regs.pp_off),
5398
		      IS_GEN9_LP(dev_priv) ?
5399 5400
		      (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
		      I915_READ(regs.pp_div));
5401 5402
}

5403 5404 5405
static void intel_dp_pps_init(struct drm_device *dev,
			      struct intel_dp *intel_dp)
{
5406 5407 5408
	struct drm_i915_private *dev_priv = to_i915(dev);

	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5409 5410 5411
		vlv_initial_power_sequencer_setup(intel_dp);
	} else {
		intel_dp_init_panel_power_sequencer(dev, intel_dp);
5412
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, false);
5413 5414 5415
	}
}

5416 5417
/**
 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5418
 * @dev_priv: i915 device
5419
 * @crtc_state: a pointer to the active intel_crtc_state
5420 5421 5422 5423 5424 5425 5426 5427 5428
 * @refresh_rate: RR to be programmed
 *
 * This function gets called when refresh rate (RR) has to be changed from
 * one frequency to another. Switches can be between high and low RR
 * supported by the panel or to any other RR based on media playback (in
 * this case, RR value needs to be passed from user space).
 *
 * The caller of this function needs to take a lock on dev_priv->drrs.
 */
5429 5430 5431
static void intel_dp_set_drrs_state(struct drm_i915_private *dev_priv,
				    struct intel_crtc_state *crtc_state,
				    int refresh_rate)
5432 5433
{
	struct intel_encoder *encoder;
5434 5435
	struct intel_digital_port *dig_port = NULL;
	struct intel_dp *intel_dp = dev_priv->drrs.dp;
5436
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
5437
	enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
5438 5439 5440 5441 5442 5443

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

5444 5445
	if (intel_dp == NULL) {
		DRM_DEBUG_KMS("DRRS not supported.\n");
5446 5447 5448
		return;
	}

5449
	/*
5450 5451
	 * FIXME: This needs proper synchronization with psr state for some
	 * platforms that cannot have PSR and DRRS enabled at the same time.
5452
	 */
5453

5454 5455
	dig_port = dp_to_dig_port(intel_dp);
	encoder = &dig_port->base;
5456
	intel_crtc = to_intel_crtc(encoder->base.crtc);
5457 5458 5459 5460 5461 5462

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

5463
	if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
5464 5465 5466 5467
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

5468 5469
	if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
			refresh_rate)
5470 5471
		index = DRRS_LOW_RR;

5472
	if (index == dev_priv->drrs.refresh_rate_type) {
5473 5474 5475 5476 5477
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

5478
	if (!crtc_state->base.active) {
5479 5480 5481 5482
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

5483
	if (INTEL_GEN(dev_priv) >= 8 && !IS_CHERRYVIEW(dev_priv)) {
5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494
		switch (index) {
		case DRRS_HIGH_RR:
			intel_dp_set_m_n(intel_crtc, M1_N1);
			break;
		case DRRS_LOW_RR:
			intel_dp_set_m_n(intel_crtc, M2_N2);
			break;
		case DRRS_MAX_RR:
		default:
			DRM_ERROR("Unsupported refreshrate type\n");
		}
5495 5496
	} else if (INTEL_GEN(dev_priv) > 6) {
		i915_reg_t reg = PIPECONF(crtc_state->cpu_transcoder);
5497
		u32 val;
5498

5499
		val = I915_READ(reg);
5500
		if (index > DRRS_HIGH_RR) {
5501
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5502 5503 5504
				val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val |= PIPECONF_EDP_RR_MODE_SWITCH;
5505
		} else {
5506
			if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
5507 5508 5509
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
			else
				val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
5510 5511 5512 5513
		}
		I915_WRITE(reg, val);
	}

5514 5515 5516 5517 5518
	dev_priv->drrs.refresh_rate_type = index;

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

5519 5520 5521
/**
 * intel_edp_drrs_enable - init drrs struct if supported
 * @intel_dp: DP struct
5522
 * @crtc_state: A pointer to the active crtc state.
5523 5524 5525
 *
 * Initializes frontbuffer_bits and drrs.dp
 */
5526 5527
void intel_edp_drrs_enable(struct intel_dp *intel_dp,
			   struct intel_crtc_state *crtc_state)
V
Vandana Kannan 已提交
5528 5529
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5530
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5531

5532
	if (!crtc_state->has_drrs) {
V
Vandana Kannan 已提交
5533 5534 5535 5536 5537 5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550
		DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
		return;
	}

	mutex_lock(&dev_priv->drrs.mutex);
	if (WARN_ON(dev_priv->drrs.dp)) {
		DRM_ERROR("DRRS already enabled\n");
		goto unlock;
	}

	dev_priv->drrs.busy_frontbuffer_bits = 0;

	dev_priv->drrs.dp = intel_dp;

unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
}

5551 5552 5553
/**
 * intel_edp_drrs_disable - Disable DRRS
 * @intel_dp: DP struct
5554
 * @old_crtc_state: Pointer to old crtc_state.
5555 5556
 *
 */
5557 5558
void intel_edp_drrs_disable(struct intel_dp *intel_dp,
			    struct intel_crtc_state *old_crtc_state)
V
Vandana Kannan 已提交
5559 5560
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
5561
	struct drm_i915_private *dev_priv = to_i915(dev);
V
Vandana Kannan 已提交
5562

5563
	if (!old_crtc_state->has_drrs)
V
Vandana Kannan 已提交
5564 5565 5566 5567 5568 5569 5570 5571 5572
		return;

	mutex_lock(&dev_priv->drrs.mutex);
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

	if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5573 5574
		intel_dp_set_drrs_state(dev_priv, old_crtc_state,
			intel_dp->attached_connector->panel.fixed_mode->vrefresh);
V
Vandana Kannan 已提交
5575 5576 5577 5578 5579 5580 5581

	dev_priv->drrs.dp = NULL;
	mutex_unlock(&dev_priv->drrs.mutex);

	cancel_delayed_work_sync(&dev_priv->drrs.work);
}

5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594
static void intel_edp_drrs_downclock_work(struct work_struct *work)
{
	struct drm_i915_private *dev_priv =
		container_of(work, typeof(*dev_priv), drrs.work.work);
	struct intel_dp *intel_dp;

	mutex_lock(&dev_priv->drrs.mutex);

	intel_dp = dev_priv->drrs.dp;

	if (!intel_dp)
		goto unlock;

5595
	/*
5596 5597
	 * The delayed work can race with an invalidate hence we need to
	 * recheck.
5598 5599
	 */

5600 5601
	if (dev_priv->drrs.busy_frontbuffer_bits)
		goto unlock;
5602

5603 5604 5605 5606 5607 5608
	if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR) {
		struct drm_crtc *crtc = dp_to_dig_port(intel_dp)->base.base.crtc;

		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			intel_dp->attached_connector->panel.downclock_mode->vrefresh);
	}
5609

5610 5611
unlock:
	mutex_unlock(&dev_priv->drrs.mutex);
5612 5613
}

5614
/**
5615
 * intel_edp_drrs_invalidate - Disable Idleness DRRS
5616
 * @dev_priv: i915 device
5617 5618
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5619 5620
 * This function gets called everytime rendering on the given planes start.
 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
5621 5622 5623
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5624 5625
void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
			       unsigned int frontbuffer_bits)
5626 5627 5628 5629
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5630
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5631 5632
		return;

5633
	cancel_delayed_work(&dev_priv->drrs.work);
5634

5635
	mutex_lock(&dev_priv->drrs.mutex);
5636 5637 5638 5639 5640
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5641 5642 5643
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;

5644 5645 5646
	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
	dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;

5647
	/* invalidate means busy screen hence upclock */
5648
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5649 5650
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
			dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5651 5652 5653 5654

	mutex_unlock(&dev_priv->drrs.mutex);
}

5655
/**
5656
 * intel_edp_drrs_flush - Restart Idleness DRRS
5657
 * @dev_priv: i915 device
5658 5659
 * @frontbuffer_bits: frontbuffer plane tracking bits
 *
5660 5661 5662 5663
 * This function gets called every time rendering on the given planes has
 * completed or flip on a crtc is completed. So DRRS should be upclocked
 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
 * if no other planes are dirty.
5664 5665 5666
 *
 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
 */
5667 5668
void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
			  unsigned int frontbuffer_bits)
5669 5670 5671 5672
{
	struct drm_crtc *crtc;
	enum pipe pipe;

5673
	if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
5674 5675
		return;

5676
	cancel_delayed_work(&dev_priv->drrs.work);
5677

5678
	mutex_lock(&dev_priv->drrs.mutex);
5679 5680 5681 5682 5683
	if (!dev_priv->drrs.dp) {
		mutex_unlock(&dev_priv->drrs.mutex);
		return;
	}

5684 5685
	crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
	pipe = to_intel_crtc(crtc)->pipe;
5686 5687

	frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5688 5689
	dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;

5690
	/* flush means busy screen hence upclock */
5691
	if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5692 5693
		intel_dp_set_drrs_state(dev_priv, to_intel_crtc(crtc)->config,
				dev_priv->drrs.dp->attached_connector->panel.fixed_mode->vrefresh);
5694 5695 5696 5697 5698 5699

	/*
	 * flush also means no more activity hence schedule downclock, if all
	 * other fbs are quiescent too
	 */
	if (!dev_priv->drrs.busy_frontbuffer_bits)
5700 5701 5702 5703 5704
		schedule_delayed_work(&dev_priv->drrs.work,
				msecs_to_jiffies(1000));
	mutex_unlock(&dev_priv->drrs.mutex);
}

5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721 5722 5723 5724 5725 5726 5727
/**
 * DOC: Display Refresh Rate Switching (DRRS)
 *
 * Display Refresh Rate Switching (DRRS) is a power conservation feature
 * which enables swtching between low and high refresh rates,
 * dynamically, based on the usage scenario. This feature is applicable
 * for internal panels.
 *
 * Indication that the panel supports DRRS is given by the panel EDID, which
 * would list multiple refresh rates for one resolution.
 *
 * DRRS is of 2 types - static and seamless.
 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
 * (may appear as a blink on screen) and is used in dock-undock scenario.
 * Seamless DRRS involves changing RR without any visual effect to the user
 * and can be used during normal system usage. This is done by programming
 * certain registers.
 *
 * Support for static/seamless DRRS may be indicated in the VBT based on
 * inputs from the panel spec.
 *
 * DRRS saves power by switching to low RR based on usage scenarios.
 *
D
Daniel Vetter 已提交
5728 5729 5730 5731 5732 5733 5734 5735
 * The implementation is based on frontbuffer tracking implementation.  When
 * there is a disturbance on the screen triggered by user activity or a periodic
 * system activity, DRRS is disabled (RR is changed to high RR).  When there is
 * no movement on screen, after a timeout of 1 second, a switch to low RR is
 * made.
 *
 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
 * and intel_edp_drrs_flush() are called.
5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754
 *
 * DRRS can be further extended to support other internal panels and also
 * the scenario of video playback wherein RR is set based on the rate
 * requested by userspace.
 */

/**
 * intel_dp_drrs_init - Init basic DRRS work and mutex.
 * @intel_connector: eDP connector
 * @fixed_mode: preferred mode of panel
 *
 * This function is  called only once at driver load to initialize basic
 * DRRS stuff.
 *
 * Returns:
 * Downclock mode if panel supports it, else return NULL.
 * DRRS support is determined by the presence of downclock mode (apart
 * from VBT setting).
 */
5755
static struct drm_display_mode *
5756 5757
intel_dp_drrs_init(struct intel_connector *intel_connector,
		struct drm_display_mode *fixed_mode)
5758 5759
{
	struct drm_connector *connector = &intel_connector->base;
5760
	struct drm_device *dev = connector->dev;
5761
	struct drm_i915_private *dev_priv = to_i915(dev);
5762 5763
	struct drm_display_mode *downclock_mode = NULL;

5764 5765 5766
	INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
	mutex_init(&dev_priv->drrs.mutex);

5767
	if (INTEL_GEN(dev_priv) <= 6) {
5768 5769 5770 5771 5772
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
5773
		DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
5774 5775 5776 5777
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
5778
					(dev_priv, fixed_mode, connector);
5779 5780

	if (!downclock_mode) {
5781
		DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
5782 5783 5784
		return NULL;
	}

5785
	dev_priv->drrs.type = dev_priv->vbt.drrs_type;
5786

5787
	dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
5788
	DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
5789 5790 5791
	return downclock_mode;
}

5792
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
5793
				     struct intel_connector *intel_connector)
5794 5795 5796
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
5797 5798
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5799
	struct drm_i915_private *dev_priv = to_i915(dev);
5800
	struct drm_display_mode *fixed_mode = NULL;
5801
	struct drm_display_mode *downclock_mode = NULL;
5802 5803 5804
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;
5805
	enum pipe pipe = INVALID_PIPE;
5806 5807 5808 5809

	if (!is_edp(intel_dp))
		return true;

5810 5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822
	/*
	 * On IBX/CPT we may get here with LVDS already registered. Since the
	 * driver uses the only internal power sequencer available for both
	 * eDP and LVDS bail out early in this case to prevent interfering
	 * with an already powered-on LVDS power sequencer.
	 */
	if (intel_get_lvds_encoder(dev)) {
		WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
		DRM_INFO("LVDS was detected, not registering eDP\n");

		return false;
	}

5823
	pps_lock(intel_dp);
5824 5825

	intel_dp_init_panel_power_timestamps(intel_dp);
5826
	intel_dp_pps_init(dev, intel_dp);
5827
	intel_edp_panel_vdd_sanitize(intel_dp);
5828

5829
	pps_unlock(intel_dp);
5830

5831
	/* Cache DPCD and EDID for edp. */
5832
	has_dpcd = intel_edp_init_dpcd(intel_dp);
5833

5834
	if (!has_dpcd) {
5835 5836
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
5837
		goto out_vdd_off;
5838 5839
	}

5840
	mutex_lock(&dev->mode_config.mutex);
5841
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
5842 5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
5860 5861
			downclock_mode = intel_dp_drrs_init(
						intel_connector, fixed_mode);
5862 5863 5864 5865 5866 5867 5868 5869
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
5870
		if (fixed_mode) {
5871
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5872 5873 5874
			connector->display_info.width_mm = fixed_mode->width_mm;
			connector->display_info.height_mm = fixed_mode->height_mm;
		}
5875
	}
5876
	mutex_unlock(&dev->mode_config.mutex);
5877

5878
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
5879 5880
		intel_dp->edp_notifier.notifier_call = edp_notify_handler;
		register_reboot_notifier(&intel_dp->edp_notifier);
5881 5882 5883 5884 5885 5886

		/*
		 * Figure out the current pipe for the initial backlight setup.
		 * If the current pipe isn't valid, try the PPS pipe, and if that
		 * fails just assume pipe A.
		 */
5887
		pipe = vlv_active_pipe(intel_dp);
5888 5889 5890 5891 5892 5893 5894 5895 5896

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = intel_dp->pps_pipe;

		if (pipe != PIPE_A && pipe != PIPE_B)
			pipe = PIPE_A;

		DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
			      pipe_name(pipe));
5897 5898
	}

5899
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
5900
	intel_connector->panel.backlight.power = intel_edp_backlight_power;
5901
	intel_panel_setup_backlight(connector, pipe);
5902 5903

	return true;
5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914 5915

out_vdd_off:
	cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
	/*
	 * vdd might still be enabled do to the delayed vdd off.
	 * Make sure vdd is actually turned off here.
	 */
	pps_lock(intel_dp);
	edp_panel_vdd_off_sync(intel_dp);
	pps_unlock(intel_dp);

	return false;
5916 5917
}

5918
/* Set up the hotplug pin and aux power domain. */
5919 5920 5921 5922
static void
intel_dp_init_connector_port_info(struct intel_digital_port *intel_dig_port)
{
	struct intel_encoder *encoder = &intel_dig_port->base;
5923
	struct intel_dp *intel_dp = &intel_dig_port->dp;
5924 5925 5926 5927

	switch (intel_dig_port->port) {
	case PORT_A:
		encoder->hpd_pin = HPD_PORT_A;
5928
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_A;
5929 5930 5931
		break;
	case PORT_B:
		encoder->hpd_pin = HPD_PORT_B;
5932
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_B;
5933 5934 5935
		break;
	case PORT_C:
		encoder->hpd_pin = HPD_PORT_C;
5936
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_C;
5937 5938 5939
		break;
	case PORT_D:
		encoder->hpd_pin = HPD_PORT_D;
5940
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5941 5942 5943
		break;
	case PORT_E:
		encoder->hpd_pin = HPD_PORT_E;
5944 5945 5946

		/* FIXME: Check VBT for actual wiring of PORT E */
		intel_dp->aux_power_domain = POWER_DOMAIN_AUX_D;
5947 5948 5949 5950 5951 5952
		break;
	default:
		MISSING_CASE(intel_dig_port->port);
	}
}

5953
bool
5954 5955
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
5956
{
5957 5958 5959 5960
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
5961
	struct drm_i915_private *dev_priv = to_i915(dev);
5962
	enum port port = intel_dig_port->port;
5963
	int type;
5964

5965 5966 5967 5968 5969
	if (WARN(intel_dig_port->max_lanes < 1,
		 "Not enough lanes (%d) for DP on port %c\n",
		 intel_dig_port->max_lanes, port_name(port)))
		return false;

5970 5971
	intel_dp_set_source_rates(intel_dp);

5972
	intel_dp->reset_link_params = true;
5973
	intel_dp->pps_pipe = INVALID_PIPE;
5974
	intel_dp->active_pipe = INVALID_PIPE;
5975

5976
	/* intel_dp vfuncs */
5977
	if (INTEL_GEN(dev_priv) >= 9)
5978
		intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5979
	else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
5980
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5981
	else if (HAS_PCH_SPLIT(dev_priv))
5982 5983
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
5984
		intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
5985

5986
	if (INTEL_GEN(dev_priv) >= 9)
5987 5988
		intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
	else
5989
		intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
5990

5991
	if (HAS_DDI(dev_priv))
5992 5993
		intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;

5994 5995
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
5996
	intel_dp->attached_connector = intel_connector;
5997

5998
	if (intel_dp_is_edp(dev_priv, port))
5999
		type = DRM_MODE_CONNECTOR_eDP;
6000 6001
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
6002

6003 6004 6005
	if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
		intel_dp->active_pipe = vlv_active_pipe(intel_dp);

6006 6007 6008 6009 6010 6011 6012 6013
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

6014
	/* eDP only on port B and/or C on vlv/chv */
6015
	if (WARN_ON((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
6016
		    is_edp(intel_dp) && port != PORT_B && port != PORT_C))
6017 6018
		return false;

6019 6020 6021 6022
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

6023
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
6024 6025 6026 6027 6028
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

6029 6030
	intel_dp_init_connector_port_info(intel_dig_port);

6031
	intel_dp_aux_init(intel_dp);
6032

6033
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
6034
			  edp_panel_vdd_work);
6035

6036
	intel_connector_attach_encoder(intel_connector, intel_encoder);
6037

6038
	if (HAS_DDI(dev_priv))
6039 6040 6041 6042
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;

6043
	/* init MST on ports that can support it */
6044
	if (HAS_DP_MST(dev_priv) && !is_edp(intel_dp) &&
6045 6046 6047
	    (port == PORT_B || port == PORT_C || port == PORT_D))
		intel_dp_mst_encoder_init(intel_dig_port,
					  intel_connector->base.base.id);
6048

6049
	if (!intel_edp_init_connector(intel_dp, intel_connector)) {
6050 6051 6052
		intel_dp_aux_fini(intel_dp);
		intel_dp_mst_encoder_cleanup(intel_dig_port);
		goto fail;
6053
	}
6054

6055 6056
	intel_dp_add_properties(intel_dp, connector);

6057 6058 6059 6060
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
6061
	if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) {
6062 6063 6064
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
6065 6066

	return true;
6067 6068 6069 6070 6071

fail:
	drm_connector_cleanup(connector);

	return false;
6072
}
6073

6074
bool intel_dp_init(struct drm_i915_private *dev_priv,
6075 6076
		   i915_reg_t output_reg,
		   enum port port)
6077 6078 6079 6080 6081 6082
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

6083
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
6084
	if (!intel_dig_port)
6085
		return false;
6086

6087
	intel_connector = intel_connector_alloc();
S
Sudip Mukherjee 已提交
6088 6089
	if (!intel_connector)
		goto err_connector_alloc;
6090 6091 6092 6093

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

6094 6095 6096
	if (drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
			     &intel_dp_enc_funcs, DRM_MODE_ENCODER_TMDS,
			     "DP %c", port_name(port)))
S
Sudip Mukherjee 已提交
6097
		goto err_encoder_init;
6098

6099
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
6100 6101
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
6102
	intel_encoder->get_config = intel_dp_get_config;
6103
	intel_encoder->suspend = intel_dp_encoder_suspend;
6104
	if (IS_CHERRYVIEW(dev_priv)) {
6105
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
6106 6107
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6108
		intel_encoder->post_disable = chv_post_disable_dp;
6109
		intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
6110
	} else if (IS_VALLEYVIEW(dev_priv)) {
6111
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
6112 6113
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
6114
		intel_encoder->post_disable = vlv_post_disable_dp;
6115
	} else {
6116 6117
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
6118
		if (INTEL_GEN(dev_priv) >= 5)
6119
			intel_encoder->post_disable = ilk_post_disable_dp;
6120
	}
6121

6122
	intel_dig_port->port = port;
6123
	intel_dig_port->dp.output_reg = output_reg;
6124
	intel_dig_port->max_lanes = 4;
6125

6126
	intel_encoder->type = INTEL_OUTPUT_DP;
6127
	intel_encoder->power_domain = intel_port_to_power_domain(port);
6128
	if (IS_CHERRYVIEW(dev_priv)) {
6129 6130 6131 6132 6133 6134 6135
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
6136
	intel_encoder->cloneable = 0;
6137
	intel_encoder->port = port;
6138

6139
	intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
6140
	dev_priv->hotplug.irq_port[port] = intel_dig_port;
6141

S
Sudip Mukherjee 已提交
6142 6143 6144
	if (!intel_dp_init_connector(intel_dig_port, intel_connector))
		goto err_init_connector;

6145
	return true;
S
Sudip Mukherjee 已提交
6146 6147 6148

err_init_connector:
	drm_encoder_cleanup(encoder);
S
Sudip Mukherjee 已提交
6149
err_encoder_init:
S
Sudip Mukherjee 已提交
6150 6151 6152
	kfree(intel_connector);
err_connector_alloc:
	kfree(intel_dig_port);
6153
	return false;
6154
}
6155 6156 6157

void intel_dp_mst_suspend(struct drm_device *dev)
{
6158
	struct drm_i915_private *dev_priv = to_i915(dev);
6159 6160 6161 6162
	int i;

	/* disable MST */
	for (i = 0; i < I915_MAX_PORTS; i++) {
6163
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6164 6165

		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
6166 6167
			continue;

6168 6169
		if (intel_dig_port->dp.is_mst)
			drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
6170 6171 6172 6173 6174
	}
}

void intel_dp_mst_resume(struct drm_device *dev)
{
6175
	struct drm_i915_private *dev_priv = to_i915(dev);
6176 6177 6178
	int i;

	for (i = 0; i < I915_MAX_PORTS; i++) {
6179
		struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
6180
		int ret;
6181

6182 6183
		if (!intel_dig_port || !intel_dig_port->dp.can_mst)
			continue;
6184

6185 6186 6187
		ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
		if (ret)
			intel_dp_check_mst_status(&intel_dig_port->dp);
6188 6189
	}
}