chip.c 138.9 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/platform_data/mv88e6xxx.h>
32
#include <linux/netdevice.h>
33
#include <linux/gpio/consumer.h>
34
#include <linux/phy.h>
35
#include <linux/phylink.h>
36
#include <net/dsa.h>
37

38
#include "chip.h"
39
#include "global1.h"
40
#include "global2.h"
41
#include "hwtstamp.h"
42
#include "phy.h"
43
#include "port.h"
44
#include "ptp.h"
45
#include "serdes.h"
46

47
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
48
{
49 50
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
51 52 53 54
		dump_stack();
	}
}

55 56 57 58 59 60 61 62 63 64
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
65
 */
66

67
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
68 69
			      int addr, int reg, u16 *val)
{
70
	if (!chip->smi_ops)
71 72
		return -EOPNOTSUPP;

73
	return chip->smi_ops->read(chip, addr, reg, val);
74 75
}

76
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
77 78
			       int addr, int reg, u16 val)
{
79
	if (!chip->smi_ops)
80 81
		return -EOPNOTSUPP;

82
	return chip->smi_ops->write(chip, addr, reg, val);
83 84
}

85
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
86 87 88 89
					  int addr, int reg, u16 *val)
{
	int ret;

90
	ret = mdiobus_read_nested(chip->bus, addr, reg);
91 92 93 94 95 96 97 98
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

99
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
100 101 102 103
					   int addr, int reg, u16 val)
{
	int ret;

104
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
105 106 107 108 109 110
	if (ret < 0)
		return ret;

	return 0;
}

111
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
112 113 114 115
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

116
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
117 118 119 120 121
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
122
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
123 124 125
		if (ret < 0)
			return ret;

126
		if ((ret & SMI_CMD_BUSY) == 0)
127 128 129 130 131 132
			return 0;
	}

	return -ETIMEDOUT;
}

133
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
134
					 int addr, int reg, u16 *val)
135 136 137
{
	int ret;

138
	/* Wait for the bus to become free. */
139
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
140 141 142
	if (ret < 0)
		return ret;

143
	/* Transmit the read command. */
144
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
145
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Wait for the read command to complete. */
150
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
151 152 153
	if (ret < 0)
		return ret;

154
	/* Read the data. */
155
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
156 157 158
	if (ret < 0)
		return ret;

159
	*val = ret & 0xffff;
160

161
	return 0;
162 163
}

164
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
165
					  int addr, int reg, u16 val)
166 167 168
{
	int ret;

169
	/* Wait for the bus to become free. */
170
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the data to write. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
176 177 178
	if (ret < 0)
		return ret;

179
	/* Transmit the write command. */
180
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
181
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
182 183 184
	if (ret < 0)
		return ret;

185
	/* Wait for the write command to complete. */
186
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
187 188 189 190 191 192
	if (ret < 0)
		return ret;

	return 0;
}

193
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
194 195 196 197
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

198
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
199 200 201
{
	int err;

202
	assert_reg_lock(chip);
203

204
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
205 206 207
	if (err)
		return err;

208
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
209 210 211 212 213
		addr, reg, *val);

	return 0;
}

214
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
215
{
216 217
	int err;

218
	assert_reg_lock(chip);
219

220
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
221 222 223
	if (err)
		return err;

224
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
225 226
		addr, reg, val);

227 228 229
	return 0;
}

230
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
231 232 233 234 235 236 237 238 239 240 241
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

258
static irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip)
259 260 261 262 263
{
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
264
	u16 ctl1;
265 266 267
	int err;

	mutex_lock(&chip->reg_lock);
268
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
269 270 271 272 273
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

274 275 276 277 278 279 280 281
	do {
		for (n = 0; n < chip->g1_irq.nirqs; ++n) {
			if (reg & (1 << n)) {
				sub_irq = irq_find_mapping(chip->g1_irq.domain,
							   n);
				handle_nested_irq(sub_irq);
				++nhandled;
			}
282
		}
283 284 285 286 287 288 289 290 291 292 293 294 295

		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1);
		if (err)
			goto unlock;
		err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
unlock:
		mutex_unlock(&chip->reg_lock);
		if (err)
			goto out;
		ctl1 &= GENMASK(chip->g1_irq.nirqs, 0);
	} while (reg & ctl1);

296 297 298 299
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

300 301 302 303 304 305 306
static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;

	return mv88e6xxx_g1_irq_thread_work(chip);
}

307 308 309 310 311 312 313 314 315 316 317 318 319 320
static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

321
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
322 323 324 325 326 327
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

328
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
329 330 331 332 333 334 335
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

336
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

362
/* To be called with reg_lock held */
363
static void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip)
364 365
{
	int irq, virq;
366 367
	u16 mask;

368
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
369
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
370
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
371

372
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
373
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
374 375 376
		irq_dispose_mapping(virq);
	}

377
	irq_domain_remove(chip->g1_irq.domain);
378 379
}

380 381
static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
382 383 384 385
	/*
	 * free_irq must be called without reg_lock taken because the irq
	 * handler takes this lock, too.
	 */
386
	free_irq(chip->irq, chip);
387 388 389 390

	mutex_lock(&chip->reg_lock);
	mv88e6xxx_g1_irq_free_common(chip);
	mutex_unlock(&chip->reg_lock);
391 392 393
}

static int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip)
394
{
395 396
	int err, irq, virq;
	u16 reg, mask;
397 398 399 400 401 402 403 404 405 406 407 408 409 410

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

411
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
412
	if (err)
413
		goto out_mapping;
414

415
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
416

417
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
418
	if (err)
419
		goto out_disable;
420 421

	/* Reading the interrupt status clears (most of) them */
422
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
423
	if (err)
424
		goto out_disable;
425 426 427

	return 0;

428
out_disable:
429
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
430
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
431 432 433 434 435 436 437 438

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
439 440 441 442

	return err;
}

443 444
static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
445 446
	static struct lock_class_key lock_key;
	static struct lock_class_key request_key;
447 448 449 450 451 452
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

453 454 455 456 457 458
	/* These lock classes tells lockdep that global 1 irqs are in
	 * a different category than their parent GPIO, so it won't
	 * report false recursion.
	 */
	irq_set_lockdep_class(chip->irq, &lock_key, &request_key);

459 460
	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
461
				   IRQF_ONESHOT,
462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
				   dev_name(chip->dev), chip);
	if (err)
		mv88e6xxx_g1_irq_free_common(chip);

	return err;
}

static void mv88e6xxx_irq_poll(struct kthread_work *work)
{
	struct mv88e6xxx_chip *chip = container_of(work,
						   struct mv88e6xxx_chip,
						   irq_poll_work.work);
	mv88e6xxx_g1_irq_thread_work(chip);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));
}

static int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_g1_irq_setup_common(chip);
	if (err)
		return err;

	kthread_init_delayed_work(&chip->irq_poll_work,
				  mv88e6xxx_irq_poll);

	chip->kworker = kthread_create_worker(0, dev_name(chip->dev));
	if (IS_ERR(chip->kworker))
		return PTR_ERR(chip->kworker);

	kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work,
				   msecs_to_jiffies(100));

	return 0;
}

static void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip)
{
	kthread_cancel_delayed_work_sync(&chip->irq_poll_work);
	kthread_destroy_worker(chip->kworker);
505 506 507 508

	mutex_lock(&chip->reg_lock);
	mv88e6xxx_g1_irq_free_common(chip);
	mutex_unlock(&chip->reg_lock);
509 510
}

511
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
512
{
513
	int i;
514

515
	for (i = 0; i < 16; i++) {
516 517 518 519 520 521 522 523 524 525 526 527 528
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

529
	dev_err(chip->dev, "Timeout while waiting for switch\n");
530 531 532
	return -ETIMEDOUT;
}

533
/* Indirect write to single pointer-data register with an Update bit */
534
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
535 536
{
	u16 val;
537
	int err;
538 539

	/* Wait until the previous operation is completed */
540 541 542
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
543 544 545 546 547 548 549

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

550
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
551
				    int link, int speed, int duplex, int pause,
552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

570 571 572 573 574 575
	if (chip->info->ops->port_set_pause) {
		err = chip->info->ops->port_set_pause(chip, port, pause);
		if (err)
			goto restore_link;
	}

576 577 578 579 580 581 582 583 584 585 586 587
	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

588 589 590 591 592 593
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

594 595 596
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
597
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
598 599 600 601

	return err;
}

602 603 604 605
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
606 607
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
608
{
V
Vivien Didelot 已提交
609
	struct mv88e6xxx_chip *chip = ds->priv;
610
	int err;
611 612 613 614

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

615
	mutex_lock(&chip->reg_lock);
616
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
617 618
				       phydev->duplex, phydev->pause,
				       phydev->interface);
619
	mutex_unlock(&chip->reg_lock);
620 621

	if (err && err != -EOPNOTSUPP)
622
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
623 624
}

625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
static void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (!phy_interface_mode_is_8023z(state->interface)) {
		/* 10M and 100M are only supported in non-802.3z mode */
		phylink_set(mask, 10baseT_Half);
		phylink_set(mask, 10baseT_Full);
		phylink_set(mask, 100baseT_Half);
		phylink_set(mask, 100baseT_Full);
	}
}

static void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* FIXME: if the port is in 1000Base-X mode, then it only supports
	 * 1000M FD speeds.  In this case, CMODE will indicate 5.
	 */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port,
				       unsigned long *mask,
				       struct phylink_link_state *state)
{
	if (port >= 9)
		phylink_set(mask, 2500baseX_Full);

	/* No ethtool bits for 200Mbps */
	phylink_set(mask, 1000baseT_Full);
	phylink_set(mask, 1000baseX_Full);

	mv88e6065_phylink_validate(chip, port, mask, state);
}

static void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port,
					unsigned long *mask,
					struct phylink_link_state *state)
{
	if (port >= 9) {
		phylink_set(mask, 10000baseT_Full);
		phylink_set(mask, 10000baseKR_Full);
	}

	mv88e6390_phylink_validate(chip, port, mask, state);
}

688 689 690 691
static void mv88e6xxx_validate(struct dsa_switch *ds, int port,
			       unsigned long *supported,
			       struct phylink_link_state *state)
{
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
	__ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
	struct mv88e6xxx_chip *chip = ds->priv;

	/* Allow all the expected bits */
	phylink_set(mask, Autoneg);
	phylink_set(mask, Pause);
	phylink_set_port_modes(mask);

	if (chip->info->ops->phylink_validate)
		chip->info->ops->phylink_validate(chip, port, mask, state);

	bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS);
	bitmap_and(state->advertising, state->advertising, mask,
		   __ETHTOOL_LINK_MODE_MASK_NBITS);

	/* We can only operate at 2500BaseX or 1000BaseX.  If requested
	 * to advertise both, only report advertising at 2500BaseX.
	 */
	phylink_helper_basex_speed(state);
711 712 713 714 715 716 717 718 719
}

static int mv88e6xxx_link_state(struct dsa_switch *ds, int port,
				struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
720 721 722 723
	if (chip->info->ops->port_link_state)
		err = chip->info->ops->port_link_state(chip, port, state);
	else
		err = -EOPNOTSUPP;
724 725 726 727 728 729 730 731 732 733
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_mac_config(struct dsa_switch *ds, int port,
				 unsigned int mode,
				 const struct phylink_link_state *state)
{
	struct mv88e6xxx_chip *chip = ds->priv;
734
	int speed, duplex, link, pause, err;
735 736 737 738 739 740 741 742 743 744 745 746 747

	if (mode == MLO_AN_PHY)
		return;

	if (mode == MLO_AN_FIXED) {
		link = LINK_FORCED_UP;
		speed = state->speed;
		duplex = state->duplex;
	} else {
		speed = SPEED_UNFORCED;
		duplex = DUPLEX_UNFORCED;
		link = LINK_UNFORCED;
	}
748
	pause = !!phylink_test(state->advertising, Pause);
749 750

	mutex_lock(&chip->reg_lock);
751
	err = mv88e6xxx_port_setup_mac(chip, port, link, speed, duplex, pause,
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787
				       state->interface);
	mutex_unlock(&chip->reg_lock);

	if (err && err != -EOPNOTSUPP)
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
}

static void mv88e6xxx_mac_link_force(struct dsa_switch *ds, int port, int link)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->port_set_link(chip, port, link);
	mutex_unlock(&chip->reg_lock);

	if (err)
		dev_err(chip->dev, "p%d: failed to force MAC link\n", port);
}

static void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port,
				    unsigned int mode,
				    phy_interface_t interface)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_DOWN);
}

static void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port,
				  unsigned int mode, phy_interface_t interface,
				  struct phy_device *phydev)
{
	if (mode == MLO_AN_FIXED)
		mv88e6xxx_mac_link_force(ds, port, LINK_FORCED_UP);
}

788
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
789
{
790 791
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
792

793
	return chip->info->ops->stats_snapshot(chip, port);
794 795
}

796
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
856 857
};

858
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
859
					    struct mv88e6xxx_hw_stat *s,
860 861
					    int port, u16 bank1_select,
					    u16 histogram)
862 863 864
{
	u32 low;
	u32 high = 0;
865
	u16 reg = 0;
866
	int err;
867 868
	u64 value;

869
	switch (s->type) {
870
	case STATS_TYPE_PORT:
871 872
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
873
			return U64_MAX;
874

875
		low = reg;
876
		if (s->size == 4) {
877 878
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
879
				return U64_MAX;
880
			low |= ((u32)reg) << 16;
881
		}
882
		break;
883
	case STATS_TYPE_BANK1:
884
		reg = bank1_select;
885 886
		/* fall through */
	case STATS_TYPE_BANK0:
887
		reg |= s->reg | histogram;
888
		mv88e6xxx_g1_stats_read(chip, reg, &low);
889
		if (s->size == 8)
890
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
891 892
		break;
	default:
893
		return U64_MAX;
894
	}
895
	value = (((u64)high) << 32) | low;
896 897 898
	return value;
}

899 900
static int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data, int types)
901
{
902 903
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
904

905 906
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
907
		if (stat->type & types) {
908 909 910 911
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
912
	}
913 914

	return j;
915 916
}

917 918
static int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
919
{
920 921
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_PORT);
922 923
}

924 925
static int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
				       uint8_t *data)
926
{
927 928
	return mv88e6xxx_stats_get_strings(chip, data,
					   STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
929 930
}

931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948
static const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = {
	"atu_member_violation",
	"atu_miss_violation",
	"atu_full_violation",
	"vtu_member_violation",
	"vtu_miss_violation",
};

static void mv88e6xxx_atu_vtu_get_strings(uint8_t *data)
{
	unsigned int i;

	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++)
		strlcpy(data + i * ETH_GSTRING_LEN,
			mv88e6xxx_atu_vtu_stats_strings[i],
			ETH_GSTRING_LEN);
}

949
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
950
				  u32 stringset, uint8_t *data)
951
{
V
Vivien Didelot 已提交
952
	struct mv88e6xxx_chip *chip = ds->priv;
953
	int count = 0;
954

955 956 957
	if (stringset != ETH_SS_STATS)
		return;

958 959
	mutex_lock(&chip->reg_lock);

960
	if (chip->info->ops->stats_get_strings)
961 962 963 964
		count = chip->info->ops->stats_get_strings(chip, data);

	if (chip->info->ops->serdes_get_strings) {
		data += count * ETH_GSTRING_LEN;
965
		count = chip->info->ops->serdes_get_strings(chip, port, data);
966
	}
967

968 969 970
	data += count * ETH_GSTRING_LEN;
	mv88e6xxx_atu_vtu_get_strings(data);

971
	mutex_unlock(&chip->reg_lock);
972 973 974 975 976
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
977 978 979 980 981
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
982
		if (stat->type & types)
983 984 985
			j++;
	}
	return j;
986 987
}

988 989 990 991 992 993 994 995 996 997 998 999
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

1000
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset)
1001 1002
{
	struct mv88e6xxx_chip *chip = ds->priv;
1003 1004
	int serdes_count = 0;
	int count = 0;
1005

1006 1007 1008
	if (sset != ETH_SS_STATS)
		return 0;

1009
	mutex_lock(&chip->reg_lock);
1010
	if (chip->info->ops->stats_get_sset_count)
1011 1012 1013 1014 1015 1016 1017
		count = chip->info->ops->stats_get_sset_count(chip);
	if (count < 0)
		goto out;

	if (chip->info->ops->serdes_get_sset_count)
		serdes_count = chip->info->ops->serdes_get_sset_count(chip,
								      port);
1018
	if (serdes_count < 0) {
1019
		count = serdes_count;
1020 1021 1022 1023 1024
		goto out;
	}
	count += serdes_count;
	count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings);

1025
out:
1026
	mutex_unlock(&chip->reg_lock);
1027

1028
	return count;
1029 1030
}

1031 1032 1033
static int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data, int types,
				     u16 bank1_select, u16 histogram)
1034 1035 1036 1037 1038 1039 1040
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
1041
			mutex_lock(&chip->reg_lock);
1042 1043 1044
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
1045 1046
			mutex_unlock(&chip->reg_lock);

1047 1048 1049
			j++;
		}
	}
1050
	return j;
1051 1052
}

1053 1054
static int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1055 1056
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1057
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
1058
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1059 1060
}

1061 1062
static int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1063 1064
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
1065
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1066 1067
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
1068 1069
}

1070 1071
static int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				     uint64_t *data)
1072 1073 1074
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
1075 1076
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
1077 1078
}

1079 1080 1081 1082 1083 1084 1085 1086 1087 1088
static void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port,
					uint64_t *data)
{
	*data++ = chip->ports[port].atu_member_violation;
	*data++ = chip->ports[port].atu_miss_violation;
	*data++ = chip->ports[port].atu_full_violation;
	*data++ = chip->ports[port].vtu_member_violation;
	*data++ = chip->ports[port].vtu_miss_violation;
}

1089 1090 1091
static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
1092 1093
	int count = 0;

1094
	if (chip->info->ops->stats_get_stats)
1095 1096
		count = chip->info->ops->stats_get_stats(chip, port, data);

1097
	mutex_lock(&chip->reg_lock);
1098 1099
	if (chip->info->ops->serdes_get_stats) {
		data += count;
1100
		count = chip->info->ops->serdes_get_stats(chip, port, data);
1101
	}
1102 1103 1104
	data += count;
	mv88e6xxx_atu_vtu_get_stats(chip, port, data);
	mutex_unlock(&chip->reg_lock);
1105 1106
}

1107 1108
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1109
{
V
Vivien Didelot 已提交
1110
	struct mv88e6xxx_chip *chip = ds->priv;
1111 1112
	int ret;

1113
	mutex_lock(&chip->reg_lock);
1114

1115
	ret = mv88e6xxx_stats_snapshot(chip, port);
1116 1117 1118
	mutex_unlock(&chip->reg_lock);

	if (ret < 0)
1119
		return;
1120 1121

	mv88e6xxx_get_stats(chip, port, data);
1122

1123 1124
}

1125
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1126 1127 1128 1129
{
	return 32 * sizeof(u16);
}

1130 1131
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1132
{
V
Vivien Didelot 已提交
1133
	struct mv88e6xxx_chip *chip = ds->priv;
1134 1135
	int err;
	u16 reg;
1136 1137 1138 1139 1140 1141 1142
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1143
	mutex_lock(&chip->reg_lock);
1144

1145 1146
	for (i = 0; i < 32; i++) {

1147 1148 1149
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1150
	}
1151

1152
	mutex_unlock(&chip->reg_lock);
1153 1154
}

V
Vivien Didelot 已提交
1155 1156
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1157
{
1158 1159
	/* Nothing to do on the port's MAC */
	return 0;
1160 1161
}

V
Vivien Didelot 已提交
1162 1163
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
1164
{
1165 1166
	/* Nothing to do on the port's MAC */
	return 0;
1167 1168
}

1169
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1170
{
1171 1172 1173
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1174 1175
	int i;

1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
V
Vivien Didelot 已提交
1196
		    (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
1197 1198 1199 1200 1201
			pvlan |= BIT(i);

	return pvlan;
}

1202
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1203 1204
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1205 1206 1207

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1208

1209
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1210 1211
}

1212 1213
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1214
{
V
Vivien Didelot 已提交
1215
	struct mv88e6xxx_chip *chip = ds->priv;
1216
	int err;
1217

1218
	mutex_lock(&chip->reg_lock);
1219
	err = mv88e6xxx_port_set_state(chip, port, state);
1220
	mutex_unlock(&chip->reg_lock);
1221 1222

	if (err)
1223
		dev_err(ds->dev, "p%d: failed to update state\n", port);
1224 1225
}

1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244
static int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip)
{
	int err;

	if (chip->info->ops->ieee_pri_map) {
		err = chip->info->ops->ieee_pri_map(chip);
		if (err)
			return err;
	}

	if (chip->info->ops->ip_pri_map) {
		err = chip->info->ops->ip_pri_map(chip);
		if (err)
			return err;
	}

	return 0;
}

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
static int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip)
{
	int target, port;
	int err;

	if (!chip->info->global2_addr)
		return 0;

	/* Initialize the routing port to the 32 possible target devices */
	for (target = 0; target < 32; target++) {
		port = 0x1f;
		if (target < DSA_MAX_SWITCHES)
			if (chip->ds->rtable[target] != DSA_RTABLE_NONE)
				port = chip->ds->rtable[target];

		err = mv88e6xxx_g2_device_mapping_write(chip, target, port);
		if (err)
			return err;
	}

1265 1266 1267 1268 1269 1270 1271
	if (chip->info->ops->set_cascade_port) {
		port = MV88E6XXX_CASCADE_PORT_MULTIPLE;
		err = chip->info->ops->set_cascade_port(chip, port);
		if (err)
			return err;
	}

1272 1273 1274 1275
	err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index);
	if (err)
		return err;

1276 1277 1278
	return 0;
}

1279 1280 1281 1282 1283 1284 1285 1286 1287
static int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip)
{
	/* Clear all trunk masks and mapping */
	if (chip->info->global2_addr)
		return mv88e6xxx_g2_trunk_clear(chip);

	return 0;
}

1288 1289 1290 1291 1292 1293 1294 1295
static int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->rmu_disable)
		return chip->info->ops->rmu_disable(chip);

	return 0;
}

1296 1297 1298 1299 1300 1301 1302 1303
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

1304 1305 1306 1307 1308 1309 1310 1311
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

1312 1313
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1314 1315
	int err;

1316 1317 1318 1319
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1320 1321 1322 1323
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1324 1325 1326
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

1360 1361 1362 1363 1364 1365 1366 1367 1368
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1369
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1370 1371 1372 1373

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1374 1375
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1376 1377 1378
	int dev, port;
	int err;

1379 1380 1381 1382 1383 1384
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1398 1399
}

1400 1401 1402 1403 1404 1405
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1406
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1407 1408 1409
	mutex_unlock(&chip->reg_lock);

	if (err)
1410
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
1411 1412
}

1413 1414 1415 1416 1417 1418 1419 1420
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1421 1422 1423 1424 1425 1426 1427 1428 1429
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1430 1431 1432 1433 1434 1435 1436 1437 1438
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1439
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1440 1441
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1442 1443 1444
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1445
	int i, err;
1446 1447 1448

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1449
	/* Set every FID bit used by the (un)bridged ports */
1450
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1451
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1452 1453 1454 1455 1456 1457
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1458 1459
	/* Set every FID bit used by the VLAN entries */
	do {
1460
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1461 1462 1463 1464 1465 1466 1467
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1468
	} while (vlan.vid < chip->info->max_vid);
1469 1470 1471 1472 1473

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1474
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1475 1476 1477
		return -ENOSPC;

	/* Clear the database */
1478
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1479 1480
}

1481 1482
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1483 1484 1485 1486 1487 1488
{
	int err;

	if (!vid)
		return -EINVAL;

1489 1490
	entry->vid = vid - 1;
	entry->valid = false;
1491

1492
	err = mv88e6xxx_vtu_getnext(chip, entry);
1493 1494 1495
	if (err)
		return err;

1496 1497
	if (entry->vid == vid && entry->valid)
		return 0;
1498

1499 1500 1501 1502 1503 1504 1505 1506
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1507
		/* Exclude all ports */
1508
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1509
			entry->member[i] =
1510
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1511 1512

		return mv88e6xxx_atu_new(chip, &entry->fid);
1513 1514
	}

1515 1516
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1517 1518
}

1519 1520 1521
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1522
	struct mv88e6xxx_chip *chip = ds->priv;
1523 1524 1525
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1526 1527
	int i, err;

1528 1529 1530 1531
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1532 1533 1534
	if (!vid_begin)
		return -EOPNOTSUPP;

1535
	mutex_lock(&chip->reg_lock);
1536 1537

	do {
1538
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1539 1540 1541 1542 1543 1544 1545 1546 1547
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1548
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1549 1550 1551
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1552
			if (!ds->ports[i].slave)
1553 1554
				continue;

1555
			if (vlan.member[i] ==
1556
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1557 1558
				continue;

V
Vivien Didelot 已提交
1559
			if (dsa_to_port(ds, i)->bridge_dev ==
1560
			    ds->ports[port].bridge_dev)
1561 1562
				break; /* same bridge, check next VLAN */

V
Vivien Didelot 已提交
1563
			if (!dsa_to_port(ds, i)->bridge_dev)
1564 1565
				continue;

1566 1567
			dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
				port, vlan.vid, i,
V
Vivien Didelot 已提交
1568
				netdev_name(dsa_to_port(ds, i)->bridge_dev));
1569 1570 1571 1572 1573 1574
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1575
	mutex_unlock(&chip->reg_lock);
1576 1577 1578 1579

	return err;
}

1580 1581
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1582
{
V
Vivien Didelot 已提交
1583
	struct mv88e6xxx_chip *chip = ds->priv;
1584 1585
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1586
	int err;
1587

1588
	if (!chip->info->max_vid)
1589 1590
		return -EOPNOTSUPP;

1591
	mutex_lock(&chip->reg_lock);
1592
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1593
	mutex_unlock(&chip->reg_lock);
1594

1595
	return err;
1596 1597
}

1598 1599
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
1600
			    const struct switchdev_obj_port_vlan *vlan)
1601
{
V
Vivien Didelot 已提交
1602
	struct mv88e6xxx_chip *chip = ds->priv;
1603 1604
	int err;

1605
	if (!chip->info->max_vid)
1606 1607
		return -EOPNOTSUPP;

1608 1609 1610 1611 1612 1613 1614 1615
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1616 1617 1618 1619 1620 1621
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
{
	struct mv88e6xxx_vtu_entry vlan;
	struct mv88e6xxx_atu_entry entry;
	int err;

	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
	else
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
	if (err)
		return err;

	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
	if (err)
		return err;

	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portvec |= BIT(port);
		entry.state = state;
	}

	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
}

1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
					u16 vid)
{
	const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;

	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
}

static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
{
	int port;
	int err;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
		if (err)
			return err;
	}

	return 0;
}

1689
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1690
				    u16 vid, u8 member)
1691
{
1692
	struct mv88e6xxx_vtu_entry vlan;
1693 1694
	int err;

1695
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1696
	if (err)
1697
		return err;
1698

1699
	vlan.member[port] = member;
1700

1701 1702 1703 1704 1705
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
	if (err)
		return err;

	return mv88e6xxx_broadcast_setup(chip, vid);
1706 1707
}

1708
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
1709
				    const struct switchdev_obj_port_vlan *vlan)
1710
{
V
Vivien Didelot 已提交
1711
	struct mv88e6xxx_chip *chip = ds->priv;
1712 1713
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1714
	u8 member;
1715 1716
	u16 vid;

1717
	if (!chip->info->max_vid)
1718 1719
		return;

1720
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1721
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1722
	else if (untagged)
1723
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1724
	else
1725
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1726

1727
	mutex_lock(&chip->reg_lock);
1728

1729
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1730
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1731 1732
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1733

1734
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1735 1736
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1737

1738
	mutex_unlock(&chip->reg_lock);
1739 1740
}

1741
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1742
				    int port, u16 vid)
1743
{
1744
	struct mv88e6xxx_vtu_entry vlan;
1745 1746
	int i, err;

1747
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1748
	if (err)
1749
		return err;
1750

1751
	/* Tell switchdev if this VLAN is handled in software */
1752
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1753
		return -EOPNOTSUPP;
1754

1755
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1756 1757

	/* keep the VLAN unless all ports are excluded */
1758
	vlan.valid = false;
1759
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1760 1761
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1762
			vlan.valid = true;
1763 1764 1765 1766
			break;
		}
	}

1767
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1768 1769 1770
	if (err)
		return err;

1771
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1772 1773
}

1774 1775
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1776
{
V
Vivien Didelot 已提交
1777
	struct mv88e6xxx_chip *chip = ds->priv;
1778 1779 1780
	u16 pvid, vid;
	int err = 0;

1781
	if (!chip->info->max_vid)
1782 1783
		return -EOPNOTSUPP;

1784
	mutex_lock(&chip->reg_lock);
1785

1786
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1787 1788 1789
	if (err)
		goto unlock;

1790
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1791
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1792 1793 1794 1795
		if (err)
			goto unlock;

		if (vid == pvid) {
1796
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1797 1798 1799 1800 1801
			if (err)
				goto unlock;
		}
	}

1802
unlock:
1803
	mutex_unlock(&chip->reg_lock);
1804 1805 1806 1807

	return err;
}

1808 1809
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1810
{
V
Vivien Didelot 已提交
1811
	struct mv88e6xxx_chip *chip = ds->priv;
1812
	int err;
1813

1814
	mutex_lock(&chip->reg_lock);
1815 1816
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1817
	mutex_unlock(&chip->reg_lock);
1818 1819

	return err;
1820 1821
}

1822
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1823
				  const unsigned char *addr, u16 vid)
1824
{
V
Vivien Didelot 已提交
1825
	struct mv88e6xxx_chip *chip = ds->priv;
1826
	int err;
1827

1828
	mutex_lock(&chip->reg_lock);
1829
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1830
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1831
	mutex_unlock(&chip->reg_lock);
1832

1833
	return err;
1834 1835
}

1836 1837
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
1838
				      dsa_fdb_dump_cb_t *cb, void *data)
1839
{
1840
	struct mv88e6xxx_atu_entry addr;
1841
	bool is_static;
1842 1843
	int err;

1844
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1845
	eth_broadcast_addr(addr.mac);
1846 1847

	do {
1848
		mutex_lock(&chip->reg_lock);
1849
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1850
		mutex_unlock(&chip->reg_lock);
1851
		if (err)
1852
			return err;
1853

1854
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1855 1856
			break;

1857
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1858 1859
			continue;

1860 1861
		if (!is_unicast_ether_addr(addr.mac))
			continue;
1862

1863 1864 1865
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
1866 1867
		if (err)
			return err;
1868 1869 1870 1871 1872
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1873
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1874
				  dsa_fdb_dump_cb_t *cb, void *data)
1875
{
1876
	struct mv88e6xxx_vtu_entry vlan = {
1877
		.vid = chip->info->max_vid,
1878
	};
1879
	u16 fid;
1880 1881
	int err;

1882
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1883
	mutex_lock(&chip->reg_lock);
1884
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1885 1886
	mutex_unlock(&chip->reg_lock);

1887
	if (err)
1888
		return err;
1889

1890
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
1891
	if (err)
1892
		return err;
1893

1894
	/* Dump VLANs' Filtering Information Databases */
1895
	do {
1896
		mutex_lock(&chip->reg_lock);
1897
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1898
		mutex_unlock(&chip->reg_lock);
1899
		if (err)
1900
			return err;
1901 1902 1903 1904

		if (!vlan.valid)
			break;

1905
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1906
						 cb, data);
1907
		if (err)
1908
			return err;
1909
	} while (vlan.vid < chip->info->max_vid);
1910

1911 1912 1913 1914
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1915
				   dsa_fdb_dump_cb_t *cb, void *data)
1916
{
V
Vivien Didelot 已提交
1917
	struct mv88e6xxx_chip *chip = ds->priv;
1918

1919
	return mv88e6xxx_port_db_dump(chip, port, cb, data);
1920 1921
}

1922 1923
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1924
{
1925
	struct dsa_switch *ds;
1926
	int port;
1927
	int dev;
1928
	int err;
1929

1930 1931 1932 1933
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1934
			if (err)
1935
				return err;
1936 1937 1938
		}
	}

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1968
	mutex_unlock(&chip->reg_lock);
1969

1970
	return err;
1971 1972
}

1973 1974
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1975
{
V
Vivien Didelot 已提交
1976
	struct mv88e6xxx_chip *chip = ds->priv;
1977

1978
	mutex_lock(&chip->reg_lock);
1979 1980 1981
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1982
	mutex_unlock(&chip->reg_lock);
1983 1984
}

1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

2015 2016 2017 2018 2019 2020 2021 2022
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2036
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2037
{
2038
	int i, err;
2039

2040
	/* Set all ports to the Disabled state */
2041
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2042
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
2043 2044
		if (err)
			return err;
2045 2046
	}

2047 2048 2049
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2050 2051
	usleep_range(2000, 4000);

2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2063
	mv88e6xxx_hardware_reset(chip);
2064

2065
	return mv88e6xxx_software_reset(chip);
2066 2067
}

2068
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
2069 2070
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
2071 2072 2073
{
	int err;

2074 2075 2076 2077
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2078 2079 2080
	if (err)
		return err;

2081 2082 2083 2084 2085 2086 2087 2088
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2089 2090
}

2091
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2092
{
2093
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
2094
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2095
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2096
}
2097

2098 2099 2100
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
2101
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
2102
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
2103
}
2104

2105 2106 2107 2108
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
2109 2110
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
2111
}
2112

2113 2114 2115 2116
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2117

2118
	if (dsa_is_user_port(chip->ds, port))
2119
		return mv88e6xxx_set_port_mode_normal(chip, port);
2120

2121 2122 2123
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2124

2125 2126
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2127

2128
	return -EINVAL;
2129 2130
}

2131
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2132
{
2133
	bool message = dsa_is_dsa_port(chip->ds, port);
2134

2135
	return mv88e6xxx_port_set_message_port(chip, port, message);
2136
}
2137

2138
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2139
{
2140 2141
	struct dsa_switch *ds = chip->ds;
	bool flood;
2142

2143
	/* Upstream ports flood frames with unknown unicast or multicast DA */
2144
	flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
2145 2146 2147
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2148

2149
	return 0;
2150 2151
}

2152 2153 2154
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
2155 2156
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
2157

2158
	return 0;
2159 2160
}

2161 2162 2163 2164 2165 2166
static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
{
	struct dsa_switch *ds = chip->ds;
	int upstream_port;
	int err;

2167
	upstream_port = dsa_upstream_port(ds, port);
2168 2169 2170 2171 2172 2173 2174
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(chip, port,
							      upstream_port);
		if (err)
			return err;
	}

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190
	if (port == upstream_port) {
		if (chip->info->ops->set_cpu_port) {
			err = chip->info->ops->set_cpu_port(chip,
							    upstream_port);
			if (err)
				return err;
		}

		if (chip->info->ops->set_egress_port) {
			err = chip->info->ops->set_egress_port(chip,
							       upstream_port);
			if (err)
				return err;
		}
	}

2191 2192 2193
	return 0;
}

2194
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2195
{
2196
	struct dsa_switch *ds = chip->ds;
2197
	int err;
2198
	u16 reg;
2199

2200 2201 2202
	chip->ports[port].chip = chip;
	chip->ports[port].port = port;

2203 2204 2205 2206 2207 2208 2209
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
2210
					       PAUSE_OFF,
2211 2212 2213 2214
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
2215
					       PAUSE_ON,
2216 2217 2218
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2234 2235 2236 2237
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
2238 2239
	if (err)
		return err;
2240

2241
	err = mv88e6xxx_setup_port_mode(chip, port);
2242 2243
	if (err)
		return err;
2244

2245
	err = mv88e6xxx_setup_egress_floods(chip, port);
2246 2247 2248
	if (err)
		return err;

2249 2250 2251
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
2252
	 */
2253 2254 2255 2256 2257
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
2258

2259
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2260
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2261 2262 2263
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2264
	 */
2265 2266 2267
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2268

2269 2270 2271
	err = mv88e6xxx_setup_upstream_port(chip, port);
	if (err)
		return err;
2272

2273
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
2274
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
2275 2276 2277
	if (err)
		return err;

2278 2279
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
2280 2281 2282 2283
		if (err)
			return err;
	}

2284 2285 2286 2287 2288
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2289
	reg = 1 << port;
2290 2291
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2292
		reg = 0;
2293

2294 2295
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
2296 2297
	if (err)
		return err;
2298 2299

	/* Egress rate control 2: disable egress rate control. */
2300 2301
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
2302 2303
	if (err)
		return err;
2304

2305 2306
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
2307 2308
		if (err)
			return err;
2309
	}
2310

2311 2312 2313 2314 2315 2316
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2317 2318
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2319 2320
		if (err)
			return err;
2321
	}
2322

2323 2324
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2325 2326
		if (err)
			return err;
2327 2328
	}

2329 2330
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2331 2332
		if (err)
			return err;
2333 2334
	}

2335
	err = mv88e6xxx_setup_message_port(chip, port);
2336 2337
	if (err)
		return err;
2338

2339
	/* Port based VLAN map: give each port the same default address
2340 2341
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2342
	 */
2343
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2344 2345
	if (err)
		return err;
2346

2347
	err = mv88e6xxx_port_vlan_map(chip, port);
2348 2349
	if (err)
		return err;
2350 2351 2352 2353

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2354
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
2355 2356
}

2357 2358 2359 2360
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
2361
	int err;
2362 2363

	mutex_lock(&chip->reg_lock);
2364

2365
	err = mv88e6xxx_serdes_power(chip, port, true);
2366 2367 2368 2369

	if (!err && chip->info->ops->serdes_irq_setup)
		err = chip->info->ops->serdes_irq_setup(chip, port);

2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
2381 2382 2383 2384

	if (chip->info->ops->serdes_irq_free)
		chip->info->ops->serdes_irq_free(chip, port);

2385 2386
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2387

2388 2389 2390
	mutex_unlock(&chip->reg_lock);
}

2391 2392 2393
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2394
	struct mv88e6xxx_chip *chip = ds->priv;
2395 2396 2397
	int err;

	mutex_lock(&chip->reg_lock);
2398
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2399 2400 2401 2402 2403
	mutex_unlock(&chip->reg_lock);

	return err;
}

2404
static int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip)
2405
{
2406
	int err;
2407

2408
	/* Initialize the statistics unit */
2409 2410 2411 2412 2413
	if (chip->info->ops->stats_set_histogram) {
		err = chip->info->ops->stats_set_histogram(chip);
		if (err)
			return err;
	}
2414

2415
	return mv88e6xxx_g1_stats_clear(chip);
2416 2417
}

2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
/* The mv88e6390 has some hidden registers used for debug and
 * development. The errata also makes use of them.
 */
static int mv88e6390_hidden_write(struct mv88e6xxx_chip *chip, int port,
				  int reg, u16 val)
{
	u16 ctrl;
	int err;

	err = mv88e6xxx_port_write(chip, PORT_RESERVED_1A_DATA_PORT,
				   PORT_RESERVED_1A, val);
	if (err)
		return err;

	ctrl = PORT_RESERVED_1A_BUSY | PORT_RESERVED_1A_WRITE |
	       PORT_RESERVED_1A_BLOCK | port << PORT_RESERVED_1A_PORT_SHIFT |
	       reg;

	return mv88e6xxx_port_write(chip, PORT_RESERVED_1A_CTRL_PORT,
				    PORT_RESERVED_1A, ctrl);
}

static int mv88e6390_hidden_wait(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_wait(chip, PORT_RESERVED_1A_CTRL_PORT,
			      PORT_RESERVED_1A, PORT_RESERVED_1A_BUSY);
}


static int mv88e6390_hidden_read(struct mv88e6xxx_chip *chip, int port,
				  int reg, u16 *val)
{
	u16 ctrl;
	int err;

	ctrl = PORT_RESERVED_1A_BUSY | PORT_RESERVED_1A_READ |
	       PORT_RESERVED_1A_BLOCK | port << PORT_RESERVED_1A_PORT_SHIFT |
	       reg;

	err = mv88e6xxx_port_write(chip, PORT_RESERVED_1A_CTRL_PORT,
				   PORT_RESERVED_1A, ctrl);
	if (err)
		return err;

	err = mv88e6390_hidden_wait(chip);
	if (err)
		return err;

	return 	mv88e6xxx_port_read(chip, PORT_RESERVED_1A_DATA_PORT,
				    PORT_RESERVED_1A, val);
}

/* Check if the errata has already been applied. */
static bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;
	u16 val;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6390_hidden_read(chip, port, 0, &val);
		if (err) {
			dev_err(chip->dev,
				"Error reading hidden register: %d\n", err);
			return false;
		}
		if (val != 0x01c0)
			return false;
	}

	return true;
}

/* The 6390 copper ports have an errata which require poking magic
 * values into undocumented hidden registers and then performing a
 * software reset.
 */
static int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (mv88e6390_setup_errata_applied(chip))
		return 0;

	/* Set the ports into blocking mode */
	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED);
		if (err)
			return err;
	}

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6390_hidden_write(chip, port, 0, 0x01c0);
		if (err)
			return err;
	}

	return mv88e6xxx_software_reset(chip);
}

2519
static int mv88e6xxx_setup(struct dsa_switch *ds)
2520
{
V
Vivien Didelot 已提交
2521
	struct mv88e6xxx_chip *chip = ds->priv;
2522
	u8 cmode;
2523
	int err;
2524 2525
	int i;

2526
	chip->ds = ds;
2527
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2528

2529
	mutex_lock(&chip->reg_lock);
2530

2531 2532 2533 2534 2535 2536
	if (chip->info->ops->setup_errata) {
		err = chip->info->ops->setup_errata(chip);
		if (err)
			goto unlock;
	}

2537 2538 2539 2540 2541
	/* Cache the cmode of each port. */
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
		if (chip->info->ops->port_get_cmode) {
			err = chip->info->ops->port_get_cmode(chip, i, &cmode);
			if (err)
2542
				goto unlock;
2543 2544 2545 2546 2547

			chip->ports[i].cmode = cmode;
		}
	}

2548
	/* Setup Switch Port Registers */
2549
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2550 2551 2552
		if (dsa_is_unused_port(ds, i))
			continue;

2553 2554 2555 2556 2557
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

2558 2559 2560 2561
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2562 2563 2564 2565
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

2566 2567 2568 2569
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2570 2571 2572 2573
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2574 2575 2576 2577
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2578 2579 2580 2581
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2582 2583 2584 2585
	err = mv88e6xxx_broadcast_setup(chip, 0);
	if (err)
		goto unlock;

2586 2587 2588 2589
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2590 2591 2592 2593
	err = mv88e6xxx_rmu_setup(chip);
	if (err)
		goto unlock;

2594 2595 2596
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2597

2598 2599 2600 2601
	err = mv88e6xxx_trunk_setup(chip);
	if (err)
		goto unlock;

2602 2603 2604 2605
	err = mv88e6xxx_devmap_setup(chip);
	if (err)
		goto unlock;

2606 2607 2608 2609
	err = mv88e6xxx_pri_setup(chip);
	if (err)
		goto unlock;

2610
	/* Setup PTP Hardware Clock and timestamping */
2611 2612 2613 2614
	if (chip->info->ptp_support) {
		err = mv88e6xxx_ptp_setup(chip);
		if (err)
			goto unlock;
2615 2616 2617 2618

		err = mv88e6xxx_hwtstamp_setup(chip);
		if (err)
			goto unlock;
2619 2620
	}

2621 2622 2623 2624
	err = mv88e6xxx_stats_setup(chip);
	if (err)
		goto unlock;

2625
unlock:
2626
	mutex_unlock(&chip->reg_lock);
2627

2628
	return err;
2629 2630
}

2631
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2632
{
2633 2634
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2635 2636
	u16 val;
	int err;
2637

2638 2639 2640
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2641
	mutex_lock(&chip->reg_lock);
2642
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2643
	mutex_unlock(&chip->reg_lock);
2644

2645 2646 2647 2648 2649
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2650
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2651 2652
	}

2653
	return err ? err : val;
2654 2655
}

2656
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2657
{
2658 2659
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2660
	int err;
2661

2662 2663 2664
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2665
	mutex_lock(&chip->reg_lock);
2666
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2667
	mutex_unlock(&chip->reg_lock);
2668 2669

	return err;
2670 2671
}

2672
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2673 2674
				   struct device_node *np,
				   bool external)
2675 2676
{
	static int index;
2677
	struct mv88e6xxx_mdio_bus *mdio_bus;
2678 2679 2680
	struct mii_bus *bus;
	int err;

2681 2682 2683 2684 2685 2686 2687 2688 2689
	if (external) {
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
		mutex_unlock(&chip->reg_lock);

		if (err)
			return err;
	}

2690
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2691 2692 2693
	if (!bus)
		return -ENOMEM;

2694
	mdio_bus = bus->priv;
2695
	mdio_bus->bus = bus;
2696
	mdio_bus->chip = chip;
2697 2698
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2699

2700 2701
	if (np) {
		bus->name = np->full_name;
2702
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2703 2704 2705 2706 2707 2708 2709
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2710
	bus->parent = chip->dev;
2711

2712 2713 2714 2715 2716 2717
	if (!external) {
		err = mv88e6xxx_g2_irq_mdio_setup(chip, bus);
		if (err)
			return err;
	}

2718
	err = of_mdiobus_register(bus, np);
2719
	if (err) {
2720
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2721
		mv88e6xxx_g2_irq_mdio_free(chip, bus);
2722
		return err;
2723
	}
2724 2725 2726 2727 2728

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2729 2730

	return 0;
2731
}
2732

2733 2734 2735 2736 2737
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2738

2739 2740 2741 2742 2743 2744 2745 2746 2747
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)

{
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;

	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;

2748 2749 2750
		if (!mdio_bus->external)
			mv88e6xxx_g2_irq_mdio_free(chip, bus);

2751 2752 2753 2754
		mdiobus_unregister(bus);
	}
}

2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
2779 2780
			if (err) {
				mv88e6xxx_mdios_unregister(chip);
2781
				return err;
2782
			}
2783 2784 2785 2786
		}
	}

	return 0;
2787 2788
}

2789 2790
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2791
	struct mv88e6xxx_chip *chip = ds->priv;
2792 2793 2794 2795 2796 2797 2798

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2799
	struct mv88e6xxx_chip *chip = ds->priv;
2800 2801
	int err;

2802 2803
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2804

2805 2806
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2820
	struct mv88e6xxx_chip *chip = ds->priv;
2821 2822
	int err;

2823 2824 2825
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2826 2827 2828 2829
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2830
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2831 2832 2833 2834 2835
	mutex_unlock(&chip->reg_lock);

	return err;
}

2836
static const struct mv88e6xxx_ops mv88e6085_ops = {
2837
	/* MV88E6XXX_FAMILY_6097 */
2838 2839
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2840
	.irl_init_all = mv88e6352_g2_irl_init_all,
2841
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2842 2843
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2844
	.port_set_link = mv88e6xxx_port_set_link,
2845
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2846
	.port_set_speed = mv88e6185_port_set_speed,
2847
	.port_tag_remap = mv88e6095_port_tag_remap,
2848
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2849
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2850
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2851
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2852
	.port_pause_limit = mv88e6097_port_pause_limit,
2853
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2854
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2855
	.port_link_state = mv88e6352_port_link_state,
2856
	.port_get_cmode = mv88e6185_port_get_cmode,
2857
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2858
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2859 2860
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2861
	.stats_get_stats = mv88e6095_stats_get_stats,
2862 2863
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2864
	.watchdog_ops = &mv88e6097_watchdog_ops,
2865
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2866
	.pot_clear = mv88e6xxx_g2_pot_clear,
2867 2868
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2869
	.reset = mv88e6185_g1_reset,
2870
	.rmu_disable = mv88e6085_g1_rmu_disable,
2871
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2872
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2873
	.phylink_validate = mv88e6185_phylink_validate,
2874 2875 2876
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2877
	/* MV88E6XXX_FAMILY_6095 */
2878 2879
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2880
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2881 2882
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2883
	.port_set_link = mv88e6xxx_port_set_link,
2884
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2885
	.port_set_speed = mv88e6185_port_set_speed,
2886
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2887
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2888
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2889
	.port_link_state = mv88e6185_port_link_state,
2890
	.port_get_cmode = mv88e6185_port_get_cmode,
2891
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2892
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2893 2894
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2895
	.stats_get_stats = mv88e6095_stats_get_stats,
2896
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2897 2898
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2899
	.reset = mv88e6185_g1_reset,
2900
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2901
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2902
	.phylink_validate = mv88e6185_phylink_validate,
2903 2904
};

2905
static const struct mv88e6xxx_ops mv88e6097_ops = {
2906
	/* MV88E6XXX_FAMILY_6097 */
2907 2908
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2909
	.irl_init_all = mv88e6352_g2_irl_init_all,
2910 2911 2912 2913 2914 2915
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2916
	.port_tag_remap = mv88e6095_port_tag_remap,
2917
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2918
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2919
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2920
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2921
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2922
	.port_pause_limit = mv88e6097_port_pause_limit,
2923
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2924
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2925
	.port_link_state = mv88e6352_port_link_state,
2926
	.port_get_cmode = mv88e6185_port_get_cmode,
2927
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2928
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2929 2930 2931
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2932 2933
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2934
	.watchdog_ops = &mv88e6097_watchdog_ops,
2935
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2936
	.pot_clear = mv88e6xxx_g2_pot_clear,
2937
	.reset = mv88e6352_g1_reset,
2938
	.rmu_disable = mv88e6085_g1_rmu_disable,
2939
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2940
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2941
	.phylink_validate = mv88e6185_phylink_validate,
2942 2943
};

2944
static const struct mv88e6xxx_ops mv88e6123_ops = {
2945
	/* MV88E6XXX_FAMILY_6165 */
2946 2947
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2948
	.irl_init_all = mv88e6352_g2_irl_init_all,
2949
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2950 2951
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2952
	.port_set_link = mv88e6xxx_port_set_link,
2953
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2954
	.port_set_speed = mv88e6185_port_set_speed,
2955
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2956
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2957
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2958
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2959
	.port_link_state = mv88e6352_port_link_state,
2960
	.port_get_cmode = mv88e6185_port_get_cmode,
2961
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2962
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
2963 2964
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2965
	.stats_get_stats = mv88e6095_stats_get_stats,
2966 2967
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2968
	.watchdog_ops = &mv88e6097_watchdog_ops,
2969
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2970
	.pot_clear = mv88e6xxx_g2_pot_clear,
2971
	.reset = mv88e6352_g1_reset,
2972
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2973
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2974
	.phylink_validate = mv88e6185_phylink_validate,
2975 2976 2977
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2978
	/* MV88E6XXX_FAMILY_6185 */
2979 2980
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
2981
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2982 2983
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2984
	.port_set_link = mv88e6xxx_port_set_link,
2985
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2986
	.port_set_speed = mv88e6185_port_set_speed,
2987
	.port_tag_remap = mv88e6095_port_tag_remap,
2988
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2989
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2990
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2991
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2992
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2993
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2994
	.port_pause_limit = mv88e6097_port_pause_limit,
2995
	.port_set_pause = mv88e6185_port_set_pause,
2996
	.port_link_state = mv88e6352_port_link_state,
2997
	.port_get_cmode = mv88e6185_port_get_cmode,
2998
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2999
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3000 3001
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3002
	.stats_get_stats = mv88e6095_stats_get_stats,
3003 3004
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3005
	.watchdog_ops = &mv88e6097_watchdog_ops,
3006
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3007
	.ppu_enable = mv88e6185_g1_ppu_enable,
3008
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3009
	.ppu_disable = mv88e6185_g1_ppu_disable,
3010
	.reset = mv88e6185_g1_reset,
3011
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3012
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3013
	.phylink_validate = mv88e6185_phylink_validate,
3014 3015
};

3016 3017
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3018 3019
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3020
	.irl_init_all = mv88e6352_g2_irl_init_all,
3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3034
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3035
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3036
	.port_pause_limit = mv88e6097_port_pause_limit,
3037 3038
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3039
	.port_link_state = mv88e6352_port_link_state,
3040
	.port_get_cmode = mv88e6352_port_get_cmode,
3041
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3042
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3043 3044 3045
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3046 3047
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3048 3049
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3050
	.pot_clear = mv88e6xxx_g2_pot_clear,
3051
	.reset = mv88e6352_g1_reset,
3052
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3053
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3054
	.serdes_power = mv88e6341_serdes_power,
3055
	.gpio_ops = &mv88e6352_gpio_ops,
3056
	.phylink_validate = mv88e6390_phylink_validate,
3057 3058
};

3059
static const struct mv88e6xxx_ops mv88e6161_ops = {
3060
	/* MV88E6XXX_FAMILY_6165 */
3061 3062
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3063
	.irl_init_all = mv88e6352_g2_irl_init_all,
3064
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3065 3066
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3067
	.port_set_link = mv88e6xxx_port_set_link,
3068
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3069
	.port_set_speed = mv88e6185_port_set_speed,
3070
	.port_tag_remap = mv88e6095_port_tag_remap,
3071
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3072
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3073
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3074
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3075
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3076
	.port_pause_limit = mv88e6097_port_pause_limit,
3077
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3078
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3079
	.port_link_state = mv88e6352_port_link_state,
3080
	.port_get_cmode = mv88e6185_port_get_cmode,
3081
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3082
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3083 3084
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3085
	.stats_get_stats = mv88e6095_stats_get_stats,
3086 3087
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3088
	.watchdog_ops = &mv88e6097_watchdog_ops,
3089
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3090
	.pot_clear = mv88e6xxx_g2_pot_clear,
3091
	.reset = mv88e6352_g1_reset,
3092
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3093
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3094
	.avb_ops = &mv88e6165_avb_ops,
3095
	.ptp_ops = &mv88e6165_ptp_ops,
3096
	.phylink_validate = mv88e6185_phylink_validate,
3097 3098 3099
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3100
	/* MV88E6XXX_FAMILY_6165 */
3101 3102
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3103
	.irl_init_all = mv88e6352_g2_irl_init_all,
3104
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3105 3106
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3107
	.port_set_link = mv88e6xxx_port_set_link,
3108
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3109
	.port_set_speed = mv88e6185_port_set_speed,
3110
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3111
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3112
	.port_link_state = mv88e6352_port_link_state,
3113
	.port_get_cmode = mv88e6185_port_get_cmode,
3114
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3115
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3116 3117
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3118
	.stats_get_stats = mv88e6095_stats_get_stats,
3119 3120
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3121
	.watchdog_ops = &mv88e6097_watchdog_ops,
3122
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3123
	.pot_clear = mv88e6xxx_g2_pot_clear,
3124
	.reset = mv88e6352_g1_reset,
3125
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3126
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3127
	.avb_ops = &mv88e6165_avb_ops,
3128
	.ptp_ops = &mv88e6165_ptp_ops,
3129
	.phylink_validate = mv88e6185_phylink_validate,
3130 3131 3132
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3133
	/* MV88E6XXX_FAMILY_6351 */
3134 3135
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3136
	.irl_init_all = mv88e6352_g2_irl_init_all,
3137
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3138 3139
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3140
	.port_set_link = mv88e6xxx_port_set_link,
3141
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3142
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3143
	.port_set_speed = mv88e6185_port_set_speed,
3144
	.port_tag_remap = mv88e6095_port_tag_remap,
3145
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3146
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3147
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3148
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3149
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3150
	.port_pause_limit = mv88e6097_port_pause_limit,
3151
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3152
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3153
	.port_link_state = mv88e6352_port_link_state,
3154
	.port_get_cmode = mv88e6352_port_get_cmode,
3155
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3156
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3157 3158
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3159
	.stats_get_stats = mv88e6095_stats_get_stats,
3160 3161
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3162
	.watchdog_ops = &mv88e6097_watchdog_ops,
3163
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3164
	.pot_clear = mv88e6xxx_g2_pot_clear,
3165
	.reset = mv88e6352_g1_reset,
3166
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3167
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3168
	.phylink_validate = mv88e6185_phylink_validate,
3169 3170 3171
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3172
	/* MV88E6XXX_FAMILY_6352 */
3173 3174
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3175
	.irl_init_all = mv88e6352_g2_irl_init_all,
3176 3177
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3178
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3179 3180
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3181
	.port_set_link = mv88e6xxx_port_set_link,
3182
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3183
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3184
	.port_set_speed = mv88e6352_port_set_speed,
3185
	.port_tag_remap = mv88e6095_port_tag_remap,
3186
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3187
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3188
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3189
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3190
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3191
	.port_pause_limit = mv88e6097_port_pause_limit,
3192
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3193
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3194
	.port_link_state = mv88e6352_port_link_state,
3195
	.port_get_cmode = mv88e6352_port_get_cmode,
3196
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3197
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3198 3199
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3200
	.stats_get_stats = mv88e6095_stats_get_stats,
3201 3202
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3203
	.watchdog_ops = &mv88e6097_watchdog_ops,
3204
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3205
	.pot_clear = mv88e6xxx_g2_pot_clear,
3206
	.reset = mv88e6352_g1_reset,
3207
	.rmu_disable = mv88e6352_g1_rmu_disable,
3208
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3209
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3210
	.serdes_power = mv88e6352_serdes_power,
3211
	.gpio_ops = &mv88e6352_gpio_ops,
3212
	.phylink_validate = mv88e6352_phylink_validate,
3213 3214 3215
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3216
	/* MV88E6XXX_FAMILY_6351 */
3217 3218
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3219
	.irl_init_all = mv88e6352_g2_irl_init_all,
3220
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3221 3222
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3223
	.port_set_link = mv88e6xxx_port_set_link,
3224
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3225
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3226
	.port_set_speed = mv88e6185_port_set_speed,
3227
	.port_tag_remap = mv88e6095_port_tag_remap,
3228
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3229
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3230
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3231
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3232
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3233
	.port_pause_limit = mv88e6097_port_pause_limit,
3234
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3235
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3236
	.port_link_state = mv88e6352_port_link_state,
3237
	.port_get_cmode = mv88e6352_port_get_cmode,
3238
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3239
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3240 3241
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3242
	.stats_get_stats = mv88e6095_stats_get_stats,
3243 3244
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3245
	.watchdog_ops = &mv88e6097_watchdog_ops,
3246
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3247
	.pot_clear = mv88e6xxx_g2_pot_clear,
3248
	.reset = mv88e6352_g1_reset,
3249
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3250
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3251
	.phylink_validate = mv88e6185_phylink_validate,
3252 3253 3254
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3255
	/* MV88E6XXX_FAMILY_6352 */
3256 3257
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3258
	.irl_init_all = mv88e6352_g2_irl_init_all,
3259 3260
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3261
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3262 3263
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3264
	.port_set_link = mv88e6xxx_port_set_link,
3265
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3266
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3267
	.port_set_speed = mv88e6352_port_set_speed,
3268
	.port_tag_remap = mv88e6095_port_tag_remap,
3269
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3270
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3271
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3272
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3273
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3274
	.port_pause_limit = mv88e6097_port_pause_limit,
3275
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3276
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3277
	.port_link_state = mv88e6352_port_link_state,
3278
	.port_get_cmode = mv88e6352_port_get_cmode,
3279
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3280
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3281 3282
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3283
	.stats_get_stats = mv88e6095_stats_get_stats,
3284 3285
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3286
	.watchdog_ops = &mv88e6097_watchdog_ops,
3287
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3288
	.pot_clear = mv88e6xxx_g2_pot_clear,
3289
	.reset = mv88e6352_g1_reset,
3290
	.rmu_disable = mv88e6352_g1_rmu_disable,
3291
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3292
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3293
	.serdes_power = mv88e6352_serdes_power,
3294
	.gpio_ops = &mv88e6352_gpio_ops,
3295
	.phylink_validate = mv88e6352_phylink_validate,
3296 3297 3298
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3299
	/* MV88E6XXX_FAMILY_6185 */
3300 3301
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3302
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3303 3304
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
3305
	.port_set_link = mv88e6xxx_port_set_link,
3306
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3307
	.port_set_speed = mv88e6185_port_set_speed,
3308
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3309
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
3310
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3311
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3312
	.port_set_pause = mv88e6185_port_set_pause,
3313
	.port_link_state = mv88e6185_port_link_state,
3314
	.port_get_cmode = mv88e6185_port_get_cmode,
3315
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3316
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3317 3318
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3319
	.stats_get_stats = mv88e6095_stats_get_stats,
3320 3321
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3322
	.watchdog_ops = &mv88e6097_watchdog_ops,
3323
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
3324
	.set_cascade_port = mv88e6185_g1_set_cascade_port,
3325 3326
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3327
	.reset = mv88e6185_g1_reset,
3328
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3329
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3330
	.phylink_validate = mv88e6185_phylink_validate,
3331 3332
};

3333
static const struct mv88e6xxx_ops mv88e6190_ops = {
3334
	/* MV88E6XXX_FAMILY_6390 */
3335
	.setup_errata = mv88e6390_setup_errata,
3336
	.irl_init_all = mv88e6390_g2_irl_init_all,
3337 3338
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3339 3340 3341 3342 3343 3344 3345
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3346
	.port_tag_remap = mv88e6390_port_tag_remap,
3347
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3348
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3349
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3350
	.port_pause_limit = mv88e6390_port_pause_limit,
3351
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3352
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3353
	.port_link_state = mv88e6352_port_link_state,
3354
	.port_get_cmode = mv88e6352_port_get_cmode,
3355
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3356
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3357 3358
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3359
	.stats_get_stats = mv88e6390_stats_get_stats,
3360 3361
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3362
	.watchdog_ops = &mv88e6390_watchdog_ops,
3363
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3364
	.pot_clear = mv88e6xxx_g2_pot_clear,
3365
	.reset = mv88e6352_g1_reset,
3366
	.rmu_disable = mv88e6390_g1_rmu_disable,
3367 3368
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3369
	.serdes_power = mv88e6390_serdes_power,
3370 3371
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3372
	.gpio_ops = &mv88e6352_gpio_ops,
3373
	.phylink_validate = mv88e6390_phylink_validate,
3374 3375 3376
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3377
	/* MV88E6XXX_FAMILY_6390 */
3378
	.setup_errata = mv88e6390_setup_errata,
3379
	.irl_init_all = mv88e6390_g2_irl_init_all,
3380 3381
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3382 3383 3384 3385 3386 3387 3388
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3389
	.port_tag_remap = mv88e6390_port_tag_remap,
3390
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3391
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3392
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3393
	.port_pause_limit = mv88e6390_port_pause_limit,
3394
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3395
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3396
	.port_link_state = mv88e6352_port_link_state,
3397
	.port_get_cmode = mv88e6352_port_get_cmode,
3398
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3399
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3400 3401
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3402
	.stats_get_stats = mv88e6390_stats_get_stats,
3403 3404
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3405
	.watchdog_ops = &mv88e6390_watchdog_ops,
3406
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3407
	.pot_clear = mv88e6xxx_g2_pot_clear,
3408
	.reset = mv88e6352_g1_reset,
3409
	.rmu_disable = mv88e6390_g1_rmu_disable,
3410 3411
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3412
	.serdes_power = mv88e6390x_serdes_power,
3413 3414
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3415
	.gpio_ops = &mv88e6352_gpio_ops,
3416
	.phylink_validate = mv88e6390x_phylink_validate,
3417 3418 3419
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3420
	/* MV88E6XXX_FAMILY_6390 */
3421
	.setup_errata = mv88e6390_setup_errata,
3422
	.irl_init_all = mv88e6390_g2_irl_init_all,
3423 3424
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3425 3426 3427 3428 3429 3430 3431
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3432
	.port_tag_remap = mv88e6390_port_tag_remap,
3433
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3434
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3435
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3436
	.port_pause_limit = mv88e6390_port_pause_limit,
3437
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3438
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3439
	.port_link_state = mv88e6352_port_link_state,
3440
	.port_get_cmode = mv88e6352_port_get_cmode,
3441
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3442
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3443 3444
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3445
	.stats_get_stats = mv88e6390_stats_get_stats,
3446 3447
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3448
	.watchdog_ops = &mv88e6390_watchdog_ops,
3449
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3450
	.pot_clear = mv88e6xxx_g2_pot_clear,
3451
	.reset = mv88e6352_g1_reset,
3452
	.rmu_disable = mv88e6390_g1_rmu_disable,
3453 3454
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3455
	.serdes_power = mv88e6390_serdes_power,
3456 3457
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3458 3459
	.avb_ops = &mv88e6390_avb_ops,
	.ptp_ops = &mv88e6352_ptp_ops,
3460
	.phylink_validate = mv88e6390_phylink_validate,
3461 3462
};

3463
static const struct mv88e6xxx_ops mv88e6240_ops = {
3464
	/* MV88E6XXX_FAMILY_6352 */
3465 3466
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3467
	.irl_init_all = mv88e6352_g2_irl_init_all,
3468 3469
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3470
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3471 3472
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3473
	.port_set_link = mv88e6xxx_port_set_link,
3474
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3475
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3476
	.port_set_speed = mv88e6352_port_set_speed,
3477
	.port_tag_remap = mv88e6095_port_tag_remap,
3478
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3479
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3480
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3481
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3482
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3483
	.port_pause_limit = mv88e6097_port_pause_limit,
3484
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3485
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3486
	.port_link_state = mv88e6352_port_link_state,
3487
	.port_get_cmode = mv88e6352_port_get_cmode,
3488
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3489
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3490 3491
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3492
	.stats_get_stats = mv88e6095_stats_get_stats,
3493 3494
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3495
	.watchdog_ops = &mv88e6097_watchdog_ops,
3496
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3497
	.pot_clear = mv88e6xxx_g2_pot_clear,
3498
	.reset = mv88e6352_g1_reset,
3499
	.rmu_disable = mv88e6352_g1_rmu_disable,
3500
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3501
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3502
	.serdes_power = mv88e6352_serdes_power,
3503
	.gpio_ops = &mv88e6352_gpio_ops,
3504
	.avb_ops = &mv88e6352_avb_ops,
3505
	.ptp_ops = &mv88e6352_ptp_ops,
3506
	.phylink_validate = mv88e6352_phylink_validate,
3507 3508
};

3509
static const struct mv88e6xxx_ops mv88e6290_ops = {
3510
	/* MV88E6XXX_FAMILY_6390 */
3511
	.setup_errata = mv88e6390_setup_errata,
3512
	.irl_init_all = mv88e6390_g2_irl_init_all,
3513 3514
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3515 3516 3517 3518 3519 3520 3521
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3522
	.port_tag_remap = mv88e6390_port_tag_remap,
3523
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3524
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3525
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3526
	.port_pause_limit = mv88e6390_port_pause_limit,
3527
	.port_set_cmode = mv88e6390x_port_set_cmode,
3528
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3529
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3530
	.port_link_state = mv88e6352_port_link_state,
3531
	.port_get_cmode = mv88e6352_port_get_cmode,
3532
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3533
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3534 3535
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3536
	.stats_get_stats = mv88e6390_stats_get_stats,
3537 3538
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3539
	.watchdog_ops = &mv88e6390_watchdog_ops,
3540
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3541
	.pot_clear = mv88e6xxx_g2_pot_clear,
3542
	.reset = mv88e6352_g1_reset,
3543
	.rmu_disable = mv88e6390_g1_rmu_disable,
3544 3545
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3546
	.serdes_power = mv88e6390_serdes_power,
3547 3548
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3549
	.gpio_ops = &mv88e6352_gpio_ops,
3550
	.avb_ops = &mv88e6390_avb_ops,
3551
	.ptp_ops = &mv88e6352_ptp_ops,
3552
	.phylink_validate = mv88e6390_phylink_validate,
3553 3554
};

3555
static const struct mv88e6xxx_ops mv88e6320_ops = {
3556
	/* MV88E6XXX_FAMILY_6320 */
3557 3558
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3559
	.irl_init_all = mv88e6352_g2_irl_init_all,
3560 3561
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3562
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3563 3564
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3565
	.port_set_link = mv88e6xxx_port_set_link,
3566
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3567
	.port_set_speed = mv88e6185_port_set_speed,
3568
	.port_tag_remap = mv88e6095_port_tag_remap,
3569
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3570
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3571
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3572
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3573
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3574
	.port_pause_limit = mv88e6097_port_pause_limit,
3575
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3576
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3577
	.port_link_state = mv88e6352_port_link_state,
3578
	.port_get_cmode = mv88e6352_port_get_cmode,
3579
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3580
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3581 3582
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3583
	.stats_get_stats = mv88e6320_stats_get_stats,
3584 3585
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3586
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3587
	.pot_clear = mv88e6xxx_g2_pot_clear,
3588
	.reset = mv88e6352_g1_reset,
3589
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3590
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3591
	.gpio_ops = &mv88e6352_gpio_ops,
3592
	.avb_ops = &mv88e6352_avb_ops,
3593
	.ptp_ops = &mv88e6352_ptp_ops,
3594
	.phylink_validate = mv88e6185_phylink_validate,
3595 3596 3597
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3598
	/* MV88E6XXX_FAMILY_6320 */
3599 3600
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3601
	.irl_init_all = mv88e6352_g2_irl_init_all,
3602 3603
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3604
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3605 3606
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3607
	.port_set_link = mv88e6xxx_port_set_link,
3608
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3609
	.port_set_speed = mv88e6185_port_set_speed,
3610
	.port_tag_remap = mv88e6095_port_tag_remap,
3611
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3612
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3613
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3614
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3615
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3616
	.port_pause_limit = mv88e6097_port_pause_limit,
3617
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3618
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3619
	.port_link_state = mv88e6352_port_link_state,
3620
	.port_get_cmode = mv88e6352_port_get_cmode,
3621
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3622
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3623 3624
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3625
	.stats_get_stats = mv88e6320_stats_get_stats,
3626 3627
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3628
	.reset = mv88e6352_g1_reset,
3629
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3630
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3631
	.gpio_ops = &mv88e6352_gpio_ops,
3632
	.avb_ops = &mv88e6352_avb_ops,
3633
	.ptp_ops = &mv88e6352_ptp_ops,
3634
	.phylink_validate = mv88e6185_phylink_validate,
3635 3636
};

3637 3638
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
3639 3640
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3641
	.irl_init_all = mv88e6352_g2_irl_init_all,
3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3655
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3656
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3657
	.port_pause_limit = mv88e6097_port_pause_limit,
3658 3659
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3660
	.port_link_state = mv88e6352_port_link_state,
3661
	.port_get_cmode = mv88e6352_port_get_cmode,
3662
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3663
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3664 3665 3666
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
3667 3668
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3669 3670
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
3671
	.pot_clear = mv88e6xxx_g2_pot_clear,
3672
	.reset = mv88e6352_g1_reset,
3673
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3674
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3675
	.serdes_power = mv88e6341_serdes_power,
3676
	.gpio_ops = &mv88e6352_gpio_ops,
3677
	.avb_ops = &mv88e6390_avb_ops,
3678
	.ptp_ops = &mv88e6352_ptp_ops,
3679
	.phylink_validate = mv88e6390_phylink_validate,
3680 3681
};

3682
static const struct mv88e6xxx_ops mv88e6350_ops = {
3683
	/* MV88E6XXX_FAMILY_6351 */
3684 3685
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3686
	.irl_init_all = mv88e6352_g2_irl_init_all,
3687
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3688 3689
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3690
	.port_set_link = mv88e6xxx_port_set_link,
3691
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3692
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3693
	.port_set_speed = mv88e6185_port_set_speed,
3694
	.port_tag_remap = mv88e6095_port_tag_remap,
3695
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3696
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3697
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3698
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3699
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3700
	.port_pause_limit = mv88e6097_port_pause_limit,
3701
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3702
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3703
	.port_link_state = mv88e6352_port_link_state,
3704
	.port_get_cmode = mv88e6352_port_get_cmode,
3705
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3706
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3707 3708
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3709
	.stats_get_stats = mv88e6095_stats_get_stats,
3710 3711
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3712
	.watchdog_ops = &mv88e6097_watchdog_ops,
3713
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3714
	.pot_clear = mv88e6xxx_g2_pot_clear,
3715
	.reset = mv88e6352_g1_reset,
3716
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3717
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3718
	.phylink_validate = mv88e6185_phylink_validate,
3719 3720 3721
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3722
	/* MV88E6XXX_FAMILY_6351 */
3723 3724
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3725
	.irl_init_all = mv88e6352_g2_irl_init_all,
3726
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3727 3728
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3729
	.port_set_link = mv88e6xxx_port_set_link,
3730
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3731
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3732
	.port_set_speed = mv88e6185_port_set_speed,
3733
	.port_tag_remap = mv88e6095_port_tag_remap,
3734
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3735
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3736
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3737
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3738
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3739
	.port_pause_limit = mv88e6097_port_pause_limit,
3740
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3741
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3742
	.port_link_state = mv88e6352_port_link_state,
3743
	.port_get_cmode = mv88e6352_port_get_cmode,
3744
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3745
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3746 3747
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3748
	.stats_get_stats = mv88e6095_stats_get_stats,
3749 3750
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3751
	.watchdog_ops = &mv88e6097_watchdog_ops,
3752
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3753
	.pot_clear = mv88e6xxx_g2_pot_clear,
3754
	.reset = mv88e6352_g1_reset,
3755
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3756
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3757
	.avb_ops = &mv88e6352_avb_ops,
3758
	.ptp_ops = &mv88e6352_ptp_ops,
3759
	.phylink_validate = mv88e6185_phylink_validate,
3760 3761 3762
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3763
	/* MV88E6XXX_FAMILY_6352 */
3764 3765
	.ieee_pri_map = mv88e6085_g1_ieee_pri_map,
	.ip_pri_map = mv88e6085_g1_ip_pri_map,
3766
	.irl_init_all = mv88e6352_g2_irl_init_all,
3767 3768
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3769
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3770 3771
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3772
	.port_set_link = mv88e6xxx_port_set_link,
3773
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3774
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3775
	.port_set_speed = mv88e6352_port_set_speed,
3776
	.port_tag_remap = mv88e6095_port_tag_remap,
3777
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3778
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3779
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3780
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3781
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3782
	.port_pause_limit = mv88e6097_port_pause_limit,
3783
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3784
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3785
	.port_link_state = mv88e6352_port_link_state,
3786
	.port_get_cmode = mv88e6352_port_get_cmode,
3787
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3788
	.stats_set_histogram = mv88e6095_g1_stats_set_histogram,
3789 3790
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3791
	.stats_get_stats = mv88e6095_stats_get_stats,
3792 3793
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3794
	.watchdog_ops = &mv88e6097_watchdog_ops,
3795
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3796
	.pot_clear = mv88e6xxx_g2_pot_clear,
3797
	.reset = mv88e6352_g1_reset,
3798
	.rmu_disable = mv88e6352_g1_rmu_disable,
3799
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3800
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3801
	.serdes_power = mv88e6352_serdes_power,
3802
	.gpio_ops = &mv88e6352_gpio_ops,
3803
	.avb_ops = &mv88e6352_avb_ops,
3804
	.ptp_ops = &mv88e6352_ptp_ops,
3805 3806 3807
	.serdes_get_sset_count = mv88e6352_serdes_get_sset_count,
	.serdes_get_strings = mv88e6352_serdes_get_strings,
	.serdes_get_stats = mv88e6352_serdes_get_stats,
3808
	.phylink_validate = mv88e6352_phylink_validate,
3809 3810
};

3811
static const struct mv88e6xxx_ops mv88e6390_ops = {
3812
	/* MV88E6XXX_FAMILY_6390 */
3813
	.setup_errata = mv88e6390_setup_errata,
3814
	.irl_init_all = mv88e6390_g2_irl_init_all,
3815 3816
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3817 3818 3819 3820 3821 3822 3823
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3824
	.port_tag_remap = mv88e6390_port_tag_remap,
3825
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3826
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3827
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3828
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3829
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3830
	.port_pause_limit = mv88e6390_port_pause_limit,
3831
	.port_set_cmode = mv88e6390x_port_set_cmode,
3832
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3833
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3834
	.port_link_state = mv88e6352_port_link_state,
3835
	.port_get_cmode = mv88e6352_port_get_cmode,
3836
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3837
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3838 3839
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3840
	.stats_get_stats = mv88e6390_stats_get_stats,
3841 3842
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3843
	.watchdog_ops = &mv88e6390_watchdog_ops,
3844
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3845
	.pot_clear = mv88e6xxx_g2_pot_clear,
3846
	.reset = mv88e6352_g1_reset,
3847
	.rmu_disable = mv88e6390_g1_rmu_disable,
3848 3849
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3850
	.serdes_power = mv88e6390_serdes_power,
3851 3852
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3853
	.gpio_ops = &mv88e6352_gpio_ops,
3854
	.avb_ops = &mv88e6390_avb_ops,
3855
	.ptp_ops = &mv88e6352_ptp_ops,
3856
	.phylink_validate = mv88e6390_phylink_validate,
3857 3858 3859
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3860
	/* MV88E6XXX_FAMILY_6390 */
3861
	.setup_errata = mv88e6390_setup_errata,
3862
	.irl_init_all = mv88e6390_g2_irl_init_all,
3863 3864
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3865 3866 3867 3868 3869 3870 3871
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3872
	.port_tag_remap = mv88e6390_port_tag_remap,
3873
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3874
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3875
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3876
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3877
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3878
	.port_pause_limit = mv88e6390_port_pause_limit,
3879
	.port_set_cmode = mv88e6390x_port_set_cmode,
3880
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3881
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3882
	.port_link_state = mv88e6352_port_link_state,
3883
	.port_get_cmode = mv88e6352_port_get_cmode,
3884
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3885
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3886 3887
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3888
	.stats_get_stats = mv88e6390_stats_get_stats,
3889 3890
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3891
	.watchdog_ops = &mv88e6390_watchdog_ops,
3892
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3893
	.pot_clear = mv88e6xxx_g2_pot_clear,
3894
	.reset = mv88e6352_g1_reset,
3895
	.rmu_disable = mv88e6390_g1_rmu_disable,
3896 3897
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3898
	.serdes_power = mv88e6390x_serdes_power,
3899 3900
	.serdes_irq_setup = mv88e6390_serdes_irq_setup,
	.serdes_irq_free = mv88e6390_serdes_irq_free,
3901
	.gpio_ops = &mv88e6352_gpio_ops,
3902
	.avb_ops = &mv88e6390_avb_ops,
3903
	.ptp_ops = &mv88e6352_ptp_ops,
3904
	.phylink_validate = mv88e6390x_phylink_validate,
3905 3906
};

3907 3908
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3909
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3910 3911 3912 3913
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3914
		.num_internal_phys = 5,
3915
		.max_vid = 4095,
3916
		.port_base_addr = 0x10,
3917
		.phy_base_addr = 0x0,
3918
		.global1_addr = 0x1b,
3919
		.global2_addr = 0x1c,
3920
		.age_time_coeff = 15000,
3921
		.g1_irqs = 8,
3922
		.g2_irqs = 10,
3923
		.atu_move_port_mask = 0xf,
3924
		.pvt = true,
3925
		.multi_chip = true,
3926
		.tag_protocol = DSA_TAG_PROTO_DSA,
3927
		.ops = &mv88e6085_ops,
3928 3929 3930
	},

	[MV88E6095] = {
3931
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3932 3933 3934 3935
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3936
		.num_internal_phys = 0,
3937
		.max_vid = 4095,
3938
		.port_base_addr = 0x10,
3939
		.phy_base_addr = 0x0,
3940
		.global1_addr = 0x1b,
3941
		.global2_addr = 0x1c,
3942
		.age_time_coeff = 15000,
3943
		.g1_irqs = 8,
3944
		.atu_move_port_mask = 0xf,
3945
		.multi_chip = true,
3946
		.tag_protocol = DSA_TAG_PROTO_DSA,
3947
		.ops = &mv88e6095_ops,
3948 3949
	},

3950
	[MV88E6097] = {
3951
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3952 3953 3954 3955
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3956
		.num_internal_phys = 8,
3957
		.max_vid = 4095,
3958
		.port_base_addr = 0x10,
3959
		.phy_base_addr = 0x0,
3960
		.global1_addr = 0x1b,
3961
		.global2_addr = 0x1c,
3962
		.age_time_coeff = 15000,
3963
		.g1_irqs = 8,
3964
		.g2_irqs = 10,
3965
		.atu_move_port_mask = 0xf,
3966
		.pvt = true,
3967
		.multi_chip = true,
3968
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3969 3970 3971
		.ops = &mv88e6097_ops,
	},

3972
	[MV88E6123] = {
3973
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3974 3975 3976 3977
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3978
		.num_internal_phys = 5,
3979
		.max_vid = 4095,
3980
		.port_base_addr = 0x10,
3981
		.phy_base_addr = 0x0,
3982
		.global1_addr = 0x1b,
3983
		.global2_addr = 0x1c,
3984
		.age_time_coeff = 15000,
3985
		.g1_irqs = 9,
3986
		.g2_irqs = 10,
3987
		.atu_move_port_mask = 0xf,
3988
		.pvt = true,
3989
		.multi_chip = true,
3990
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3991
		.ops = &mv88e6123_ops,
3992 3993 3994
	},

	[MV88E6131] = {
3995
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3996 3997 3998 3999
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
4000
		.num_internal_phys = 0,
4001
		.max_vid = 4095,
4002
		.port_base_addr = 0x10,
4003
		.phy_base_addr = 0x0,
4004
		.global1_addr = 0x1b,
4005
		.global2_addr = 0x1c,
4006
		.age_time_coeff = 15000,
4007
		.g1_irqs = 9,
4008
		.atu_move_port_mask = 0xf,
4009
		.multi_chip = true,
4010
		.tag_protocol = DSA_TAG_PROTO_DSA,
4011
		.ops = &mv88e6131_ops,
4012 4013
	},

4014
	[MV88E6141] = {
4015
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
4016
		.family = MV88E6XXX_FAMILY_6341,
4017
		.name = "Marvell 88E6141",
4018 4019
		.num_databases = 4096,
		.num_ports = 6,
4020
		.num_internal_phys = 5,
4021
		.num_gpio = 11,
4022
		.max_vid = 4095,
4023
		.port_base_addr = 0x10,
4024
		.phy_base_addr = 0x10,
4025
		.global1_addr = 0x1b,
4026
		.global2_addr = 0x1c,
4027 4028
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
4029
		.g1_irqs = 9,
4030
		.g2_irqs = 10,
4031
		.pvt = true,
4032
		.multi_chip = true,
4033 4034 4035 4036
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

4037
	[MV88E6161] = {
4038
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
4039 4040 4041 4042
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
4043
		.num_internal_phys = 5,
4044
		.max_vid = 4095,
4045
		.port_base_addr = 0x10,
4046
		.phy_base_addr = 0x0,
4047
		.global1_addr = 0x1b,
4048
		.global2_addr = 0x1c,
4049
		.age_time_coeff = 15000,
4050
		.g1_irqs = 9,
4051
		.g2_irqs = 10,
4052
		.atu_move_port_mask = 0xf,
4053
		.pvt = true,
4054
		.multi_chip = true,
4055
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4056
		.ptp_support = true,
4057
		.ops = &mv88e6161_ops,
4058 4059 4060
	},

	[MV88E6165] = {
4061
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
4062 4063 4064 4065
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
4066
		.num_internal_phys = 0,
4067
		.max_vid = 4095,
4068
		.port_base_addr = 0x10,
4069
		.phy_base_addr = 0x0,
4070
		.global1_addr = 0x1b,
4071
		.global2_addr = 0x1c,
4072
		.age_time_coeff = 15000,
4073
		.g1_irqs = 9,
4074
		.g2_irqs = 10,
4075
		.atu_move_port_mask = 0xf,
4076
		.pvt = true,
4077
		.multi_chip = true,
4078
		.tag_protocol = DSA_TAG_PROTO_DSA,
4079
		.ptp_support = true,
4080
		.ops = &mv88e6165_ops,
4081 4082 4083
	},

	[MV88E6171] = {
4084
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
4085 4086 4087 4088
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
4089
		.num_internal_phys = 5,
4090
		.max_vid = 4095,
4091
		.port_base_addr = 0x10,
4092
		.phy_base_addr = 0x0,
4093
		.global1_addr = 0x1b,
4094
		.global2_addr = 0x1c,
4095
		.age_time_coeff = 15000,
4096
		.g1_irqs = 9,
4097
		.g2_irqs = 10,
4098
		.atu_move_port_mask = 0xf,
4099
		.pvt = true,
4100
		.multi_chip = true,
4101
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4102
		.ops = &mv88e6171_ops,
4103 4104 4105
	},

	[MV88E6172] = {
4106
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
4107 4108 4109 4110
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
4111
		.num_internal_phys = 5,
4112
		.num_gpio = 15,
4113
		.max_vid = 4095,
4114
		.port_base_addr = 0x10,
4115
		.phy_base_addr = 0x0,
4116
		.global1_addr = 0x1b,
4117
		.global2_addr = 0x1c,
4118
		.age_time_coeff = 15000,
4119
		.g1_irqs = 9,
4120
		.g2_irqs = 10,
4121
		.atu_move_port_mask = 0xf,
4122
		.pvt = true,
4123
		.multi_chip = true,
4124
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4125
		.ops = &mv88e6172_ops,
4126 4127 4128
	},

	[MV88E6175] = {
4129
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
4130 4131 4132 4133
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
4134
		.num_internal_phys = 5,
4135
		.max_vid = 4095,
4136
		.port_base_addr = 0x10,
4137
		.phy_base_addr = 0x0,
4138
		.global1_addr = 0x1b,
4139
		.global2_addr = 0x1c,
4140
		.age_time_coeff = 15000,
4141
		.g1_irqs = 9,
4142
		.g2_irqs = 10,
4143
		.atu_move_port_mask = 0xf,
4144
		.pvt = true,
4145
		.multi_chip = true,
4146
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4147
		.ops = &mv88e6175_ops,
4148 4149 4150
	},

	[MV88E6176] = {
4151
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
4152 4153 4154 4155
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
4156
		.num_internal_phys = 5,
4157
		.num_gpio = 15,
4158
		.max_vid = 4095,
4159
		.port_base_addr = 0x10,
4160
		.phy_base_addr = 0x0,
4161
		.global1_addr = 0x1b,
4162
		.global2_addr = 0x1c,
4163
		.age_time_coeff = 15000,
4164
		.g1_irqs = 9,
4165
		.g2_irqs = 10,
4166
		.atu_move_port_mask = 0xf,
4167
		.pvt = true,
4168
		.multi_chip = true,
4169
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4170
		.ops = &mv88e6176_ops,
4171 4172 4173
	},

	[MV88E6185] = {
4174
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
4175 4176 4177 4178
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
4179
		.num_internal_phys = 0,
4180
		.max_vid = 4095,
4181
		.port_base_addr = 0x10,
4182
		.phy_base_addr = 0x0,
4183
		.global1_addr = 0x1b,
4184
		.global2_addr = 0x1c,
4185
		.age_time_coeff = 15000,
4186
		.g1_irqs = 8,
4187
		.atu_move_port_mask = 0xf,
4188
		.multi_chip = true,
4189
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4190
		.ops = &mv88e6185_ops,
4191 4192
	},

4193
	[MV88E6190] = {
4194
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
4195 4196 4197 4198
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4199
		.num_internal_phys = 9,
4200
		.num_gpio = 16,
4201
		.max_vid = 8191,
4202
		.port_base_addr = 0x0,
4203
		.phy_base_addr = 0x0,
4204
		.global1_addr = 0x1b,
4205
		.global2_addr = 0x1c,
4206
		.tag_protocol = DSA_TAG_PROTO_DSA,
4207
		.age_time_coeff = 3750,
4208
		.g1_irqs = 9,
4209
		.g2_irqs = 14,
4210
		.pvt = true,
4211
		.multi_chip = true,
4212
		.atu_move_port_mask = 0x1f,
4213 4214 4215 4216
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
4217
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
4218 4219 4220 4221
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4222
		.num_internal_phys = 9,
4223
		.num_gpio = 16,
4224
		.max_vid = 8191,
4225
		.port_base_addr = 0x0,
4226
		.phy_base_addr = 0x0,
4227
		.global1_addr = 0x1b,
4228
		.global2_addr = 0x1c,
4229
		.age_time_coeff = 3750,
4230
		.g1_irqs = 9,
4231
		.g2_irqs = 14,
4232
		.atu_move_port_mask = 0x1f,
4233
		.pvt = true,
4234
		.multi_chip = true,
4235
		.tag_protocol = DSA_TAG_PROTO_DSA,
4236 4237 4238 4239
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
4240
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
4241 4242 4243 4244
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4245
		.num_internal_phys = 9,
4246
		.max_vid = 8191,
4247
		.port_base_addr = 0x0,
4248
		.phy_base_addr = 0x0,
4249
		.global1_addr = 0x1b,
4250
		.global2_addr = 0x1c,
4251
		.age_time_coeff = 3750,
4252
		.g1_irqs = 9,
4253
		.g2_irqs = 14,
4254
		.atu_move_port_mask = 0x1f,
4255
		.pvt = true,
4256
		.multi_chip = true,
4257
		.tag_protocol = DSA_TAG_PROTO_DSA,
4258
		.ptp_support = true,
4259
		.ops = &mv88e6191_ops,
4260 4261
	},

4262
	[MV88E6240] = {
4263
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
4264 4265 4266 4267
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4268
		.num_internal_phys = 5,
4269
		.num_gpio = 15,
4270
		.max_vid = 4095,
4271
		.port_base_addr = 0x10,
4272
		.phy_base_addr = 0x0,
4273
		.global1_addr = 0x1b,
4274
		.global2_addr = 0x1c,
4275
		.age_time_coeff = 15000,
4276
		.g1_irqs = 9,
4277
		.g2_irqs = 10,
4278
		.atu_move_port_mask = 0xf,
4279
		.pvt = true,
4280
		.multi_chip = true,
4281
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4282
		.ptp_support = true,
4283
		.ops = &mv88e6240_ops,
4284 4285
	},

4286
	[MV88E6290] = {
4287
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
4288 4289 4290 4291
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4292
		.num_internal_phys = 9,
4293
		.num_gpio = 16,
4294
		.max_vid = 8191,
4295
		.port_base_addr = 0x0,
4296
		.phy_base_addr = 0x0,
4297
		.global1_addr = 0x1b,
4298
		.global2_addr = 0x1c,
4299
		.age_time_coeff = 3750,
4300
		.g1_irqs = 9,
4301
		.g2_irqs = 14,
4302
		.atu_move_port_mask = 0x1f,
4303
		.pvt = true,
4304
		.multi_chip = true,
4305
		.tag_protocol = DSA_TAG_PROTO_DSA,
4306
		.ptp_support = true,
4307 4308 4309
		.ops = &mv88e6290_ops,
	},

4310
	[MV88E6320] = {
4311
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
4312 4313 4314 4315
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4316
		.num_internal_phys = 5,
4317
		.num_gpio = 15,
4318
		.max_vid = 4095,
4319
		.port_base_addr = 0x10,
4320
		.phy_base_addr = 0x0,
4321
		.global1_addr = 0x1b,
4322
		.global2_addr = 0x1c,
4323
		.age_time_coeff = 15000,
4324
		.g1_irqs = 8,
4325
		.g2_irqs = 10,
4326
		.atu_move_port_mask = 0xf,
4327
		.pvt = true,
4328
		.multi_chip = true,
4329
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4330
		.ptp_support = true,
4331
		.ops = &mv88e6320_ops,
4332 4333 4334
	},

	[MV88E6321] = {
4335
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
4336 4337 4338 4339
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4340
		.num_internal_phys = 5,
4341
		.num_gpio = 15,
4342
		.max_vid = 4095,
4343
		.port_base_addr = 0x10,
4344
		.phy_base_addr = 0x0,
4345
		.global1_addr = 0x1b,
4346
		.global2_addr = 0x1c,
4347
		.age_time_coeff = 15000,
4348
		.g1_irqs = 8,
4349
		.g2_irqs = 10,
4350
		.atu_move_port_mask = 0xf,
4351
		.multi_chip = true,
4352
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4353
		.ptp_support = true,
4354
		.ops = &mv88e6321_ops,
4355 4356
	},

4357
	[MV88E6341] = {
4358
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
4359 4360 4361
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
4362
		.num_internal_phys = 5,
4363
		.num_ports = 6,
4364
		.num_gpio = 11,
4365
		.max_vid = 4095,
4366
		.port_base_addr = 0x10,
4367
		.phy_base_addr = 0x10,
4368
		.global1_addr = 0x1b,
4369
		.global2_addr = 0x1c,
4370
		.age_time_coeff = 3750,
4371
		.atu_move_port_mask = 0x1f,
4372
		.g1_irqs = 9,
4373
		.g2_irqs = 10,
4374
		.pvt = true,
4375
		.multi_chip = true,
4376
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4377
		.ptp_support = true,
4378 4379 4380
		.ops = &mv88e6341_ops,
	},

4381
	[MV88E6350] = {
4382
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
4383 4384 4385 4386
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4387
		.num_internal_phys = 5,
4388
		.max_vid = 4095,
4389
		.port_base_addr = 0x10,
4390
		.phy_base_addr = 0x0,
4391
		.global1_addr = 0x1b,
4392
		.global2_addr = 0x1c,
4393
		.age_time_coeff = 15000,
4394
		.g1_irqs = 9,
4395
		.g2_irqs = 10,
4396
		.atu_move_port_mask = 0xf,
4397
		.pvt = true,
4398
		.multi_chip = true,
4399
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4400
		.ops = &mv88e6350_ops,
4401 4402 4403
	},

	[MV88E6351] = {
4404
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
4405 4406 4407 4408
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4409
		.num_internal_phys = 5,
4410
		.max_vid = 4095,
4411
		.port_base_addr = 0x10,
4412
		.phy_base_addr = 0x0,
4413
		.global1_addr = 0x1b,
4414
		.global2_addr = 0x1c,
4415
		.age_time_coeff = 15000,
4416
		.g1_irqs = 9,
4417
		.g2_irqs = 10,
4418
		.atu_move_port_mask = 0xf,
4419
		.pvt = true,
4420
		.multi_chip = true,
4421
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4422
		.ops = &mv88e6351_ops,
4423 4424 4425
	},

	[MV88E6352] = {
4426
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
4427 4428 4429 4430
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4431
		.num_internal_phys = 5,
4432
		.num_gpio = 15,
4433
		.max_vid = 4095,
4434
		.port_base_addr = 0x10,
4435
		.phy_base_addr = 0x0,
4436
		.global1_addr = 0x1b,
4437
		.global2_addr = 0x1c,
4438
		.age_time_coeff = 15000,
4439
		.g1_irqs = 9,
4440
		.g2_irqs = 10,
4441
		.atu_move_port_mask = 0xf,
4442
		.pvt = true,
4443
		.multi_chip = true,
4444
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4445
		.ptp_support = true,
4446
		.ops = &mv88e6352_ops,
4447
	},
4448
	[MV88E6390] = {
4449
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
4450 4451 4452 4453
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4454
		.num_internal_phys = 9,
4455
		.num_gpio = 16,
4456
		.max_vid = 8191,
4457
		.port_base_addr = 0x0,
4458
		.phy_base_addr = 0x0,
4459
		.global1_addr = 0x1b,
4460
		.global2_addr = 0x1c,
4461
		.age_time_coeff = 3750,
4462
		.g1_irqs = 9,
4463
		.g2_irqs = 14,
4464
		.atu_move_port_mask = 0x1f,
4465
		.pvt = true,
4466
		.multi_chip = true,
4467
		.tag_protocol = DSA_TAG_PROTO_DSA,
4468
		.ptp_support = true,
4469 4470 4471
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
4472
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
4473 4474 4475 4476
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
4477
		.num_internal_phys = 9,
4478
		.num_gpio = 16,
4479
		.max_vid = 8191,
4480
		.port_base_addr = 0x0,
4481
		.phy_base_addr = 0x0,
4482
		.global1_addr = 0x1b,
4483
		.global2_addr = 0x1c,
4484
		.age_time_coeff = 3750,
4485
		.g1_irqs = 9,
4486
		.g2_irqs = 14,
4487
		.atu_move_port_mask = 0x1f,
4488
		.pvt = true,
4489
		.multi_chip = true,
4490
		.tag_protocol = DSA_TAG_PROTO_DSA,
4491
		.ptp_support = true,
4492 4493
		.ops = &mv88e6390x_ops,
	},
4494 4495
};

4496
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4497
{
4498
	int i;
4499

4500 4501 4502
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4503 4504 4505 4506

	return NULL;
}

4507
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4508 4509
{
	const struct mv88e6xxx_info *info;
4510 4511 4512
	unsigned int prod_num, rev;
	u16 id;
	int err;
4513

4514
	mutex_lock(&chip->reg_lock);
4515
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
4516 4517 4518
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4519

4520 4521
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
4522 4523 4524 4525 4526

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4527
	/* Update the compatible info with the probed one */
4528
	chip->info = info;
4529

4530 4531 4532 4533
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4534 4535
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4536 4537 4538 4539

	return 0;
}

4540
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4541
{
4542
	struct mv88e6xxx_chip *chip;
4543

4544 4545
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4546 4547
		return NULL;

4548
	chip->dev = dev;
4549

4550
	mutex_init(&chip->reg_lock);
4551
	INIT_LIST_HEAD(&chip->mdios);
4552

4553
	return chip;
4554 4555
}

4556
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4557 4558
			      struct mii_bus *bus, int sw_addr)
{
4559
	if (sw_addr == 0)
4560
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4561
	else if (chip->info->multi_chip)
4562
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4563 4564 4565
	else
		return -EINVAL;

4566 4567
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4568 4569 4570 4571

	return 0;
}

4572 4573 4574 4575 4576 4577 4578 4579
static void mv88e6xxx_ports_cmode_init(struct mv88e6xxx_chip *chip)
{
	int i;

	for (i = 0; i < mv88e6xxx_num_ports(chip); i++)
		chip->ports[i].cmode = MV88E6XXX_PORT_STS_CMODE_INVALID;
}

4580 4581
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
							int port)
4582
{
V
Vivien Didelot 已提交
4583
	struct mv88e6xxx_chip *chip = ds->priv;
4584

4585
	return chip->info->tag_protocol;
4586 4587
}

4588
#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
4589 4590 4591
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4592
{
4593
	struct mv88e6xxx_chip *chip;
4594
	struct mii_bus *bus;
4595
	int err;
4596

4597
	bus = dsa_host_dev_to_mii_bus(host_dev);
4598 4599 4600
	if (!bus)
		return NULL;

4601 4602
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4603 4604
		return NULL;

4605
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4606
	chip->info = &mv88e6xxx_table[MV88E6085];
4607

4608
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4609 4610 4611
	if (err)
		goto free;

4612
	err = mv88e6xxx_detect(chip);
4613
	if (err)
4614
		goto free;
4615

4616 4617
	mv88e6xxx_ports_cmode_init(chip);

4618 4619 4620 4621 4622 4623
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4624 4625
	mv88e6xxx_phy_init(chip);

4626
	err = mv88e6xxx_mdios_register(chip, NULL);
4627
	if (err)
4628
		goto free;
4629

4630
	*priv = chip;
4631

4632
	return chip->info->name;
4633
free:
4634
	devm_kfree(dsa_dev, chip);
4635 4636

	return NULL;
4637
}
4638
#endif
4639

4640
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
4641
				      const struct switchdev_obj_port_mdb *mdb)
4642 4643 4644 4645 4646 4647 4648 4649 4650
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
4651
				   const struct switchdev_obj_port_mdb *mdb)
4652
{
V
Vivien Didelot 已提交
4653
	struct mv88e6xxx_chip *chip = ds->priv;
4654 4655 4656

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4657
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
4658 4659
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
4660 4661 4662 4663 4664 4665
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4666
	struct mv88e6xxx_chip *chip = ds->priv;
4667 4668 4669 4670
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
4671
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
4672 4673 4674 4675 4676
	mutex_unlock(&chip->reg_lock);

	return err;
}

4677
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4678
#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
4679
	.probe			= mv88e6xxx_drv_probe,
4680
#endif
4681
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4682 4683
	.setup			= mv88e6xxx_setup,
	.adjust_link		= mv88e6xxx_adjust_link,
4684 4685 4686 4687 4688
	.phylink_validate	= mv88e6xxx_validate,
	.phylink_mac_link_state	= mv88e6xxx_link_state,
	.phylink_mac_config	= mv88e6xxx_mac_config,
	.phylink_mac_link_down	= mv88e6xxx_mac_link_down,
	.phylink_mac_link_up	= mv88e6xxx_mac_link_up,
4689 4690 4691
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
4692 4693
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
4694 4695
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
4696
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4697 4698 4699 4700
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4701
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4702 4703 4704
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4705
	.port_fast_age		= mv88e6xxx_port_fast_age,
4706 4707 4708 4709 4710 4711 4712
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4713 4714 4715
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
4716 4717
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4718 4719 4720 4721 4722
	.port_hwtstamp_set	= mv88e6xxx_port_hwtstamp_set,
	.port_hwtstamp_get	= mv88e6xxx_port_hwtstamp_get,
	.port_txtstamp		= mv88e6xxx_port_txtstamp,
	.port_rxtstamp		= mv88e6xxx_port_rxtstamp,
	.get_ts_info		= mv88e6xxx_get_ts_info,
4723 4724
};

4725 4726 4727 4728
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4729
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4730
{
4731
	struct device *dev = chip->dev;
4732 4733
	struct dsa_switch *ds;

4734
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4735 4736 4737
	if (!ds)
		return -ENOMEM;

4738
	ds->priv = chip;
4739
	ds->dev = dev;
4740
	ds->ops = &mv88e6xxx_switch_ops;
4741 4742
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4743 4744 4745

	dev_set_drvdata(dev, ds);

4746
	return dsa_register_switch(ds);
4747 4748
}

4749
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4750
{
4751
	dsa_unregister_switch(chip->ds);
4752 4753
}

4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766
static const void *pdata_device_get_match_data(struct device *dev)
{
	const struct of_device_id *matches = dev->driver->of_match_table;
	const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data;

	for (; matches->name[0] || matches->type[0] || matches->compatible[0];
	     matches++) {
		if (!strcmp(pdata->compatible, matches->compatible))
			return matches->data;
	}
	return NULL;
}

4767
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4768
{
4769
	struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data;
4770
	const struct mv88e6xxx_info *compat_info = NULL;
4771
	struct device *dev = &mdiodev->dev;
4772
	struct device_node *np = dev->of_node;
4773
	struct mv88e6xxx_chip *chip;
4774
	int port;
4775
	int err;
4776

4777 4778 4779
	if (!np && !pdata)
		return -EINVAL;

4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795 4796 4797 4798
	if (np)
		compat_info = of_device_get_match_data(dev);

	if (pdata) {
		compat_info = pdata_device_get_match_data(dev);

		if (!pdata->netdev)
			return -EINVAL;

		for (port = 0; port < DSA_MAX_PORTS; port++) {
			if (!(pdata->enabled_ports & (1 << port)))
				continue;
			if (strcmp(pdata->cd.port_names[port], "cpu"))
				continue;
			pdata->cd.netdev[port] = &pdata->netdev->dev;
			break;
		}
	}

4799 4800 4801
	if (!compat_info)
		return -EINVAL;

4802
	chip = mv88e6xxx_alloc_chip(dev);
4803 4804 4805 4806
	if (!chip) {
		err = -ENOMEM;
		goto out;
	}
4807

4808
	chip->info = compat_info;
4809

4810
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4811
	if (err)
4812
		goto out;
4813

4814
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4815 4816 4817 4818
	if (IS_ERR(chip->reset)) {
		err = PTR_ERR(chip->reset);
		goto out;
	}
4819

4820
	err = mv88e6xxx_detect(chip);
4821
	if (err)
4822
		goto out;
4823

4824
	mv88e6xxx_ports_cmode_init(chip);
4825 4826
	mv88e6xxx_phy_init(chip);

4827 4828 4829 4830 4831 4832 4833
	if (chip->info->ops->get_eeprom) {
		if (np)
			of_property_read_u32(np, "eeprom-length",
					     &chip->eeprom_len);
		else
			chip->eeprom_len = pdata->eeprom_len;
	}
4834

4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

4847
	/* Has to be performed before the MDIO bus is created, because
4848
	 * the PHYs will link their interrupts to these interrupt
4849 4850 4851 4852
	 * controllers
	 */
	mutex_lock(&chip->reg_lock);
	if (chip->irq > 0)
4853
		err = mv88e6xxx_g1_irq_setup(chip);
4854 4855 4856
	else
		err = mv88e6xxx_irq_poll_setup(chip);
	mutex_unlock(&chip->reg_lock);
4857

4858 4859
	if (err)
		goto out;
4860

4861 4862
	if (chip->info->g2_irqs > 0) {
		err = mv88e6xxx_g2_irq_setup(chip);
4863
		if (err)
4864
			goto out_g1_irq;
4865 4866
	}

4867 4868 4869 4870 4871 4872 4873 4874
	err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
	if (err)
		goto out_g2_irq;

	err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
	if (err)
		goto out_g1_atu_prob_irq;

4875
	err = mv88e6xxx_mdios_register(chip, np);
4876
	if (err)
4877
		goto out_g1_vtu_prob_irq;
4878

4879
	err = mv88e6xxx_register_switch(chip);
4880 4881
	if (err)
		goto out_mdio;
4882

4883
	return 0;
4884 4885

out_mdio:
4886
	mv88e6xxx_mdios_unregister(chip);
4887
out_g1_vtu_prob_irq:
4888
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
4889
out_g1_atu_prob_irq:
4890
	mv88e6xxx_g1_atu_prob_irq_free(chip);
4891
out_g2_irq:
4892
	if (chip->info->g2_irqs > 0)
4893 4894
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4895
	if (chip->irq > 0)
4896
		mv88e6xxx_g1_irq_free(chip);
4897 4898
	else
		mv88e6xxx_irq_poll_free(chip);
4899
out:
4900 4901 4902
	if (pdata)
		dev_put(pdata->netdev);

4903
	return err;
4904
}
4905 4906 4907 4908

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4909
	struct mv88e6xxx_chip *chip = ds->priv;
4910

4911 4912
	if (chip->info->ptp_support) {
		mv88e6xxx_hwtstamp_free(chip);
4913
		mv88e6xxx_ptp_free(chip);
4914
	}
4915

4916
	mv88e6xxx_phy_destroy(chip);
4917
	mv88e6xxx_unregister_switch(chip);
4918
	mv88e6xxx_mdios_unregister(chip);
4919

4920 4921 4922 4923 4924 4925 4926
	mv88e6xxx_g1_vtu_prob_irq_free(chip);
	mv88e6xxx_g1_atu_prob_irq_free(chip);

	if (chip->info->g2_irqs > 0)
		mv88e6xxx_g2_irq_free(chip);

	if (chip->irq > 0)
4927
		mv88e6xxx_g1_irq_free(chip);
4928 4929
	else
		mv88e6xxx_irq_poll_free(chip);
4930 4931 4932
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4933 4934 4935 4936
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4937 4938 4939 4940
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4957
	register_switch_driver(&mv88e6xxx_switch_drv);
4958 4959
	return mdio_driver_register(&mv88e6xxx_driver);
}
4960 4961 4962 4963
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4964
	mdio_driver_unregister(&mv88e6xxx_driver);
4965
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4966 4967
}
module_exit(mv88e6xxx_cleanup);
4968 4969 4970 4971

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");