chip.c 117.3 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242 243 244 245 246 247 248 249 250
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

251 252 253 254
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
255
	struct mii_bus *bus;
256

257 258
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
259 260
		return -EOPNOTSUPP;

261
	if (!chip->info->ops->phy_read)
262 263 264
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
265 266 267 268 269 270
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
271
	struct mii_bus *bus;
272

273 274
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
275 276
		return -EOPNOTSUPP;

277
	if (!chip->info->ops->phy_write)
278 279 280
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
452 453 454 455 456 457 458
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
459

460
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
461
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
462 463 464
		irq_dispose_mapping(virq);
	}

465
	irq_domain_remove(chip->g1_irq.domain);
466 467 468 469
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
470 471
	int err, irq, virq;
	u16 reg, mask;
472 473 474 475 476 477 478 479 480 481 482 483 484 485

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

486
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
487
	if (err)
488
		goto out_mapping;
489

490
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
491

492
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
493
	if (err)
494
		goto out_disable;
495 496 497 498

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
499
		goto out_disable;
500 501 502 503 504 505

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
506
		goto out_disable;
507 508 509

	return 0;

510 511 512 513 514 515 516 517 518 519 520
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
521 522 523 524

	return err;
}

525
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
526
{
527
	int i;
528

529
	for (i = 0; i < 16; i++) {
530 531 532 533 534 535 536 537 538 539 540 541 542
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

543
	dev_err(chip->dev, "Timeout while waiting for switch\n");
544 545 546
	return -ETIMEDOUT;
}

547
/* Indirect write to single pointer-data register with an Update bit */
548
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
549 550
{
	u16 val;
551
	int err;
552 553

	/* Wait until the previous operation is completed */
554 555 556
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
557 558 559 560 561 562 563

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

564
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
565
{
566 567
	if (!chip->info->ops->ppu_disable)
		return 0;
568

569
	return chip->info->ops->ppu_disable(chip);
570 571
}

572
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
573
{
574 575
	if (!chip->info->ops->ppu_enable)
		return 0;
576

577
	return chip->info->ops->ppu_enable(chip);
578 579 580 581
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
582
	struct mv88e6xxx_chip *chip;
583

584
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
585

586
	mutex_lock(&chip->reg_lock);
587

588 589 590 591
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
592
	}
593

594
	mutex_unlock(&chip->reg_lock);
595 596 597 598
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
599
	struct mv88e6xxx_chip *chip = (void *)_ps;
600

601
	schedule_work(&chip->ppu_work);
602 603
}

604
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
605 606 607
{
	int ret;

608
	mutex_lock(&chip->ppu_mutex);
609

610
	/* If the PHY polling unit is enabled, disable it so that
611 612 613 614
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
615 616
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
617
		if (ret < 0) {
618
			mutex_unlock(&chip->ppu_mutex);
619 620
			return ret;
		}
621
		chip->ppu_disabled = 1;
622
	} else {
623
		del_timer(&chip->ppu_timer);
624
		ret = 0;
625 626 627 628 629
	}

	return ret;
}

630
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
631
{
632
	/* Schedule a timer to re-enable the PHY polling unit. */
633 634
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
635 636
}

637
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
638
{
639 640
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
641 642
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
643 644
}

645 646 647 648 649
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

650 651 652
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
653
{
654
	int err;
655

656 657 658
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
659
		mv88e6xxx_ppu_access_put(chip);
660 661
	}

662
	return err;
663 664
}

665 666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

712 713 714 715 716 717
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

718 719 720 721 722 723 724 725 726
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

727 728 729 730
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
731 732
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
733
{
V
Vivien Didelot 已提交
734
	struct mv88e6xxx_chip *chip = ds->priv;
735
	int err;
736 737 738 739

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

740
	mutex_lock(&chip->reg_lock);
741 742
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
743
	mutex_unlock(&chip->reg_lock);
744 745 746

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
747 748
}

749
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
750
{
751 752
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
753

754
	return chip->info->ops->stats_snapshot(chip, port);
755 756
}

757
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
817 818
};

819
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
820
					    struct mv88e6xxx_hw_stat *s,
821 822
					    int port, u16 bank1_select,
					    u16 histogram)
823 824 825
{
	u32 low;
	u32 high = 0;
826
	u16 reg = 0;
827
	int err;
828 829
	u64 value;

830
	switch (s->type) {
831
	case STATS_TYPE_PORT:
832 833
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
834 835
			return UINT64_MAX;

836
		low = reg;
837
		if (s->sizeof_stat == 4) {
838 839
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
840
				return UINT64_MAX;
841
			high = reg;
842
		}
843
		break;
844
	case STATS_TYPE_BANK1:
845
		reg = bank1_select;
846 847
		/* fall through */
	case STATS_TYPE_BANK0:
848
		reg |= s->reg | histogram;
849
		mv88e6xxx_g1_stats_read(chip, reg, &low);
850
		if (s->sizeof_stat == 8)
851
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
852 853 854 855 856
	}
	value = (((u64)high) << 16) | low;
	return value;
}

857 858
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
859
{
860 861
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
862

863 864
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
865
		if (stat->type & types) {
866 867 868 869
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
870
	}
871 872
}

873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
889
{
V
Vivien Didelot 已提交
890
	struct mv88e6xxx_chip *chip = ds->priv;
891 892 893 894 895 896 897 898

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
899 900 901 902 903
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
904
		if (stat->type & types)
905 906 907
			j++;
	}
	return j;
908 909
}

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

932
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
933 934
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
935 936 937 938 939 940 941
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
942 943 944
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
945 946 947 948 949 950 951 952 953
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
954 955
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
956 957 958 959 960 961
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
962 963 964 965 966 967 968 969 970 971 972
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
973 974 975 976 977 978 979 980 981
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

982 983
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
984
{
V
Vivien Didelot 已提交
985
	struct mv88e6xxx_chip *chip = ds->priv;
986 987
	int ret;

988
	mutex_lock(&chip->reg_lock);
989

990
	ret = mv88e6xxx_stats_snapshot(chip, port);
991
	if (ret < 0) {
992
		mutex_unlock(&chip->reg_lock);
993 994
		return;
	}
995 996

	mv88e6xxx_get_stats(chip, port, data);
997

998
	mutex_unlock(&chip->reg_lock);
999 1000
}

1001 1002 1003 1004 1005 1006 1007 1008
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1009
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1010 1011 1012 1013
{
	return 32 * sizeof(u16);
}

1014 1015
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1016
{
V
Vivien Didelot 已提交
1017
	struct mv88e6xxx_chip *chip = ds->priv;
1018 1019
	int err;
	u16 reg;
1020 1021 1022 1023 1024 1025 1026
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1027
	mutex_lock(&chip->reg_lock);
1028

1029 1030
	for (i = 0; i < 32; i++) {

1031 1032 1033
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1034
	}
1035

1036
	mutex_unlock(&chip->reg_lock);
1037 1038
}

1039 1040
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1041
{
V
Vivien Didelot 已提交
1042
	struct mv88e6xxx_chip *chip = ds->priv;
1043 1044
	u16 reg;
	int err;
1045

1046
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1047 1048
		return -EOPNOTSUPP;

1049
	mutex_lock(&chip->reg_lock);
1050

1051 1052
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1053
		goto out;
1054 1055 1056 1057

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1058
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1059
	if (err)
1060
		goto out;
1061

1062
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1063
out:
1064
	mutex_unlock(&chip->reg_lock);
1065 1066

	return err;
1067 1068
}

1069 1070
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1071
{
V
Vivien Didelot 已提交
1072
	struct mv88e6xxx_chip *chip = ds->priv;
1073 1074
	u16 reg;
	int err;
1075

1076
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1077 1078
		return -EOPNOTSUPP;

1079
	mutex_lock(&chip->reg_lock);
1080

1081 1082
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1083 1084
		goto out;

1085
	reg &= ~0x0300;
1086 1087 1088 1089 1090
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1091
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1092
out:
1093
	mutex_unlock(&chip->reg_lock);
1094

1095
	return err;
1096 1097
}

1098
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1099
{
1100 1101 1102
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1103 1104
	int i;

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

1131
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1132 1133
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1134 1135 1136

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1137

1138
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1139 1140
}

1141 1142
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1143
{
V
Vivien Didelot 已提交
1144
	struct mv88e6xxx_chip *chip = ds->priv;
1145
	int stp_state;
1146
	int err;
1147 1148 1149

	switch (state) {
	case BR_STATE_DISABLED:
1150
		stp_state = PORT_CONTROL_STATE_DISABLED;
1151 1152 1153
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1154
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1155 1156
		break;
	case BR_STATE_LEARNING:
1157
		stp_state = PORT_CONTROL_STATE_LEARNING;
1158 1159 1160
		break;
	case BR_STATE_FORWARDING:
	default:
1161
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1162 1163 1164
		break;
	}

1165
	mutex_lock(&chip->reg_lock);
1166
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1167
	mutex_unlock(&chip->reg_lock);
1168 1169

	if (err)
1170
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1171 1172
}

1173 1174
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1175 1176
	int err;

1177 1178 1179 1180
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1181 1182 1183 1184
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1185 1186 1187
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1188 1189 1190 1191 1192 1193 1194 1195 1196
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1197
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1198 1199 1200 1201

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1202 1203
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1204 1205 1206
	int dev, port;
	int err;

1207 1208 1209 1210 1211 1212
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1226 1227
}

1228 1229 1230 1231 1232 1233
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1234
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1235 1236 1237 1238 1239 1240
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1241 1242 1243 1244 1245 1246 1247 1248
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1249 1250 1251 1252 1253 1254 1255 1256 1257
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1258 1259 1260
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1261
{
V
Vivien Didelot 已提交
1262
	struct mv88e6xxx_chip *chip = ds->priv;
1263 1264 1265
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1266 1267 1268
	u16 pvid;
	int err;

1269
	if (!chip->info->max_vid)
1270 1271
		return -EOPNOTSUPP;

1272
	mutex_lock(&chip->reg_lock);
1273

1274
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1275 1276 1277 1278
	if (err)
		goto unlock;

	do {
1279
		err = mv88e6xxx_vtu_getnext(chip, &next);
1280 1281 1282 1283 1284 1285
		if (err)
			break;

		if (!next.valid)
			break;

1286
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1287 1288 1289
			continue;

		/* reinit and dump this VLAN obj */
1290 1291
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1292 1293
		vlan->flags = 0;

1294
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1295 1296 1297 1298 1299 1300 1301 1302
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1303
	} while (next.vid < chip->info->max_vid);
1304 1305

unlock:
1306
	mutex_unlock(&chip->reg_lock);
1307 1308 1309 1310

	return err;
}

1311
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1312
				    struct mv88e6xxx_vtu_entry *entry)
1313
{
1314
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1315
	int err;
1316

1317
	err = mv88e6xxx_g1_vtu_op_wait(chip);
1318 1319
	if (err)
		return err;
1320

1321 1322 1323 1324
	err = mv88e6xxx_g1_vtu_vid_write(chip, entry);
	if (err)
		return err;

1325 1326 1327 1328
	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1329
	err = mv88e6185_g1_vtu_data_write(chip, entry);
1330 1331
	if (err)
		return err;
1332

1333
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1334
		err = mv88e6xxx_g1_vtu_sid_write(chip, entry);
1335 1336
		if (err)
			return err;
1337 1338 1339 1340

		err = mv88e6xxx_g1_vtu_op(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
		if (err)
			return err;
1341
	}
1342

1343
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1344
		err = mv88e6xxx_g1_vtu_fid_write(chip, entry);
1345 1346
		if (err)
			return err;
1347
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1348 1349 1350 1351 1352
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1353 1354
	}
loadpurge:
1355
	return mv88e6xxx_g1_vtu_op(chip, op);
1356 1357
}

1358
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1359 1360
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1361 1362 1363
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1364
	int i, err;
1365 1366 1367

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1368
	/* Set every FID bit used by the (un)bridged ports */
1369
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1370
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1371 1372 1373 1374 1375 1376
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1377 1378
	/* Set every FID bit used by the VLAN entries */
	do {
1379
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1380 1381 1382 1383 1384 1385 1386
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1387
	} while (vlan.vid < chip->info->max_vid);
1388 1389 1390 1391 1392

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1393
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1394 1395 1396
		return -ENOSPC;

	/* Clear the database */
1397
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1398 1399
}

1400
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1401
			      struct mv88e6xxx_vtu_entry *entry)
1402
{
1403
	struct dsa_switch *ds = chip->ds;
1404
	struct mv88e6xxx_vtu_entry vlan = {
1405 1406 1407
		.valid = true,
		.vid = vid,
	};
1408 1409
	int i, err;

1410
	err = mv88e6xxx_atu_new(chip, &vlan.fid);
1411 1412
	if (err)
		return err;
1413

1414
	/* exclude all ports except the CPU and DSA ports */
1415
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1416 1417
		vlan.member[i] = dsa_is_cpu_port(ds, i) ||
			dsa_is_dsa_port(ds, i)
1418 1419
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1420 1421 1422 1423 1424

	*entry = vlan;
	return 0;
}

1425
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1426
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1427 1428 1429 1430 1431 1432
{
	int err;

	if (!vid)
		return -EINVAL;

1433 1434
	entry->vid = vid - 1;
	entry->valid = false;
1435

1436
	err = mv88e6xxx_vtu_getnext(chip, entry);
1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1447
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1448 1449 1450 1451 1452
	}

	return err;
}

1453 1454 1455
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1456
	struct mv88e6xxx_chip *chip = ds->priv;
1457 1458 1459
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1460 1461 1462 1463 1464
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1465
	mutex_lock(&chip->reg_lock);
1466 1467

	do {
1468
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1469 1470 1471 1472 1473 1474 1475 1476 1477
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1478
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1479 1480 1481
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1482 1483 1484
			if (!ds->ports[port].netdev)
				continue;

1485
			if (vlan.member[i] ==
1486 1487 1488
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1489 1490
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1491 1492
				break; /* same bridge, check next VLAN */

1493
			if (!ds->ports[i].bridge_dev)
1494 1495
				continue;

1496
			netdev_warn(ds->ports[port].netdev,
1497 1498
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1499
				    netdev_name(ds->ports[i].bridge_dev));
1500 1501 1502 1503 1504 1505
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1506
	mutex_unlock(&chip->reg_lock);
1507 1508 1509 1510

	return err;
}

1511 1512
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1513
{
V
Vivien Didelot 已提交
1514
	struct mv88e6xxx_chip *chip = ds->priv;
1515
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1516
		PORT_CONTROL_2_8021Q_DISABLED;
1517
	int err;
1518

1519
	if (!chip->info->max_vid)
1520 1521
		return -EOPNOTSUPP;

1522
	mutex_lock(&chip->reg_lock);
1523
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1524
	mutex_unlock(&chip->reg_lock);
1525

1526
	return err;
1527 1528
}

1529 1530 1531 1532
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1533
{
V
Vivien Didelot 已提交
1534
	struct mv88e6xxx_chip *chip = ds->priv;
1535 1536
	int err;

1537
	if (!chip->info->max_vid)
1538 1539
		return -EOPNOTSUPP;

1540 1541 1542 1543 1544 1545 1546 1547
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1548 1549 1550 1551 1552 1553
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1554
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1555
				    u16 vid, bool untagged)
1556
{
1557
	struct mv88e6xxx_vtu_entry vlan;
1558 1559
	int err;

1560
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1561
	if (err)
1562
		return err;
1563

1564
	vlan.member[port] = untagged ?
1565 1566 1567
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1568
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1569 1570
}

1571 1572 1573
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1574
{
V
Vivien Didelot 已提交
1575
	struct mv88e6xxx_chip *chip = ds->priv;
1576 1577 1578 1579
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1580
	if (!chip->info->max_vid)
1581 1582
		return;

1583
	mutex_lock(&chip->reg_lock);
1584

1585
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1586
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1587 1588
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1589
				   vid, untagged ? 'u' : 't');
1590

1591
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1592
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1593
			   vlan->vid_end);
1594

1595
	mutex_unlock(&chip->reg_lock);
1596 1597
}

1598
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1599
				    int port, u16 vid)
1600
{
1601
	struct dsa_switch *ds = chip->ds;
1602
	struct mv88e6xxx_vtu_entry vlan;
1603 1604
	int i, err;

1605
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1606
	if (err)
1607
		return err;
1608

1609
	/* Tell switchdev if this VLAN is handled in software */
1610
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1611
		return -EOPNOTSUPP;
1612

1613
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1614 1615

	/* keep the VLAN unless all ports are excluded */
1616
	vlan.valid = false;
1617
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1618
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1619 1620
			continue;

1621
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1622
			vlan.valid = true;
1623 1624 1625 1626
			break;
		}
	}

1627
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1628 1629 1630
	if (err)
		return err;

1631
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1632 1633
}

1634 1635
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1636
{
V
Vivien Didelot 已提交
1637
	struct mv88e6xxx_chip *chip = ds->priv;
1638 1639 1640
	u16 pvid, vid;
	int err = 0;

1641
	if (!chip->info->max_vid)
1642 1643
		return -EOPNOTSUPP;

1644
	mutex_lock(&chip->reg_lock);
1645

1646
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1647 1648 1649
	if (err)
		goto unlock;

1650
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1651
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1652 1653 1654 1655
		if (err)
			goto unlock;

		if (vid == pvid) {
1656
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1657 1658 1659 1660 1661
			if (err)
				goto unlock;
		}
	}

1662
unlock:
1663
	mutex_unlock(&chip->reg_lock);
1664 1665 1666 1667

	return err;
}

1668 1669 1670
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1671
{
1672
	struct mv88e6xxx_vtu_entry vlan;
1673
	struct mv88e6xxx_atu_entry entry;
1674 1675
	int err;

1676 1677
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1678
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1679
	else
1680
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1681 1682
	if (err)
		return err;
1683

1684 1685 1686 1687 1688
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1689 1690 1691
	if (err)
		return err;

1692 1693 1694 1695 1696 1697 1698
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1699 1700
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1701 1702
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1703 1704
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1705
		entry.portvec |= BIT(port);
1706
		entry.state = state;
1707 1708
	}

1709
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1710 1711
}

1712 1713 1714
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1715 1716 1717 1718 1719 1720 1721
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1722 1723 1724
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1725
{
V
Vivien Didelot 已提交
1726
	struct mv88e6xxx_chip *chip = ds->priv;
1727

1728
	mutex_lock(&chip->reg_lock);
1729 1730 1731
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
1732
	mutex_unlock(&chip->reg_lock);
1733 1734
}

1735 1736
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1737
{
V
Vivien Didelot 已提交
1738
	struct mv88e6xxx_chip *chip = ds->priv;
1739
	int err;
1740

1741
	mutex_lock(&chip->reg_lock);
1742 1743
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1744
	mutex_unlock(&chip->reg_lock);
1745

1746
	return err;
1747 1748
}

1749 1750 1751 1752
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
1753
{
1754
	struct mv88e6xxx_atu_entry addr;
1755 1756
	int err;

1757 1758
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1759 1760

	do {
1761
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1762
		if (err)
1763
			return err;
1764 1765 1766 1767

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1768
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1769 1770 1771 1772
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1773

1774 1775 1776 1777
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1778 1779
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1780 1781 1782 1783
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1784 1785 1786 1787 1788 1789 1790 1791 1792
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1793 1794
		} else {
			return -EOPNOTSUPP;
1795
		}
1796 1797 1798 1799

		err = cb(obj);
		if (err)
			return err;
1800 1801 1802 1803 1804
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1805 1806 1807
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
1808
{
1809
	struct mv88e6xxx_vtu_entry vlan = {
1810
		.vid = chip->info->max_vid,
1811
	};
1812
	u16 fid;
1813 1814
	int err;

1815
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1816
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1817
	if (err)
1818
		return err;
1819

1820
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1821
	if (err)
1822
		return err;
1823

1824
	/* Dump VLANs' Filtering Information Databases */
1825
	do {
1826
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1827
		if (err)
1828
			return err;
1829 1830 1831 1832

		if (!vlan.valid)
			break;

1833 1834
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1835
		if (err)
1836
			return err;
1837
	} while (vlan.vid < chip->info->max_vid);
1838

1839 1840 1841 1842 1843 1844 1845
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
1846
	struct mv88e6xxx_chip *chip = ds->priv;
1847 1848 1849 1850
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1851
	mutex_unlock(&chip->reg_lock);
1852 1853 1854 1855

	return err;
}

1856 1857
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1858
{
1859
	struct dsa_switch *ds;
1860
	int port;
1861
	int dev;
1862
	int err;
1863

1864 1865 1866 1867
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1868
			if (err)
1869
				return err;
1870 1871 1872
		}
	}

1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1902
	mutex_unlock(&chip->reg_lock);
1903

1904
	return err;
1905 1906
}

1907 1908
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1909
{
V
Vivien Didelot 已提交
1910
	struct mv88e6xxx_chip *chip = ds->priv;
1911

1912
	mutex_lock(&chip->reg_lock);
1913 1914 1915
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1916
	mutex_unlock(&chip->reg_lock);
1917 1918
}

1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1949 1950 1951 1952 1953 1954 1955 1956
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1970
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1971
{
1972
	int i, err;
1973

1974
	/* Set all ports to the Disabled state */
1975
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1976 1977
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
1978 1979
		if (err)
			return err;
1980 1981
	}

1982 1983 1984
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1985 1986
	usleep_range(2000, 4000);

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1998
	mv88e6xxx_hardware_reset(chip);
1999

2000
	return mv88e6xxx_software_reset(chip);
2001 2002
}

2003
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2004
{
2005 2006
	u16 val;
	int err;
2007

2008 2009 2010 2011
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2012

2013 2014 2015
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2016 2017
	}

2018
	return err;
2019 2020
}

2021 2022 2023
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
2024 2025 2026
{
	int err;

2027 2028 2029 2030
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
2031 2032 2033
	if (err)
		return err;

2034 2035 2036 2037 2038 2039 2040 2041
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
2042 2043
}

2044
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
2045
{
2046 2047 2048 2049
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2050

2051 2052 2053 2054 2055 2056
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2057

2058 2059 2060 2061 2062 2063
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
2064

2065 2066 2067 2068
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2069

2070 2071
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
2072

2073 2074 2075
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2076

2077 2078
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2079

2080
	return -EINVAL;
2081 2082
}

2083
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2084
{
2085
	bool message = dsa_is_dsa_port(chip->ds, port);
2086

2087
	return mv88e6xxx_port_set_message_port(chip, port, message);
2088
}
2089

2090
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2091
{
2092
	bool flood = port == dsa_upstream_port(chip->ds);
2093

2094 2095 2096 2097
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2098

2099
	return 0;
2100 2101
}

2102
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2103
{
2104
	struct dsa_switch *ds = chip->ds;
2105
	int err;
2106
	u16 reg;
2107

2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2137
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2138 2139
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2140 2141 2142
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2143

2144
	err = mv88e6xxx_setup_port_mode(chip, port);
2145 2146
	if (err)
		return err;
2147

2148
	err = mv88e6xxx_setup_egress_floods(chip, port);
2149 2150 2151
	if (err)
		return err;

2152 2153 2154
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2155
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2166 2167 2168
		}
	}

2169
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2170
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2171 2172 2173
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2174
	 */
2175 2176 2177
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2178

2179 2180 2181 2182
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
2183 2184
		if (err)
			return err;
2185 2186
	}

2187 2188 2189 2190 2191
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

2192 2193 2194 2195 2196 2197
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2198 2199 2200 2201 2202
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2203
	reg = 1 << port;
2204 2205
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2206
		reg = 0;
2207

2208 2209 2210
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2211 2212

	/* Egress rate control 2: disable egress rate control. */
2213 2214 2215
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2216

2217 2218
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2219 2220
		if (err)
			return err;
2221
	}
2222

2223 2224 2225 2226 2227 2228
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2229 2230
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2231 2232
		if (err)
			return err;
2233
	}
2234

2235 2236
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2237 2238
		if (err)
			return err;
2239 2240
	}

2241 2242
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2243 2244
		if (err)
			return err;
2245 2246
	}

2247
	err = mv88e6xxx_setup_message_port(chip, port);
2248 2249
	if (err)
		return err;
2250

2251
	/* Port based VLAN map: give each port the same default address
2252 2253
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2254
	 */
2255
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2256 2257
	if (err)
		return err;
2258

2259
	err = mv88e6xxx_port_vlan_map(chip, port);
2260 2261
	if (err)
		return err;
2262 2263 2264 2265

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2266
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2267 2268
}

2269
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2270 2271 2272
{
	int err;

2273
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2274 2275 2276
	if (err)
		return err;

2277
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2278 2279 2280
	if (err)
		return err;

2281 2282 2283 2284 2285
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2286 2287
}

2288 2289 2290
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2291
	struct mv88e6xxx_chip *chip = ds->priv;
2292 2293 2294
	int err;

	mutex_lock(&chip->reg_lock);
2295
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2296 2297 2298 2299 2300
	mutex_unlock(&chip->reg_lock);

	return err;
}

2301
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2302
{
2303
	struct dsa_switch *ds = chip->ds;
2304
	u32 upstream_port = dsa_upstream_port(ds);
2305
	int err;
2306

2307 2308 2309
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2310
	err = mv88e6xxx_ppu_enable(chip);
2311 2312 2313
	if (err)
		return err;

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2325

2326
	/* Disable remote management, and set the switch's DSA device number. */
2327 2328 2329
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2330 2331 2332
	if (err)
		return err;

2333
	/* Configure the IP ToS mapping registers. */
2334
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2335
	if (err)
2336
		return err;
2337
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2338
	if (err)
2339
		return err;
2340
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2341
	if (err)
2342
		return err;
2343
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2344
	if (err)
2345
		return err;
2346
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2347
	if (err)
2348
		return err;
2349
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2350
	if (err)
2351
		return err;
2352
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2353
	if (err)
2354
		return err;
2355
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2356
	if (err)
2357
		return err;
2358 2359

	/* Configure the IEEE 802.1p priority mapping register. */
2360
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2361
	if (err)
2362
		return err;
2363

2364 2365 2366 2367 2368
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2369
	/* Clear the statistics counters for all ports */
2370 2371
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2372 2373 2374 2375
	if (err)
		return err;

	/* Wait for the flush to complete. */
2376
	err = mv88e6xxx_g1_stats_wait(chip);
2377 2378 2379 2380 2381 2382
	if (err)
		return err;

	return 0;
}

2383
static int mv88e6xxx_setup(struct dsa_switch *ds)
2384
{
V
Vivien Didelot 已提交
2385
	struct mv88e6xxx_chip *chip = ds->priv;
2386
	int err;
2387 2388
	int i;

2389
	chip->ds = ds;
2390
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2391

2392
	mutex_lock(&chip->reg_lock);
2393

2394
	/* Setup Switch Port Registers */
2395
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2396 2397 2398 2399 2400 2401 2402
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2403 2404 2405
	if (err)
		goto unlock;

2406 2407 2408
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2409 2410 2411
		if (err)
			goto unlock;
	}
2412

2413 2414 2415 2416
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2417 2418 2419 2420
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2421 2422 2423 2424
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2436
unlock:
2437
	mutex_unlock(&chip->reg_lock);
2438

2439
	return err;
2440 2441
}

2442 2443
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2444
	struct mv88e6xxx_chip *chip = ds->priv;
2445 2446
	int err;

2447 2448
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2449

2450 2451
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2452 2453 2454 2455 2456
	mutex_unlock(&chip->reg_lock);

	return err;
}

2457
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2458
{
2459 2460
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2461 2462
	u16 val;
	int err;
2463

2464 2465 2466
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2467
	mutex_lock(&chip->reg_lock);
2468
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2469
	mutex_unlock(&chip->reg_lock);
2470

2471 2472 2473 2474 2475 2476 2477 2478
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2479
	return err ? err : val;
2480 2481
}

2482
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2483
{
2484 2485
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2486
	int err;
2487

2488 2489 2490
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2491
	mutex_lock(&chip->reg_lock);
2492
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2493
	mutex_unlock(&chip->reg_lock);
2494 2495

	return err;
2496 2497
}

2498
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2499 2500
				   struct device_node *np,
				   bool external)
2501 2502
{
	static int index;
2503
	struct mv88e6xxx_mdio_bus *mdio_bus;
2504 2505 2506
	struct mii_bus *bus;
	int err;

2507
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2508 2509 2510
	if (!bus)
		return -ENOMEM;

2511
	mdio_bus = bus->priv;
2512
	mdio_bus->bus = bus;
2513
	mdio_bus->chip = chip;
2514 2515
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2516

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2527
	bus->parent = chip->dev;
2528

2529 2530
	if (np)
		err = of_mdiobus_register(bus, np);
2531 2532 2533
	else
		err = mdiobus_register(bus);
	if (err) {
2534
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2535
		return err;
2536
	}
2537 2538 2539 2540 2541

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2542 2543

	return 0;
2544
}
2545

2546 2547 2548 2549 2550
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2551

2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2582 2583
}

2584
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2585 2586

{
2587 2588
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2589

2590 2591
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2592

2593 2594
		mdiobus_unregister(bus);
	}
2595 2596
}

2597 2598
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2599
	struct mv88e6xxx_chip *chip = ds->priv;
2600 2601 2602 2603 2604 2605 2606

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2607
	struct mv88e6xxx_chip *chip = ds->priv;
2608 2609
	int err;

2610 2611
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2612

2613 2614
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2628
	struct mv88e6xxx_chip *chip = ds->priv;
2629 2630
	int err;

2631 2632 2633
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2634 2635 2636 2637
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2638
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2639 2640 2641 2642 2643
	mutex_unlock(&chip->reg_lock);

	return err;
}

2644
static const struct mv88e6xxx_ops mv88e6085_ops = {
2645
	/* MV88E6XXX_FAMILY_6097 */
2646
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2647 2648
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2649
	.port_set_link = mv88e6xxx_port_set_link,
2650
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2651
	.port_set_speed = mv88e6185_port_set_speed,
2652
	.port_tag_remap = mv88e6095_port_tag_remap,
2653
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2654
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2655
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2656
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2657
	.port_pause_config = mv88e6097_port_pause_config,
2658
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2659
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2660
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2661 2662
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2663
	.stats_get_stats = mv88e6095_stats_get_stats,
2664 2665
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2666
	.watchdog_ops = &mv88e6097_watchdog_ops,
2667
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2668 2669
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2670
	.reset = mv88e6185_g1_reset,
2671
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2672 2673 2674
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2675
	/* MV88E6XXX_FAMILY_6095 */
2676
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2677 2678
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2679
	.port_set_link = mv88e6xxx_port_set_link,
2680
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2681
	.port_set_speed = mv88e6185_port_set_speed,
2682
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2683
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2684
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2685
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2686 2687
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2688
	.stats_get_stats = mv88e6095_stats_get_stats,
2689
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2690 2691
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2692
	.reset = mv88e6185_g1_reset,
2693
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2694 2695
};

2696
static const struct mv88e6xxx_ops mv88e6097_ops = {
2697
	/* MV88E6XXX_FAMILY_6097 */
2698 2699 2700 2701 2702 2703
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2704
	.port_tag_remap = mv88e6095_port_tag_remap,
2705
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2706
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2707
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2708
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2709
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2710
	.port_pause_config = mv88e6097_port_pause_config,
2711
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2712
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2713 2714 2715 2716
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2717 2718
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2719
	.watchdog_ops = &mv88e6097_watchdog_ops,
2720
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2721
	.reset = mv88e6352_g1_reset,
2722
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2723 2724
};

2725
static const struct mv88e6xxx_ops mv88e6123_ops = {
2726
	/* MV88E6XXX_FAMILY_6165 */
2727
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2728 2729
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2730
	.port_set_link = mv88e6xxx_port_set_link,
2731
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2732
	.port_set_speed = mv88e6185_port_set_speed,
2733
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2734
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2735
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2736
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2737
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2738 2739
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2740
	.stats_get_stats = mv88e6095_stats_get_stats,
2741 2742
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2743
	.watchdog_ops = &mv88e6097_watchdog_ops,
2744
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2745
	.reset = mv88e6352_g1_reset,
2746
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2747 2748 2749
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2750
	/* MV88E6XXX_FAMILY_6185 */
2751
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2752 2753
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2754
	.port_set_link = mv88e6xxx_port_set_link,
2755
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2756
	.port_set_speed = mv88e6185_port_set_speed,
2757
	.port_tag_remap = mv88e6095_port_tag_remap,
2758
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2759
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2760
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2761
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2762
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2763
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2764
	.port_pause_config = mv88e6097_port_pause_config,
2765
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2766 2767
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2768
	.stats_get_stats = mv88e6095_stats_get_stats,
2769 2770
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2771
	.watchdog_ops = &mv88e6097_watchdog_ops,
2772
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2773 2774
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2775
	.reset = mv88e6185_g1_reset,
2776
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2777 2778
};

2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2808
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2809 2810
};

2811
static const struct mv88e6xxx_ops mv88e6161_ops = {
2812
	/* MV88E6XXX_FAMILY_6165 */
2813
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2814 2815
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2816
	.port_set_link = mv88e6xxx_port_set_link,
2817
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2818
	.port_set_speed = mv88e6185_port_set_speed,
2819
	.port_tag_remap = mv88e6095_port_tag_remap,
2820
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2821
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2822
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2823
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2824
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2825
	.port_pause_config = mv88e6097_port_pause_config,
2826
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2827
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2828
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2829 2830
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2831
	.stats_get_stats = mv88e6095_stats_get_stats,
2832 2833
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2834
	.watchdog_ops = &mv88e6097_watchdog_ops,
2835
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2836
	.reset = mv88e6352_g1_reset,
2837
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2838 2839 2840
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2841
	/* MV88E6XXX_FAMILY_6165 */
2842
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2843 2844
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2845
	.port_set_link = mv88e6xxx_port_set_link,
2846
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2847
	.port_set_speed = mv88e6185_port_set_speed,
2848
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2849
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2850
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2851 2852
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2853
	.stats_get_stats = mv88e6095_stats_get_stats,
2854 2855
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2856
	.watchdog_ops = &mv88e6097_watchdog_ops,
2857
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2858
	.reset = mv88e6352_g1_reset,
2859
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2860 2861 2862
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2863
	/* MV88E6XXX_FAMILY_6351 */
2864
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2865 2866
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2867
	.port_set_link = mv88e6xxx_port_set_link,
2868
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2869
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2870
	.port_set_speed = mv88e6185_port_set_speed,
2871
	.port_tag_remap = mv88e6095_port_tag_remap,
2872
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2873
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2874
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2875
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2876
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2877
	.port_pause_config = mv88e6097_port_pause_config,
2878
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2879
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2880
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2881 2882
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2883
	.stats_get_stats = mv88e6095_stats_get_stats,
2884 2885
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2886
	.watchdog_ops = &mv88e6097_watchdog_ops,
2887
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2888
	.reset = mv88e6352_g1_reset,
2889
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2890 2891 2892
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2893
	/* MV88E6XXX_FAMILY_6352 */
2894 2895
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2896
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2897 2898
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2899
	.port_set_link = mv88e6xxx_port_set_link,
2900
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2901
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2902
	.port_set_speed = mv88e6352_port_set_speed,
2903
	.port_tag_remap = mv88e6095_port_tag_remap,
2904
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2905
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2906
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2907
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2908
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2909
	.port_pause_config = mv88e6097_port_pause_config,
2910
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2911
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2912
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2913 2914
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2915
	.stats_get_stats = mv88e6095_stats_get_stats,
2916 2917
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2918
	.watchdog_ops = &mv88e6097_watchdog_ops,
2919
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2920
	.reset = mv88e6352_g1_reset,
2921
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2922 2923 2924
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2925
	/* MV88E6XXX_FAMILY_6351 */
2926
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2927 2928
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2929
	.port_set_link = mv88e6xxx_port_set_link,
2930
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2931
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2932
	.port_set_speed = mv88e6185_port_set_speed,
2933
	.port_tag_remap = mv88e6095_port_tag_remap,
2934
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2935
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2936
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2937
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2938
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2939
	.port_pause_config = mv88e6097_port_pause_config,
2940
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2941
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2942
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2943 2944
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2945
	.stats_get_stats = mv88e6095_stats_get_stats,
2946 2947
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2948
	.watchdog_ops = &mv88e6097_watchdog_ops,
2949
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2950
	.reset = mv88e6352_g1_reset,
2951
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2952 2953 2954
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2955
	/* MV88E6XXX_FAMILY_6352 */
2956 2957
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2958
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2959 2960
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2961
	.port_set_link = mv88e6xxx_port_set_link,
2962
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2963
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2964
	.port_set_speed = mv88e6352_port_set_speed,
2965
	.port_tag_remap = mv88e6095_port_tag_remap,
2966
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2967
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2968
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2969
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2970
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2971
	.port_pause_config = mv88e6097_port_pause_config,
2972
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2973
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2974
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2975 2976
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2977
	.stats_get_stats = mv88e6095_stats_get_stats,
2978 2979
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2980
	.watchdog_ops = &mv88e6097_watchdog_ops,
2981
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2982
	.reset = mv88e6352_g1_reset,
2983
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2984 2985 2986
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2987
	/* MV88E6XXX_FAMILY_6185 */
2988
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2989 2990
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2991
	.port_set_link = mv88e6xxx_port_set_link,
2992
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2993
	.port_set_speed = mv88e6185_port_set_speed,
2994
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2995
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2996
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2997
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2998
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2999 3000
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3001
	.stats_get_stats = mv88e6095_stats_get_stats,
3002 3003
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3004
	.watchdog_ops = &mv88e6097_watchdog_ops,
3005
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3006 3007
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3008
	.reset = mv88e6185_g1_reset,
3009
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3010 3011
};

3012
static const struct mv88e6xxx_ops mv88e6190_ops = {
3013
	/* MV88E6XXX_FAMILY_6390 */
3014 3015
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3016 3017 3018 3019 3020 3021 3022
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3023
	.port_tag_remap = mv88e6390_port_tag_remap,
3024
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3025
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3026
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3027
	.port_pause_config = mv88e6390_port_pause_config,
3028
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3029
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3030
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3031
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3032 3033
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3034
	.stats_get_stats = mv88e6390_stats_get_stats,
3035 3036
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3037
	.watchdog_ops = &mv88e6390_watchdog_ops,
3038
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3039
	.reset = mv88e6352_g1_reset,
3040 3041 3042
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3043
	/* MV88E6XXX_FAMILY_6390 */
3044 3045
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3046 3047 3048 3049 3050 3051 3052
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3053
	.port_tag_remap = mv88e6390_port_tag_remap,
3054
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3055
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3056
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3057
	.port_pause_config = mv88e6390_port_pause_config,
3058
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3059
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3060
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3061
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3062 3063
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3064
	.stats_get_stats = mv88e6390_stats_get_stats,
3065 3066
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3067
	.watchdog_ops = &mv88e6390_watchdog_ops,
3068
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3069
	.reset = mv88e6352_g1_reset,
3070 3071 3072
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3073
	/* MV88E6XXX_FAMILY_6390 */
3074 3075
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3076 3077 3078 3079 3080 3081 3082
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3083
	.port_tag_remap = mv88e6390_port_tag_remap,
3084
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3085
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3086
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3087
	.port_pause_config = mv88e6390_port_pause_config,
3088
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3089
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3090
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3091
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3092 3093
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3094
	.stats_get_stats = mv88e6390_stats_get_stats,
3095 3096
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3097
	.watchdog_ops = &mv88e6390_watchdog_ops,
3098
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3099
	.reset = mv88e6352_g1_reset,
3100 3101
};

3102
static const struct mv88e6xxx_ops mv88e6240_ops = {
3103
	/* MV88E6XXX_FAMILY_6352 */
3104 3105
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3106
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3107 3108
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3109
	.port_set_link = mv88e6xxx_port_set_link,
3110
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3111
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3112
	.port_set_speed = mv88e6352_port_set_speed,
3113
	.port_tag_remap = mv88e6095_port_tag_remap,
3114
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3115
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3116
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3117
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3118
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3119
	.port_pause_config = mv88e6097_port_pause_config,
3120
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3121
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3122
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3123 3124
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3125
	.stats_get_stats = mv88e6095_stats_get_stats,
3126 3127
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3128
	.watchdog_ops = &mv88e6097_watchdog_ops,
3129
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3130
	.reset = mv88e6352_g1_reset,
3131
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3132 3133
};

3134
static const struct mv88e6xxx_ops mv88e6290_ops = {
3135
	/* MV88E6XXX_FAMILY_6390 */
3136 3137
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3138 3139 3140 3141 3142 3143 3144
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3145
	.port_tag_remap = mv88e6390_port_tag_remap,
3146
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3147
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3148
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3149
	.port_pause_config = mv88e6390_port_pause_config,
3150
	.port_set_cmode = mv88e6390x_port_set_cmode,
3151
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3152
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3153
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3154
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3155 3156
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3157
	.stats_get_stats = mv88e6390_stats_get_stats,
3158 3159
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3160
	.watchdog_ops = &mv88e6390_watchdog_ops,
3161
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3162
	.reset = mv88e6352_g1_reset,
3163 3164
};

3165
static const struct mv88e6xxx_ops mv88e6320_ops = {
3166
	/* MV88E6XXX_FAMILY_6320 */
3167 3168
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3169
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3170 3171
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3172
	.port_set_link = mv88e6xxx_port_set_link,
3173
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3174
	.port_set_speed = mv88e6185_port_set_speed,
3175
	.port_tag_remap = mv88e6095_port_tag_remap,
3176
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3177
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3178
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3179
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3180
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3181
	.port_pause_config = mv88e6097_port_pause_config,
3182
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3183
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3184
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3185 3186
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3187
	.stats_get_stats = mv88e6320_stats_get_stats,
3188 3189
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3190
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3191
	.reset = mv88e6352_g1_reset,
3192
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3193 3194 3195
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3196
	/* MV88E6XXX_FAMILY_6321 */
3197 3198
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3199
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3200 3201
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3202
	.port_set_link = mv88e6xxx_port_set_link,
3203
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3204
	.port_set_speed = mv88e6185_port_set_speed,
3205
	.port_tag_remap = mv88e6095_port_tag_remap,
3206
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3207
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3208
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3209
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3210
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3211
	.port_pause_config = mv88e6097_port_pause_config,
3212
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3213
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3214
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3215 3216
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3217
	.stats_get_stats = mv88e6320_stats_get_stats,
3218 3219
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3220
	.reset = mv88e6352_g1_reset,
3221
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3222 3223
};

3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
3253
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3254 3255
};

3256
static const struct mv88e6xxx_ops mv88e6350_ops = {
3257
	/* MV88E6XXX_FAMILY_6351 */
3258
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3259 3260
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3261
	.port_set_link = mv88e6xxx_port_set_link,
3262
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3263
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3264
	.port_set_speed = mv88e6185_port_set_speed,
3265
	.port_tag_remap = mv88e6095_port_tag_remap,
3266
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3267
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3268
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3269
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3270
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3271
	.port_pause_config = mv88e6097_port_pause_config,
3272
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3273
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3274
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3275 3276
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3277
	.stats_get_stats = mv88e6095_stats_get_stats,
3278 3279
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3280
	.watchdog_ops = &mv88e6097_watchdog_ops,
3281
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3282
	.reset = mv88e6352_g1_reset,
3283
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3284 3285 3286
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3287
	/* MV88E6XXX_FAMILY_6351 */
3288
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3289 3290
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3291
	.port_set_link = mv88e6xxx_port_set_link,
3292
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3293
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3294
	.port_set_speed = mv88e6185_port_set_speed,
3295
	.port_tag_remap = mv88e6095_port_tag_remap,
3296
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3297
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3298
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3299
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3300
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3301
	.port_pause_config = mv88e6097_port_pause_config,
3302
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3303
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3304
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3305 3306
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3307
	.stats_get_stats = mv88e6095_stats_get_stats,
3308 3309
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3310
	.watchdog_ops = &mv88e6097_watchdog_ops,
3311
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3312
	.reset = mv88e6352_g1_reset,
3313
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3314 3315 3316
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3317
	/* MV88E6XXX_FAMILY_6352 */
3318 3319
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3320
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3321 3322
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3323
	.port_set_link = mv88e6xxx_port_set_link,
3324
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3325
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3326
	.port_set_speed = mv88e6352_port_set_speed,
3327
	.port_tag_remap = mv88e6095_port_tag_remap,
3328
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3329
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3330
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3331
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3332
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3333
	.port_pause_config = mv88e6097_port_pause_config,
3334
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3335
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3336
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3337 3338
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3339
	.stats_get_stats = mv88e6095_stats_get_stats,
3340 3341
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3342
	.watchdog_ops = &mv88e6097_watchdog_ops,
3343
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3344
	.reset = mv88e6352_g1_reset,
3345
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3346 3347
};

3348
static const struct mv88e6xxx_ops mv88e6390_ops = {
3349
	/* MV88E6XXX_FAMILY_6390 */
3350 3351
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3352 3353 3354 3355 3356 3357 3358
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3359
	.port_tag_remap = mv88e6390_port_tag_remap,
3360
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3361
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3362
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3363
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3364
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3365
	.port_pause_config = mv88e6390_port_pause_config,
3366
	.port_set_cmode = mv88e6390x_port_set_cmode,
3367
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3368
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3369
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3370
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3371 3372
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3373
	.stats_get_stats = mv88e6390_stats_get_stats,
3374 3375
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3376
	.watchdog_ops = &mv88e6390_watchdog_ops,
3377
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3378
	.reset = mv88e6352_g1_reset,
3379 3380 3381
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3382
	/* MV88E6XXX_FAMILY_6390 */
3383 3384
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3385 3386 3387 3388 3389 3390 3391
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3392
	.port_tag_remap = mv88e6390_port_tag_remap,
3393
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3394
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3395
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3396
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3397
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3398
	.port_pause_config = mv88e6390_port_pause_config,
3399
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3400
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3401
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3402
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3403 3404
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3405
	.stats_get_stats = mv88e6390_stats_get_stats,
3406 3407
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3408
	.watchdog_ops = &mv88e6390_watchdog_ops,
3409
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3410
	.reset = mv88e6352_g1_reset,
3411 3412
};

3413 3414 3415 3416 3417 3418 3419
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3420
		.max_vid = 4095,
3421
		.port_base_addr = 0x10,
3422
		.global1_addr = 0x1b,
3423
		.age_time_coeff = 15000,
3424
		.g1_irqs = 8,
3425
		.atu_move_port_mask = 0xf,
3426
		.pvt = true,
3427
		.tag_protocol = DSA_TAG_PROTO_DSA,
3428
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3429
		.ops = &mv88e6085_ops,
3430 3431 3432 3433 3434 3435 3436 3437
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3438
		.max_vid = 4095,
3439
		.port_base_addr = 0x10,
3440
		.global1_addr = 0x1b,
3441
		.age_time_coeff = 15000,
3442
		.g1_irqs = 8,
3443
		.atu_move_port_mask = 0xf,
3444
		.tag_protocol = DSA_TAG_PROTO_DSA,
3445
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3446
		.ops = &mv88e6095_ops,
3447 3448
	},

3449 3450 3451 3452 3453 3454
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3455
		.max_vid = 4095,
3456 3457 3458
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3459
		.g1_irqs = 8,
3460
		.atu_move_port_mask = 0xf,
3461
		.pvt = true,
3462
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3463 3464 3465 3466
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3467 3468 3469 3470 3471 3472
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3473
		.max_vid = 4095,
3474
		.port_base_addr = 0x10,
3475
		.global1_addr = 0x1b,
3476
		.age_time_coeff = 15000,
3477
		.g1_irqs = 9,
3478
		.atu_move_port_mask = 0xf,
3479
		.pvt = true,
3480
		.tag_protocol = DSA_TAG_PROTO_DSA,
3481
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3482
		.ops = &mv88e6123_ops,
3483 3484 3485 3486 3487 3488 3489 3490
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3491
		.max_vid = 4095,
3492
		.port_base_addr = 0x10,
3493
		.global1_addr = 0x1b,
3494
		.age_time_coeff = 15000,
3495
		.g1_irqs = 9,
3496
		.atu_move_port_mask = 0xf,
3497
		.tag_protocol = DSA_TAG_PROTO_DSA,
3498
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3499
		.ops = &mv88e6131_ops,
3500 3501
	},

3502 3503 3504 3505 3506 3507
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3508
		.max_vid = 4095,
3509 3510 3511 3512
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3513
		.pvt = true,
3514 3515 3516 3517 3518
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3519 3520 3521 3522 3523 3524
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3525
		.max_vid = 4095,
3526
		.port_base_addr = 0x10,
3527
		.global1_addr = 0x1b,
3528
		.age_time_coeff = 15000,
3529
		.g1_irqs = 9,
3530
		.atu_move_port_mask = 0xf,
3531
		.pvt = true,
3532
		.tag_protocol = DSA_TAG_PROTO_DSA,
3533
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3534
		.ops = &mv88e6161_ops,
3535 3536 3537 3538 3539 3540 3541 3542
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3543
		.max_vid = 4095,
3544
		.port_base_addr = 0x10,
3545
		.global1_addr = 0x1b,
3546
		.age_time_coeff = 15000,
3547
		.g1_irqs = 9,
3548
		.atu_move_port_mask = 0xf,
3549
		.pvt = true,
3550
		.tag_protocol = DSA_TAG_PROTO_DSA,
3551
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3552
		.ops = &mv88e6165_ops,
3553 3554 3555 3556 3557 3558 3559 3560
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3561
		.max_vid = 4095,
3562
		.port_base_addr = 0x10,
3563
		.global1_addr = 0x1b,
3564
		.age_time_coeff = 15000,
3565
		.g1_irqs = 9,
3566
		.atu_move_port_mask = 0xf,
3567
		.pvt = true,
3568
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3569
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3570
		.ops = &mv88e6171_ops,
3571 3572 3573 3574 3575 3576 3577 3578
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3579
		.max_vid = 4095,
3580
		.port_base_addr = 0x10,
3581
		.global1_addr = 0x1b,
3582
		.age_time_coeff = 15000,
3583
		.g1_irqs = 9,
3584
		.atu_move_port_mask = 0xf,
3585
		.pvt = true,
3586
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3587
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3588
		.ops = &mv88e6172_ops,
3589 3590 3591 3592 3593 3594 3595 3596
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3597
		.max_vid = 4095,
3598
		.port_base_addr = 0x10,
3599
		.global1_addr = 0x1b,
3600
		.age_time_coeff = 15000,
3601
		.g1_irqs = 9,
3602
		.atu_move_port_mask = 0xf,
3603
		.pvt = true,
3604
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3605
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3606
		.ops = &mv88e6175_ops,
3607 3608 3609 3610 3611 3612 3613 3614
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3615
		.max_vid = 4095,
3616
		.port_base_addr = 0x10,
3617
		.global1_addr = 0x1b,
3618
		.age_time_coeff = 15000,
3619
		.g1_irqs = 9,
3620
		.atu_move_port_mask = 0xf,
3621
		.pvt = true,
3622
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3623
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3624
		.ops = &mv88e6176_ops,
3625 3626 3627 3628 3629 3630 3631 3632
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3633
		.max_vid = 4095,
3634
		.port_base_addr = 0x10,
3635
		.global1_addr = 0x1b,
3636
		.age_time_coeff = 15000,
3637
		.g1_irqs = 8,
3638
		.atu_move_port_mask = 0xf,
3639
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3640
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3641
		.ops = &mv88e6185_ops,
3642 3643
	},

3644 3645 3646 3647 3648 3649 3650 3651
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3652
		.tag_protocol = DSA_TAG_PROTO_DSA,
3653
		.age_time_coeff = 3750,
3654
		.g1_irqs = 9,
3655
		.pvt = true,
3656
		.atu_move_port_mask = 0x1f,
3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3669
		.age_time_coeff = 3750,
3670
		.g1_irqs = 9,
3671
		.atu_move_port_mask = 0x1f,
3672
		.pvt = true,
3673
		.tag_protocol = DSA_TAG_PROTO_DSA,
3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3686
		.age_time_coeff = 3750,
3687
		.g1_irqs = 9,
3688
		.atu_move_port_mask = 0x1f,
3689
		.pvt = true,
3690
		.tag_protocol = DSA_TAG_PROTO_DSA,
3691
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3692
		.ops = &mv88e6191_ops,
3693 3694
	},

3695 3696 3697 3698 3699 3700
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3701
		.max_vid = 4095,
3702
		.port_base_addr = 0x10,
3703
		.global1_addr = 0x1b,
3704
		.age_time_coeff = 15000,
3705
		.g1_irqs = 9,
3706
		.atu_move_port_mask = 0xf,
3707
		.pvt = true,
3708
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3709
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3710
		.ops = &mv88e6240_ops,
3711 3712
	},

3713 3714 3715 3716 3717 3718 3719 3720
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3721
		.age_time_coeff = 3750,
3722
		.g1_irqs = 9,
3723
		.atu_move_port_mask = 0x1f,
3724
		.pvt = true,
3725
		.tag_protocol = DSA_TAG_PROTO_DSA,
3726 3727 3728 3729
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3730 3731 3732 3733 3734 3735
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3736
		.max_vid = 4095,
3737
		.port_base_addr = 0x10,
3738
		.global1_addr = 0x1b,
3739
		.age_time_coeff = 15000,
3740
		.g1_irqs = 8,
3741
		.atu_move_port_mask = 0xf,
3742
		.pvt = true,
3743
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3744
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3745
		.ops = &mv88e6320_ops,
3746 3747 3748 3749 3750 3751 3752 3753
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3754
		.max_vid = 4095,
3755
		.port_base_addr = 0x10,
3756
		.global1_addr = 0x1b,
3757
		.age_time_coeff = 15000,
3758
		.g1_irqs = 8,
3759
		.atu_move_port_mask = 0xf,
3760
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3761
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3762
		.ops = &mv88e6321_ops,
3763 3764
	},

3765 3766 3767 3768 3769 3770
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3771
		.max_vid = 4095,
3772 3773 3774
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3775
		.atu_move_port_mask = 0x1f,
3776
		.pvt = true,
3777 3778 3779 3780 3781
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3782 3783 3784 3785 3786 3787
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3788
		.max_vid = 4095,
3789
		.port_base_addr = 0x10,
3790
		.global1_addr = 0x1b,
3791
		.age_time_coeff = 15000,
3792
		.g1_irqs = 9,
3793
		.atu_move_port_mask = 0xf,
3794
		.pvt = true,
3795
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3796
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3797
		.ops = &mv88e6350_ops,
3798 3799 3800 3801 3802 3803 3804 3805
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3806
		.max_vid = 4095,
3807
		.port_base_addr = 0x10,
3808
		.global1_addr = 0x1b,
3809
		.age_time_coeff = 15000,
3810
		.g1_irqs = 9,
3811
		.atu_move_port_mask = 0xf,
3812
		.pvt = true,
3813
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3814
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3815
		.ops = &mv88e6351_ops,
3816 3817 3818 3819 3820 3821 3822 3823
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3824
		.max_vid = 4095,
3825
		.port_base_addr = 0x10,
3826
		.global1_addr = 0x1b,
3827
		.age_time_coeff = 15000,
3828
		.g1_irqs = 9,
3829
		.atu_move_port_mask = 0xf,
3830
		.pvt = true,
3831
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3832
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3833
		.ops = &mv88e6352_ops,
3834
	},
3835 3836 3837 3838 3839 3840 3841 3842
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3843
		.age_time_coeff = 3750,
3844
		.g1_irqs = 9,
3845
		.atu_move_port_mask = 0x1f,
3846
		.pvt = true,
3847
		.tag_protocol = DSA_TAG_PROTO_DSA,
3848 3849 3850 3851 3852 3853 3854 3855 3856 3857 3858
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3859
		.age_time_coeff = 3750,
3860
		.g1_irqs = 9,
3861
		.atu_move_port_mask = 0x1f,
3862
		.pvt = true,
3863
		.tag_protocol = DSA_TAG_PROTO_DSA,
3864 3865 3866
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3867 3868
};

3869
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3870
{
3871
	int i;
3872

3873 3874 3875
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3876 3877 3878 3879

	return NULL;
}

3880
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3881 3882
{
	const struct mv88e6xxx_info *info;
3883 3884 3885
	unsigned int prod_num, rev;
	u16 id;
	int err;
3886

3887 3888 3889 3890 3891
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3892 3893 3894 3895 3896 3897 3898 3899

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3900
	/* Update the compatible info with the probed one */
3901
	chip->info = info;
3902

3903 3904 3905 3906
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3907 3908
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3909 3910 3911 3912

	return 0;
}

3913
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3914
{
3915
	struct mv88e6xxx_chip *chip;
3916

3917 3918
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3919 3920
		return NULL;

3921
	chip->dev = dev;
3922

3923
	mutex_init(&chip->reg_lock);
3924
	INIT_LIST_HEAD(&chip->mdios);
3925

3926
	return chip;
3927 3928
}

3929 3930
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
3931
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
3932 3933 3934
		mv88e6xxx_ppu_state_init(chip);
}

3935 3936
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
3937
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
3938 3939 3940
		mv88e6xxx_ppu_state_destroy(chip);
}

3941
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3942 3943
			      struct mii_bus *bus, int sw_addr)
{
3944
	if (sw_addr == 0)
3945
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3946
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3947
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3948 3949 3950
	else
		return -EINVAL;

3951 3952
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3953 3954 3955 3956

	return 0;
}

3957 3958
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3959
	struct mv88e6xxx_chip *chip = ds->priv;
3960

3961
	return chip->info->tag_protocol;
3962 3963
}

3964 3965 3966
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3967
{
3968
	struct mv88e6xxx_chip *chip;
3969
	struct mii_bus *bus;
3970
	int err;
3971

3972
	bus = dsa_host_dev_to_mii_bus(host_dev);
3973 3974 3975
	if (!bus)
		return NULL;

3976 3977
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3978 3979
		return NULL;

3980
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3981
	chip->info = &mv88e6xxx_table[MV88E6085];
3982

3983
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3984 3985 3986
	if (err)
		goto free;

3987
	err = mv88e6xxx_detect(chip);
3988
	if (err)
3989
		goto free;
3990

3991 3992 3993 3994 3995 3996
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3997 3998
	mv88e6xxx_phy_init(chip);

3999
	err = mv88e6xxx_mdios_register(chip, NULL);
4000
	if (err)
4001
		goto free;
4002

4003
	*priv = chip;
4004

4005
	return chip->info->name;
4006
free:
4007
	devm_kfree(dsa_dev, chip);
4008 4009

	return NULL;
4010 4011
}

4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4027
	struct mv88e6xxx_chip *chip = ds->priv;
4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4039
	struct mv88e6xxx_chip *chip = ds->priv;
4040 4041 4042 4043 4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4054
	struct mv88e6xxx_chip *chip = ds->priv;
4055 4056 4057 4058 4059 4060 4061 4062 4063
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4064
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4065
	.probe			= mv88e6xxx_drv_probe,
4066
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4067 4068 4069 4070 4071 4072 4073 4074
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4075
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4076 4077 4078 4079
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4080
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4081 4082 4083
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4084
	.port_fast_age		= mv88e6xxx_port_fast_age,
4085 4086 4087 4088 4089 4090 4091 4092 4093
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4094 4095 4096 4097
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4098 4099
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4100 4101
};

4102 4103 4104 4105
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4106
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4107
{
4108
	struct device *dev = chip->dev;
4109 4110
	struct dsa_switch *ds;

4111
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4112 4113 4114
	if (!ds)
		return -ENOMEM;

4115
	ds->priv = chip;
4116
	ds->ops = &mv88e6xxx_switch_ops;
4117 4118
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4119 4120 4121

	dev_set_drvdata(dev, ds);

4122
	return dsa_register_switch(ds, dev);
4123 4124
}

4125
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4126
{
4127
	dsa_unregister_switch(chip->ds);
4128 4129
}

4130
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4131
{
4132
	struct device *dev = &mdiodev->dev;
4133
	struct device_node *np = dev->of_node;
4134
	const struct mv88e6xxx_info *compat_info;
4135
	struct mv88e6xxx_chip *chip;
4136
	u32 eeprom_len;
4137
	int err;
4138

4139 4140 4141 4142
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4143 4144
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4145 4146
		return -ENOMEM;

4147
	chip->info = compat_info;
4148

4149
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4150 4151
	if (err)
		return err;
4152

4153 4154 4155 4156
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4157
	err = mv88e6xxx_detect(chip);
4158 4159
	if (err)
		return err;
4160

4161 4162
	mv88e6xxx_phy_init(chip);

4163
	if (chip->info->ops->get_eeprom &&
4164
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4165
		chip->eeprom_len = eeprom_len;
4166

4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4198
	err = mv88e6xxx_mdios_register(chip, np);
4199
	if (err)
4200
		goto out_g2_irq;
4201

4202
	err = mv88e6xxx_register_switch(chip);
4203 4204
	if (err)
		goto out_mdio;
4205

4206
	return 0;
4207 4208

out_mdio:
4209
	mv88e6xxx_mdios_unregister(chip);
4210
out_g2_irq:
4211
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4212 4213
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4214 4215
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4216
		mv88e6xxx_g1_irq_free(chip);
4217 4218
		mutex_unlock(&chip->reg_lock);
	}
4219 4220
out:
	return err;
4221
}
4222 4223 4224 4225

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4226
	struct mv88e6xxx_chip *chip = ds->priv;
4227

4228
	mv88e6xxx_phy_destroy(chip);
4229
	mv88e6xxx_unregister_switch(chip);
4230
	mv88e6xxx_mdios_unregister(chip);
4231

4232 4233 4234 4235 4236
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4237 4238 4239
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4240 4241 4242 4243
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4244 4245 4246 4247
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4264
	register_switch_driver(&mv88e6xxx_switch_drv);
4265 4266
	return mdio_driver_register(&mv88e6xxx_driver);
}
4267 4268 4269 4270
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4271
	mdio_driver_unregister(&mv88e6xxx_driver);
4272
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4273 4274
}
module_exit(mv88e6xxx_cleanup);
4275 4276 4277 4278

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");