chip.c 102.2 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227 228 229
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

230
	if (!chip->info->ops->phy_read)
231 232
		return -EOPNOTSUPP;

233
	return chip->info->ops->phy_read(chip, addr, reg, val);
234 235 236 237 238 239 240
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

241
	if (!chip->info->ops->phy_write)
242 243
		return -EOPNOTSUPP;

244
	return chip->info->ops->phy_write(chip, addr, reg, val);
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
416 417 418 419 420 421 422
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
423 424

	for (irq = 0; irq < 16; irq++) {
425
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
426 427 428
		irq_dispose_mapping(virq);
	}

429
	irq_domain_remove(chip->g1_irq.domain);
430 431 432 433
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
434 435
	int err, irq, virq;
	u16 reg, mask;
436 437 438 439 440 441 442 443 444 445 446 447 448 449

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

450
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
451
	if (err)
452
		goto out_mapping;
453

454
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
455

456
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
	if (err)
458
		goto out_disable;
459 460 461 462

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
463
		goto out_disable;
464 465 466 467 468 469

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
470
		goto out_disable;
471 472 473

	return 0;

474 475 476 477 478 479 480 481 482 483 484
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
485 486 487 488

	return err;
}

489
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
490
{
491
	int i;
492

493
	for (i = 0; i < 16; i++) {
494 495 496 497 498 499 500 501 502 503 504 505 506
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

507
	dev_err(chip->dev, "Timeout while waiting for switch\n");
508 509 510
	return -ETIMEDOUT;
}

511
/* Indirect write to single pointer-data register with an Update bit */
512
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
513 514
{
	u16 val;
515
	int err;
516 517

	/* Wait until the previous operation is completed */
518 519 520
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
521 522 523 524 525 526 527

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

528
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
529 530
{
	u16 val;
531
	int i, err;
532

533
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
534 535 536
	if (err)
		return err;

537 538 539 540
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
				 val & ~GLOBAL_CONTROL_PPU_ENABLE);
	if (err)
		return err;
541

542
	for (i = 0; i < 16; i++) {
543 544 545
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
		if (err)
			return err;
546

547
		usleep_range(1000, 2000);
548
		if ((val & GLOBAL_STATUS_PPU_MASK) != GLOBAL_STATUS_PPU_POLLING)
549
			return 0;
550 551 552 553 554
	}

	return -ETIMEDOUT;
}

555
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
556
{
557 558
	u16 val;
	int i, err;
559

560 561 562
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &val);
	if (err)
		return err;
563

564 565
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL,
				 val | GLOBAL_CONTROL_PPU_ENABLE);
566 567
	if (err)
		return err;
568

569
	for (i = 0; i < 16; i++) {
570 571 572
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &val);
		if (err)
			return err;
573

574
		usleep_range(1000, 2000);
575
		if ((val & GLOBAL_STATUS_PPU_MASK) == GLOBAL_STATUS_PPU_POLLING)
576
			return 0;
577 578 579 580 581 582 583
	}

	return -ETIMEDOUT;
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
584
	struct mv88e6xxx_chip *chip;
585

586
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
587

588
	mutex_lock(&chip->reg_lock);
589

590 591 592 593
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
594
	}
595

596
	mutex_unlock(&chip->reg_lock);
597 598 599 600
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
601
	struct mv88e6xxx_chip *chip = (void *)_ps;
602

603
	schedule_work(&chip->ppu_work);
604 605
}

606
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
607 608 609
{
	int ret;

610
	mutex_lock(&chip->ppu_mutex);
611

612
	/* If the PHY polling unit is enabled, disable it so that
613 614 615 616
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
617 618
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
619
		if (ret < 0) {
620
			mutex_unlock(&chip->ppu_mutex);
621 622
			return ret;
		}
623
		chip->ppu_disabled = 1;
624
	} else {
625
		del_timer(&chip->ppu_timer);
626
		ret = 0;
627 628 629 630 631
	}

	return ret;
}

632
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
633
{
634
	/* Schedule a timer to re-enable the PHY polling unit. */
635 636
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
637 638
}

639
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
640
{
641 642
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
643 644
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
645 646
}

647 648 649 650 651
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

652 653
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
				  int reg, u16 *val)
654
{
655
	int err;
656

657 658 659
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
660
		mv88e6xxx_ppu_access_put(chip);
661 662
	}

663
	return err;
664 665
}

666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
				   int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6065_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6065;
683 684
}

685
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6095;
688 689
}

690
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
691
{
692
	return chip->info->family == MV88E6XXX_FAMILY_6097;
693 694
}

695
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
696
{
697
	return chip->info->family == MV88E6XXX_FAMILY_6165;
698 699
}

700
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6185;
703 704
}

705
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
706
{
707
	return chip->info->family == MV88E6XXX_FAMILY_6320;
708 709
}

710
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
711
{
712
	return chip->info->family == MV88E6XXX_FAMILY_6351;
713 714
}

715
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
716
{
717
	return chip->info->family == MV88E6XXX_FAMILY_6352;
718 719
}

720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

761 762 763 764
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
765 766
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
767
{
V
Vivien Didelot 已提交
768
	struct mv88e6xxx_chip *chip = ds->priv;
769
	int err;
770 771 772 773

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

774
	mutex_lock(&chip->reg_lock);
775 776
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
777
	mutex_unlock(&chip->reg_lock);
778 779 780

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
781 782
}

783
static int _mv88e6xxx_stats_wait(struct mv88e6xxx_chip *chip)
784
{
785 786
	u16 val;
	int i, err;
787 788

	for (i = 0; i < 10; i++) {
789
		err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_OP, &val);
790 791 792
		if (err)
			return err;

793
		if ((val & GLOBAL_STATS_OP_BUSY) == 0)
794 795 796 797 798 799
			return 0;
	}

	return -ETIMEDOUT;
}

800
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
801
{
802 803
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
804

805
	return chip->info->ops->stats_snapshot(chip, port);
806 807
}

808
static void _mv88e6xxx_stats_read(struct mv88e6xxx_chip *chip,
809
				  int stat, u32 *val)
810
{
811 812 813
	u32 value;
	u16 reg;
	int err;
814 815 816

	*val = 0;

817 818 819 820
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_READ_CAPTURED |
				 GLOBAL_STATS_OP_HIST_RX_TX | stat);
	if (err)
821 822
		return;

823 824
	err = _mv88e6xxx_stats_wait(chip);
	if (err)
825 826
		return;

827 828
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_32, &reg);
	if (err)
829 830
		return;

831
	value = reg << 16;
832

833 834
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATS_COUNTER_01, &reg);
	if (err)
835 836
		return;

837
	*val = value | reg;
838 839
}

840
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
	{ "in_good_octets",	8, 0x00, BANK0, },
	{ "in_bad_octets",	4, 0x02, BANK0, },
	{ "in_unicast",		4, 0x04, BANK0, },
	{ "in_broadcasts",	4, 0x06, BANK0, },
	{ "in_multicasts",	4, 0x07, BANK0, },
	{ "in_pause",		4, 0x16, BANK0, },
	{ "in_undersize",	4, 0x18, BANK0, },
	{ "in_fragments",	4, 0x19, BANK0, },
	{ "in_oversize",	4, 0x1a, BANK0, },
	{ "in_jabber",		4, 0x1b, BANK0, },
	{ "in_rx_error",	4, 0x1c, BANK0, },
	{ "in_fcs_error",	4, 0x1d, BANK0, },
	{ "out_octets",		8, 0x0e, BANK0, },
	{ "out_unicast",	4, 0x10, BANK0, },
	{ "out_broadcasts",	4, 0x13, BANK0, },
	{ "out_multicasts",	4, 0x12, BANK0, },
	{ "out_pause",		4, 0x15, BANK0, },
	{ "excessive",		4, 0x11, BANK0, },
	{ "collisions",		4, 0x1e, BANK0, },
	{ "deferred",		4, 0x05, BANK0, },
	{ "single",		4, 0x14, BANK0, },
	{ "multiple",		4, 0x17, BANK0, },
	{ "out_fcs_error",	4, 0x03, BANK0, },
	{ "late",		4, 0x1f, BANK0, },
	{ "hist_64bytes",	4, 0x08, BANK0, },
	{ "hist_65_127bytes",	4, 0x09, BANK0, },
	{ "hist_128_255bytes",	4, 0x0a, BANK0, },
	{ "hist_256_511bytes",	4, 0x0b, BANK0, },
	{ "hist_512_1023bytes", 4, 0x0c, BANK0, },
	{ "hist_1024_max_bytes", 4, 0x0d, BANK0, },
	{ "sw_in_discards",	4, 0x10, PORT, },
	{ "sw_in_filtered",	2, 0x12, PORT, },
	{ "sw_out_filtered",	2, 0x13, PORT, },
	{ "in_discards",	4, 0x00 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_filtered",	4, 0x01 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_accepted",	4, 0x02 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_bad_accepted",	4, 0x03 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_good_avb_class_a", 4, 0x04 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_good_avb_class_b", 4, 0x05 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_bad_avb_class_a", 4, 0x06 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_bad_avb_class_b", 4, 0x07 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "tcam_counter_0",	4, 0x08 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "tcam_counter_1",	4, 0x09 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "tcam_counter_2",	4, 0x0a | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "tcam_counter_3",	4, 0x0b | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_da_unknown",	4, 0x0e | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "in_management",	4, 0x0f | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_0",	4, 0x10 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_1",	4, 0x11 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_2",	4, 0x12 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_3",	4, 0x13 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_4",	4, 0x14 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_5",	4, 0x15 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_6",	4, 0x16 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_queue_7",	4, 0x17 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_cut_through",	4, 0x18 | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_octets_a",	4, 0x1a | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_octets_b",	4, 0x1b | GLOBAL_STATS_OP_BANK_1, BANK1, },
	{ "out_management",	4, 0x1f | GLOBAL_STATS_OP_BANK_1, BANK1, },
900 901
};

902
static bool mv88e6xxx_has_stat(struct mv88e6xxx_chip *chip,
903
			       struct mv88e6xxx_hw_stat *stat)
904
{
905 906
	switch (stat->type) {
	case BANK0:
907
		return true;
908
	case BANK1:
909
		return mv88e6xxx_6320_family(chip);
910
	case PORT:
911 912 913 914 915 916
		return mv88e6xxx_6095_family(chip) ||
			mv88e6xxx_6185_family(chip) ||
			mv88e6xxx_6097_family(chip) ||
			mv88e6xxx_6165_family(chip) ||
			mv88e6xxx_6351_family(chip) ||
			mv88e6xxx_6352_family(chip);
917
	}
918
	return false;
919 920
}

921
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
922
					    struct mv88e6xxx_hw_stat *s,
923 924 925 926
					    int port)
{
	u32 low;
	u32 high = 0;
927 928
	int err;
	u16 reg;
929 930
	u64 value;

931 932
	switch (s->type) {
	case PORT:
933 934
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
935 936
			return UINT64_MAX;

937
		low = reg;
938
		if (s->sizeof_stat == 4) {
939 940
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
941
				return UINT64_MAX;
942
			high = reg;
943
		}
944 945 946
		break;
	case BANK0:
	case BANK1:
947
		_mv88e6xxx_stats_read(chip, s->reg, &low);
948
		if (s->sizeof_stat == 8)
949
			_mv88e6xxx_stats_read(chip, s->reg + 1, &high);
950 951 952 953 954
	}
	value = (((u64)high) << 16) | low;
	return value;
}

955 956
static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
957
{
V
Vivien Didelot 已提交
958
	struct mv88e6xxx_chip *chip = ds->priv;
959 960
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
961

962 963
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
964
		if (mv88e6xxx_has_stat(chip, stat)) {
965 966 967 968
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
969
	}
970 971
}

972
static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
973
{
V
Vivien Didelot 已提交
974
	struct mv88e6xxx_chip *chip = ds->priv;
975 976 977 978 979
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
980
		if (mv88e6xxx_has_stat(chip, stat))
981 982 983
			j++;
	}
	return j;
984 985
}

986 987
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
988
{
V
Vivien Didelot 已提交
989
	struct mv88e6xxx_chip *chip = ds->priv;
990 991 992 993
	struct mv88e6xxx_hw_stat *stat;
	int ret;
	int i, j;

994
	mutex_lock(&chip->reg_lock);
995

996
	ret = mv88e6xxx_stats_snapshot(chip, port);
997
	if (ret < 0) {
998
		mutex_unlock(&chip->reg_lock);
999 1000 1001 1002
		return;
	}
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
1003 1004
		if (mv88e6xxx_has_stat(chip, stat)) {
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port);
1005 1006 1007 1008
			j++;
		}
	}

1009
	mutex_unlock(&chip->reg_lock);
1010 1011
}

1012 1013 1014 1015 1016 1017 1018 1019
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1020
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1021 1022 1023 1024
{
	return 32 * sizeof(u16);
}

1025 1026
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1027
{
V
Vivien Didelot 已提交
1028
	struct mv88e6xxx_chip *chip = ds->priv;
1029 1030
	int err;
	u16 reg;
1031 1032 1033 1034 1035 1036 1037
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1038
	mutex_lock(&chip->reg_lock);
1039

1040 1041
	for (i = 0; i < 32; i++) {

1042 1043 1044
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1045
	}
1046

1047
	mutex_unlock(&chip->reg_lock);
1048 1049
}

1050
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1051
{
1052
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1053 1054
}

1055 1056
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1057
{
V
Vivien Didelot 已提交
1058
	struct mv88e6xxx_chip *chip = ds->priv;
1059 1060
	u16 reg;
	int err;
1061

1062
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1063 1064
		return -EOPNOTSUPP;

1065
	mutex_lock(&chip->reg_lock);
1066

1067 1068
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1069
		goto out;
1070 1071 1072 1073

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1074
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1075
	if (err)
1076
		goto out;
1077

1078
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1079
out:
1080
	mutex_unlock(&chip->reg_lock);
1081 1082

	return err;
1083 1084
}

1085 1086
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1087
{
V
Vivien Didelot 已提交
1088
	struct mv88e6xxx_chip *chip = ds->priv;
1089 1090
	u16 reg;
	int err;
1091

1092
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1093 1094
		return -EOPNOTSUPP;

1095
	mutex_lock(&chip->reg_lock);
1096

1097 1098
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1099 1100
		goto out;

1101
	reg &= ~0x0300;
1102 1103 1104 1105 1106
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1107
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1108
out:
1109
	mutex_unlock(&chip->reg_lock);
1110

1111
	return err;
1112 1113
}

1114
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1115
{
1116 1117
	u16 val;
	int err;
1118

1119
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1120 1121 1122
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1123
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1124
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1125 1126 1127
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1128

1129 1130 1131 1132
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1133 1134 1135

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1136 1137
	}

1138 1139 1140
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1141

1142
	return _mv88e6xxx_atu_wait(chip);
1143 1144
}

1145
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1165
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1166 1167
}

1168
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1169 1170
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1171
{
1172 1173
	int op;
	int err;
1174

1175
	err = _mv88e6xxx_atu_wait(chip);
1176 1177
	if (err)
		return err;
1178

1179
	err = _mv88e6xxx_atu_data_write(chip, entry);
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1191
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1192 1193
}

1194
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1195
				u16 fid, bool static_too)
1196 1197 1198 1199 1200
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1201

1202
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1203 1204
}

1205
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1206
			       int from_port, int to_port, bool static_too)
1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1220
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1221 1222
}

1223
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1224
				 int port, bool static_too)
1225 1226
{
	/* Destination port 0xF means remove the entries */
1227
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1228 1229
}

1230
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1231
{
1232 1233
	struct net_device *bridge = chip->ports[port].bridge_dev;
	struct dsa_switch *ds = chip->ds;
1234 1235 1236 1237 1238
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1239
		output_ports = ~0;
1240
	} else {
1241
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1242
			/* allow sending frames to every group member */
1243
			if (bridge && chip->ports[i].bridge_dev == bridge)
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1254

1255
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1256 1257
}

1258 1259
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1260
{
V
Vivien Didelot 已提交
1261
	struct mv88e6xxx_chip *chip = ds->priv;
1262
	int stp_state;
1263
	int err;
1264 1265 1266

	switch (state) {
	case BR_STATE_DISABLED:
1267
		stp_state = PORT_CONTROL_STATE_DISABLED;
1268 1269 1270
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1271
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1272 1273
		break;
	case BR_STATE_LEARNING:
1274
		stp_state = PORT_CONTROL_STATE_LEARNING;
1275 1276 1277
		break;
	case BR_STATE_FORWARDING:
	default:
1278
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1279 1280 1281
		break;
	}

1282
	mutex_lock(&chip->reg_lock);
1283
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1284
	mutex_unlock(&chip->reg_lock);
1285 1286

	if (err)
1287
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1288 1289
}

1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1303
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1304
{
1305
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1306 1307
}

1308
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1309
{
1310
	int err;
1311

1312 1313 1314
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1315

1316
	return _mv88e6xxx_vtu_wait(chip);
1317 1318
}

1319
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1320 1321 1322
{
	int ret;

1323
	ret = _mv88e6xxx_vtu_wait(chip);
1324 1325 1326
	if (ret < 0)
		return ret;

1327
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1328 1329
}

1330
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1331
					struct mv88e6xxx_vtu_entry *entry,
1332 1333 1334
					unsigned int nibble_offset)
{
	u16 regs[3];
1335
	int i, err;
1336 1337

	for (i = 0; i < 3; ++i) {
1338
		u16 *reg = &regs[i];
1339

1340 1341 1342
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1343 1344
	}

1345
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1346 1347 1348 1349 1350 1351 1352 1353 1354
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1355
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1356
				   struct mv88e6xxx_vtu_entry *entry)
1357
{
1358
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1359 1360
}

1361
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1362
				   struct mv88e6xxx_vtu_entry *entry)
1363
{
1364
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1365 1366
}

1367
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1368
					 struct mv88e6xxx_vtu_entry *entry,
1369 1370 1371
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1372
	int i, err;
1373

1374
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1375 1376 1377 1378 1379 1380 1381
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1382 1383 1384 1385 1386
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1387 1388 1389 1390 1391
	}

	return 0;
}

1392
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1393
				    struct mv88e6xxx_vtu_entry *entry)
1394
{
1395
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1396 1397
}

1398
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1399
				    struct mv88e6xxx_vtu_entry *entry)
1400
{
1401
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1402 1403
}

1404
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1405
{
1406 1407
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1408 1409
}

1410
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1411
				  struct mv88e6xxx_vtu_entry *entry)
1412
{
1413
	struct mv88e6xxx_vtu_entry next = { 0 };
1414 1415
	u16 val;
	int err;
1416

1417 1418 1419
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1420

1421 1422 1423
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1424

1425 1426 1427
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1428

1429 1430
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1431 1432

	if (next.valid) {
1433 1434 1435
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1436

1437
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1438 1439 1440
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1441

1442
			next.fid = val & GLOBAL_VTU_FID_MASK;
1443
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1444 1445 1446
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1447 1448 1449
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1450

1451 1452
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1453
		}
1454

1455
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1456 1457 1458
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1459

1460
			next.sid = val & GLOBAL_VTU_SID_MASK;
1461 1462 1463 1464 1465 1466 1467
		}
	}

	*entry = next;
	return 0;
}

1468 1469 1470
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1471
{
V
Vivien Didelot 已提交
1472
	struct mv88e6xxx_chip *chip = ds->priv;
1473
	struct mv88e6xxx_vtu_entry next;
1474 1475 1476
	u16 pvid;
	int err;

1477
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1478 1479
		return -EOPNOTSUPP;

1480
	mutex_lock(&chip->reg_lock);
1481

1482
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1483 1484 1485
	if (err)
		goto unlock;

1486
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1487 1488 1489 1490
	if (err)
		goto unlock;

	do {
1491
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1502 1503
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1518
	mutex_unlock(&chip->reg_lock);
1519 1520 1521 1522

	return err;
}

1523
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1524
				    struct mv88e6xxx_vtu_entry *entry)
1525
{
1526
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1527
	u16 reg = 0;
1528
	int err;
1529

1530 1531 1532
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1533 1534 1535 1536 1537

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1538 1539 1540
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1541

1542
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1543
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1544 1545 1546
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1547
	}
1548

1549
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1550
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1551 1552 1553
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1554
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1555 1556 1557 1558 1559
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1560 1561 1562 1563 1564
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1565 1566 1567
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1568

1569
	return _mv88e6xxx_vtu_cmd(chip, op);
1570 1571
}

1572
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1573
				  struct mv88e6xxx_vtu_entry *entry)
1574
{
1575
	struct mv88e6xxx_vtu_entry next = { 0 };
1576 1577
	u16 val;
	int err;
1578

1579 1580 1581
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1582

1583 1584 1585 1586
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1587

1588 1589 1590
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1591

1592 1593 1594
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1595

1596
	next.sid = val & GLOBAL_VTU_SID_MASK;
1597

1598 1599 1600
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1601

1602
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1603 1604

	if (next.valid) {
1605 1606 1607
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1608 1609 1610 1611 1612 1613
	}

	*entry = next;
	return 0;
}

1614
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1615
				    struct mv88e6xxx_vtu_entry *entry)
1616 1617
{
	u16 reg = 0;
1618
	int err;
1619

1620 1621 1622
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1623 1624 1625 1626 1627

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1628 1629 1630
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1631 1632 1633

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1634 1635 1636
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1637 1638

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1639 1640 1641
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1642

1643
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1644 1645
}

1646
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1647 1648
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1649
	struct mv88e6xxx_vtu_entry vlan;
1650
	int i, err;
1651 1652 1653

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1654
	/* Set every FID bit used by the (un)bridged ports */
1655
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1656
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1657 1658 1659 1660 1661 1662
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1663
	/* Set every FID bit used by the VLAN entries */
1664
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1665 1666 1667 1668
	if (err)
		return err;

	do {
1669
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1683
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1684 1685 1686
		return -ENOSPC;

	/* Clear the database */
1687
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1688 1689
}

1690
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1691
			      struct mv88e6xxx_vtu_entry *entry)
1692
{
1693
	struct dsa_switch *ds = chip->ds;
1694
	struct mv88e6xxx_vtu_entry vlan = {
1695 1696 1697
		.valid = true,
		.vid = vid,
	};
1698 1699
	int i, err;

1700
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1701 1702
	if (err)
		return err;
1703

1704
	/* exclude all ports except the CPU and DSA ports */
1705
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1706 1707 1708
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1709

1710 1711
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
1712
		struct mv88e6xxx_vtu_entry vstp;
1713 1714 1715 1716 1717 1718

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1719
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1720 1721 1722 1723 1724 1725 1726 1727
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1728
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1729 1730 1731 1732 1733 1734 1735 1736 1737
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1738
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1739
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1740 1741 1742 1743 1744 1745
{
	int err;

	if (!vid)
		return -EINVAL;

1746
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1747 1748 1749
	if (err)
		return err;

1750
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1761
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1762 1763 1764 1765 1766
	}

	return err;
}

1767 1768 1769
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1770
	struct mv88e6xxx_chip *chip = ds->priv;
1771
	struct mv88e6xxx_vtu_entry vlan;
1772 1773 1774 1775 1776
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1777
	mutex_lock(&chip->reg_lock);
1778

1779
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1780 1781 1782 1783
	if (err)
		goto unlock;

	do {
1784
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1785 1786 1787 1788 1789 1790 1791 1792 1793
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1794
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1795 1796 1797 1798 1799 1800 1801
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1802 1803
			if (chip->ports[i].bridge_dev ==
			    chip->ports[port].bridge_dev)
1804 1805
				break; /* same bridge, check next VLAN */

1806
			netdev_warn(ds->ports[port].netdev,
1807 1808
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1809
				    netdev_name(chip->ports[i].bridge_dev));
1810 1811 1812 1813 1814 1815
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1816
	mutex_unlock(&chip->reg_lock);
1817 1818 1819 1820

	return err;
}

1821 1822
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1823
{
V
Vivien Didelot 已提交
1824
	struct mv88e6xxx_chip *chip = ds->priv;
1825
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1826
		PORT_CONTROL_2_8021Q_DISABLED;
1827
	int err;
1828

1829
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1830 1831
		return -EOPNOTSUPP;

1832
	mutex_lock(&chip->reg_lock);
1833
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1834
	mutex_unlock(&chip->reg_lock);
1835

1836
	return err;
1837 1838
}

1839 1840 1841 1842
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1843
{
V
Vivien Didelot 已提交
1844
	struct mv88e6xxx_chip *chip = ds->priv;
1845 1846
	int err;

1847
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1848 1849
		return -EOPNOTSUPP;

1850 1851 1852 1853 1854 1855 1856 1857
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1858 1859 1860 1861 1862 1863
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1864
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1865
				    u16 vid, bool untagged)
1866
{
1867
	struct mv88e6xxx_vtu_entry vlan;
1868 1869
	int err;

1870
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1871
	if (err)
1872
		return err;
1873 1874 1875 1876 1877

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1878
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1879 1880
}

1881 1882 1883
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1884
{
V
Vivien Didelot 已提交
1885
	struct mv88e6xxx_chip *chip = ds->priv;
1886 1887 1888 1889
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1890
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1891 1892
		return;

1893
	mutex_lock(&chip->reg_lock);
1894

1895
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1896
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1897 1898
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1899
				   vid, untagged ? 'u' : 't');
1900

1901
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1902
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1903
			   vlan->vid_end);
1904

1905
	mutex_unlock(&chip->reg_lock);
1906 1907
}

1908
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1909
				    int port, u16 vid)
1910
{
1911
	struct dsa_switch *ds = chip->ds;
1912
	struct mv88e6xxx_vtu_entry vlan;
1913 1914
	int i, err;

1915
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1916
	if (err)
1917
		return err;
1918

1919 1920
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1921
		return -EOPNOTSUPP;
1922 1923 1924 1925

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1926
	vlan.valid = false;
1927
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1928
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1929 1930 1931
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1932
			vlan.valid = true;
1933 1934 1935 1936
			break;
		}
	}

1937
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1938 1939 1940
	if (err)
		return err;

1941
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1942 1943
}

1944 1945
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1946
{
V
Vivien Didelot 已提交
1947
	struct mv88e6xxx_chip *chip = ds->priv;
1948 1949 1950
	u16 pvid, vid;
	int err = 0;

1951
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1952 1953
		return -EOPNOTSUPP;

1954
	mutex_lock(&chip->reg_lock);
1955

1956
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1957 1958 1959
	if (err)
		goto unlock;

1960
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1961
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1962 1963 1964 1965
		if (err)
			goto unlock;

		if (vid == pvid) {
1966
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1967 1968 1969 1970 1971
			if (err)
				goto unlock;
		}
	}

1972
unlock:
1973
	mutex_unlock(&chip->reg_lock);
1974 1975 1976 1977

	return err;
}

1978
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
1979
				    const unsigned char *addr)
1980
{
1981
	int i, err;
1982 1983

	for (i = 0; i < 3; i++) {
1984 1985 1986 1987
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
1988 1989 1990 1991 1992
	}

	return 0;
}

1993
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
1994
				   unsigned char *addr)
1995
{
1996 1997
	u16 val;
	int i, err;
1998 1999

	for (i = 0; i < 3; i++) {
2000 2001 2002 2003 2004 2005
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
2006 2007 2008 2009 2010
	}

	return 0;
}

2011
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
2012
			       struct mv88e6xxx_atu_entry *entry)
2013
{
2014 2015
	int ret;

2016
	ret = _mv88e6xxx_atu_wait(chip);
2017 2018 2019
	if (ret < 0)
		return ret;

2020
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2021 2022 2023
	if (ret < 0)
		return ret;

2024
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2025
	if (ret < 0)
2026 2027
		return ret;

2028
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2029
}
2030

2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

	eth_broadcast_addr(next.mac);

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
	} while (!is_broadcast_ether_addr(next.mac));

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2067 2068 2069
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2070
{
2071
	struct mv88e6xxx_vtu_entry vlan;
2072
	struct mv88e6xxx_atu_entry entry;
2073 2074
	int err;

2075 2076
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2077
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2078
	else
2079
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2080 2081
	if (err)
		return err;
2082

2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2095 2096
	}

2097
	return _mv88e6xxx_atu_load(chip, &entry);
2098 2099
}

2100 2101 2102
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2103 2104 2105 2106 2107 2108 2109
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2110 2111 2112
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2113
{
V
Vivien Didelot 已提交
2114
	struct mv88e6xxx_chip *chip = ds->priv;
2115

2116
	mutex_lock(&chip->reg_lock);
2117 2118 2119
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2120
	mutex_unlock(&chip->reg_lock);
2121 2122
}

2123 2124
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2125
{
V
Vivien Didelot 已提交
2126
	struct mv88e6xxx_chip *chip = ds->priv;
2127
	int err;
2128

2129
	mutex_lock(&chip->reg_lock);
2130 2131
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2132
	mutex_unlock(&chip->reg_lock);
2133

2134
	return err;
2135 2136
}

2137
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2138
				  struct mv88e6xxx_atu_entry *entry)
2139
{
2140
	struct mv88e6xxx_atu_entry next = { 0 };
2141 2142
	u16 val;
	int err;
2143 2144

	next.fid = fid;
2145

2146 2147 2148
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2149

2150 2151 2152
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2153

2154 2155 2156
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2157

2158 2159 2160
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2161

2162
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2163 2164 2165
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2166
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2167 2168 2169 2170 2171 2172 2173 2174 2175
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2176
		next.portv_trunkid = (val & mask) >> shift;
2177
	}
2178

2179
	*entry = next;
2180 2181 2182
	return 0;
}

2183 2184 2185 2186
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2187 2188 2189 2190 2191 2192
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2193
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2194 2195 2196 2197
	if (err)
		return err;

	do {
2198
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2199
		if (err)
2200
			return err;
2201 2202 2203 2204

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2205 2206 2207 2208 2209
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2210

2211 2212 2213 2214
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2215 2216
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2217 2218 2219 2220
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2221 2222 2223 2224 2225 2226 2227 2228 2229
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2230 2231
		} else {
			return -EOPNOTSUPP;
2232
		}
2233 2234 2235 2236

		err = cb(obj);
		if (err)
			return err;
2237 2238 2239 2240 2241
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2242 2243 2244
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2245
{
2246
	struct mv88e6xxx_vtu_entry vlan = {
2247 2248
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2249
	u16 fid;
2250 2251
	int err;

2252
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2253
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2254
	if (err)
2255
		return err;
2256

2257
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2258
	if (err)
2259
		return err;
2260

2261
	/* Dump VLANs' Filtering Information Databases */
2262
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2263
	if (err)
2264
		return err;
2265 2266

	do {
2267
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2268
		if (err)
2269
			return err;
2270 2271 2272 2273

		if (!vlan.valid)
			break;

2274 2275
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2276
		if (err)
2277
			return err;
2278 2279
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2280 2281 2282 2283 2284 2285 2286
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2287
	struct mv88e6xxx_chip *chip = ds->priv;
2288 2289 2290 2291
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2292
	mutex_unlock(&chip->reg_lock);
2293 2294 2295 2296

	return err;
}

2297 2298
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *bridge)
2299
{
V
Vivien Didelot 已提交
2300
	struct mv88e6xxx_chip *chip = ds->priv;
2301
	int i, err = 0;
2302

2303
	mutex_lock(&chip->reg_lock);
2304

2305
	/* Assign the bridge and remap each port's VLANTable */
2306
	chip->ports[port].bridge_dev = bridge;
2307

2308
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2309 2310
		if (chip->ports[i].bridge_dev == bridge) {
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2311 2312 2313 2314 2315
			if (err)
				break;
		}
	}

2316
	mutex_unlock(&chip->reg_lock);
2317

2318
	return err;
2319 2320
}

2321
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
2322
{
V
Vivien Didelot 已提交
2323
	struct mv88e6xxx_chip *chip = ds->priv;
2324
	struct net_device *bridge = chip->ports[port].bridge_dev;
2325
	int i;
2326

2327
	mutex_lock(&chip->reg_lock);
2328

2329
	/* Unassign the bridge and remap each port's VLANTable */
2330
	chip->ports[port].bridge_dev = NULL;
2331

2332
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2333 2334
		if (i == port || chip->ports[i].bridge_dev == bridge)
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2335 2336
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2337

2338
	mutex_unlock(&chip->reg_lock);
2339 2340
}

2341
static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
2342
{
2343
	bool ppu_active = mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE);
2344
	u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
2345
	struct gpio_desc *gpiod = chip->reset;
2346
	unsigned long timeout;
2347
	u16 reg;
2348
	int err;
2349 2350 2351
	int i;

	/* Set all ports to the disabled state. */
2352
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2353 2354
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2355 2356
		if (err)
			return err;
2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374
	}

	/* Wait for transmit queues to drain. */
	usleep_range(2000, 4000);

	/* If there is a gpio connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}

	/* Reset the switch. Keep the PPU active if requested. The PPU
	 * needs to be active to support indirect phy register access
	 * through global registers 0x18 and 0x19.
	 */
	if (ppu_active)
2375
		err = mv88e6xxx_g1_write(chip, 0x04, 0xc000);
2376
	else
2377
		err = mv88e6xxx_g1_write(chip, 0x04, 0xc400);
2378 2379
	if (err)
		return err;
2380 2381 2382 2383

	/* Wait up to one second for reset to complete. */
	timeout = jiffies + 1 * HZ;
	while (time_before(jiffies, timeout)) {
2384 2385 2386
		err = mv88e6xxx_g1_read(chip, 0x00, &reg);
		if (err)
			return err;
2387

2388
		if ((reg & is_reset) == is_reset)
2389 2390 2391 2392
			break;
		usleep_range(1000, 2000);
	}
	if (time_after(jiffies, timeout))
2393
		err = -ETIMEDOUT;
2394
	else
2395
		err = 0;
2396

2397
	return err;
2398 2399
}

2400
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2401
{
2402 2403
	u16 val;
	int err;
2404

2405 2406 2407 2408
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2409

2410 2411 2412
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2413 2414
	}

2415
	return err;
2416 2417
}

2418
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2419
{
2420
	struct dsa_switch *ds = chip->ds;
2421
	int err;
2422
	u16 reg;
2423

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
	reg = 0;
2454 2455 2456 2457
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6065_family(chip) ||
	    mv88e6xxx_6185_family(chip) || mv88e6xxx_6320_family(chip))
2458 2459 2460 2461
		reg = PORT_CONTROL_IGMP_MLD_SNOOP |
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
	if (dsa_is_cpu_port(ds, port)) {
2462
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
2463
			reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA |
2464
				PORT_CONTROL_FORWARD_UNKNOWN_MC;
2465 2466
		else
			reg |= PORT_CONTROL_DSA_TAG;
2467 2468
		reg |= PORT_CONTROL_EGRESS_ADD_TAG |
			PORT_CONTROL_FORWARD_UNKNOWN;
2469
	}
2470
	if (dsa_is_dsa_port(ds, port)) {
2471 2472
		if (mv88e6xxx_6095_family(chip) ||
		    mv88e6xxx_6185_family(chip))
2473
			reg |= PORT_CONTROL_DSA_TAG;
2474 2475 2476 2477 2478
		if (mv88e6xxx_6352_family(chip) ||
		    mv88e6xxx_6351_family(chip) ||
		    mv88e6xxx_6165_family(chip) ||
		    mv88e6xxx_6097_family(chip) ||
		    mv88e6xxx_6320_family(chip)) {
2479
			reg |= PORT_CONTROL_FRAME_MODE_DSA;
2480 2481
		}

2482 2483 2484 2485 2486
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_FORWARD_UNKNOWN |
				PORT_CONTROL_FORWARD_UNKNOWN_MC;
	}
	if (reg) {
2487 2488 2489
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
		if (err)
			return err;
2490 2491
	}

2492 2493 2494
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2495
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2506 2507 2508
		}
	}

2509
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2510
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2511 2512 2513
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2514 2515
	 */
	reg = 0;
2516 2517 2518 2519
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
	    mv88e6xxx_6185_family(chip))
2520 2521
		reg = PORT_CONTROL_2_MAP_DA;

2522 2523
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6320_family(chip))
2524 2525
		reg |= PORT_CONTROL_2_JUMBO_10240;

2526
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2527 2528 2529 2530 2531 2532 2533 2534 2535
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2536
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2537

2538
	if (reg) {
2539 2540 2541
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2542 2543 2544 2545 2546 2547 2548
	}

	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2549
	reg = 1 << port;
2550 2551
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2552
		reg = 0;
2553

2554 2555 2556
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2557 2558

	/* Egress rate control 2: disable egress rate control. */
2559 2560 2561
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2562

2563 2564 2565
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2566 2567 2568 2569
		/* Do not limit the period of time that this port can
		 * be paused for by the remote end or the period of
		 * time that this port can pause the remote end.
		 */
2570 2571 2572
		err = mv88e6xxx_port_write(chip, port, PORT_PAUSE_CTRL, 0x0000);
		if (err)
			return err;
2573 2574 2575 2576 2577

		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2578 2579
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2580 2581 2582
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2583 2584 2585 2586
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2587 2588 2589 2590

		/* Port Ethertype: use the Ethertype DSA Ethertype
		 * value.
		 */
2591
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA)) {
2592 2593 2594 2595
			err = mv88e6xxx_port_write(chip, port, PORT_ETH_TYPE,
						   ETH_P_EDSA);
			if (err)
				return err;
2596 2597
		}

2598 2599 2600
		/* Tag Remap: use an identity 802.1p prio -> switch
		 * prio mapping.
		 */
2601 2602 2603 2604
		err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_0123,
					   0x3210);
		if (err)
			return err;
2605 2606 2607 2608

		/* Tag Remap 2: use an identity 802.1p prio -> switch
		 * prio mapping.
		 */
2609 2610 2611 2612
		err = mv88e6xxx_port_write(chip, port, PORT_TAG_REGMAP_4567,
					   0x7654);
		if (err)
			return err;
2613 2614
	}

2615
	/* Rate Control: disable ingress rate limiting. */
2616 2617 2618
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2619 2620 2621 2622
		err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
					   0x0001);
		if (err)
			return err;
2623
	} else if (mv88e6xxx_6185_family(chip) || mv88e6xxx_6095_family(chip)) {
2624 2625 2626 2627
		err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL,
					   0x0000);
		if (err)
			return err;
2628 2629
	}

2630 2631
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2632
	 */
2633 2634 2635
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2636

2637
	/* Port based VLAN map: give each port the same default address
2638 2639
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2640
	 */
2641
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2642 2643
	if (err)
		return err;
2644

2645 2646 2647
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2648 2649 2650 2651

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2652
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2653 2654
}

2655
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2656 2657 2658
{
	int err;

2659
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2660 2661 2662
	if (err)
		return err;

2663
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2664 2665 2666
	if (err)
		return err;

2667 2668 2669 2670 2671
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2672 2673
}

2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2690
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2691 2692 2693 2694 2695 2696 2697
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2698
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2699 2700
}

2701 2702 2703
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2704
	struct mv88e6xxx_chip *chip = ds->priv;
2705 2706 2707 2708 2709 2710 2711 2712 2713
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2714
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2715
{
2716
	struct dsa_switch *ds = chip->ds;
2717
	u32 upstream_port = dsa_upstream_port(ds);
2718
	u16 reg;
2719
	int err;
2720

2721 2722 2723
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2724 2725 2726 2727 2728
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err < 0)
		return err;

	reg &= ~GLOBAL_CONTROL_PPU_ENABLE;
2729 2730
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU) ||
	    mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU_ACTIVE))
2731 2732
		reg |= GLOBAL_CONTROL_PPU_ENABLE;

2733
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
2734 2735 2736
	if (err)
		return err;

2737 2738 2739 2740 2741 2742
	/* Configure the upstream port, and configure it as the port to which
	 * ingress and egress and ARP monitor frames are to be sent.
	 */
	reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
		upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
		upstream_port << GLOBAL_MONITOR_CONTROL_ARP_SHIFT;
2743
	err = mv88e6xxx_g1_write(chip, GLOBAL_MONITOR_CONTROL, reg);
2744 2745 2746
	if (err)
		return err;

2747
	/* Disable remote management, and set the switch's DSA device number. */
2748 2749 2750
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2751 2752 2753
	if (err)
		return err;

2754 2755 2756 2757 2758
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2759 2760 2761 2762
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2763 2764
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2765
	if (err)
2766
		return err;
2767

2768 2769
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2770 2771 2772 2773 2774 2775 2776
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2777
	/* Configure the IP ToS mapping registers. */
2778
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2779
	if (err)
2780
		return err;
2781
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2782
	if (err)
2783
		return err;
2784
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2785
	if (err)
2786
		return err;
2787
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2788
	if (err)
2789
		return err;
2790
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2791
	if (err)
2792
		return err;
2793
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2794
	if (err)
2795
		return err;
2796
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2797
	if (err)
2798
		return err;
2799
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2800
	if (err)
2801
		return err;
2802 2803

	/* Configure the IEEE 802.1p priority mapping register. */
2804
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2805
	if (err)
2806
		return err;
2807

2808 2809 2810 2811 2812
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2813
	/* Clear the statistics counters for all ports */
2814 2815
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826
	if (err)
		return err;

	/* Wait for the flush to complete. */
	err = _mv88e6xxx_stats_wait(chip);
	if (err)
		return err;

	return 0;
}

2827
static int mv88e6xxx_setup(struct dsa_switch *ds)
2828
{
V
Vivien Didelot 已提交
2829
	struct mv88e6xxx_chip *chip = ds->priv;
2830
	int err;
2831 2832
	int i;

2833 2834
	chip->ds = ds;
	ds->slave_mii_bus = chip->mdio_bus;
2835

2836
	mutex_lock(&chip->reg_lock);
2837

2838
	/* Setup Switch Port Registers */
2839
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2840 2841 2842 2843 2844 2845 2846
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2847 2848 2849
	if (err)
		goto unlock;

2850 2851 2852
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2853 2854 2855
		if (err)
			goto unlock;
	}
2856

2857
unlock:
2858
	mutex_unlock(&chip->reg_lock);
2859

2860
	return err;
2861 2862
}

2863 2864
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2865
	struct mv88e6xxx_chip *chip = ds->priv;
2866 2867
	int err;

2868 2869
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2870

2871 2872
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2873 2874 2875 2876 2877
	mutex_unlock(&chip->reg_lock);

	return err;
}

2878
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2879
{
2880
	struct mv88e6xxx_chip *chip = bus->priv;
2881 2882
	u16 val;
	int err;
2883

2884
	if (phy >= mv88e6xxx_num_ports(chip))
2885
		return 0xffff;
2886

2887
	mutex_lock(&chip->reg_lock);
2888
	err = mv88e6xxx_phy_read(chip, phy, reg, &val);
2889
	mutex_unlock(&chip->reg_lock);
2890 2891

	return err ? err : val;
2892 2893
}

2894
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2895
{
2896
	struct mv88e6xxx_chip *chip = bus->priv;
2897
	int err;
2898

2899
	if (phy >= mv88e6xxx_num_ports(chip))
2900
		return 0xffff;
2901

2902
	mutex_lock(&chip->reg_lock);
2903
	err = mv88e6xxx_phy_write(chip, phy, reg, val);
2904
	mutex_unlock(&chip->reg_lock);
2905 2906

	return err;
2907 2908
}

2909
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2910 2911 2912 2913 2914 2915 2916
				   struct device_node *np)
{
	static int index;
	struct mii_bus *bus;
	int err;

	if (np)
2917
		chip->mdio_np = of_get_child_by_name(np, "mdio");
2918

2919
	bus = devm_mdiobus_alloc(chip->dev);
2920 2921 2922
	if (!bus)
		return -ENOMEM;

2923
	bus->priv = (void *)chip;
2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2934
	bus->parent = chip->dev;
2935

2936 2937
	if (chip->mdio_np)
		err = of_mdiobus_register(bus, chip->mdio_np);
2938 2939 2940
	else
		err = mdiobus_register(bus);
	if (err) {
2941
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2942 2943
		goto out;
	}
2944
	chip->mdio_bus = bus;
2945 2946 2947 2948

	return 0;

out:
2949 2950
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2951 2952 2953 2954

	return err;
}

2955
static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
2956 2957

{
2958
	struct mii_bus *bus = chip->mdio_bus;
2959 2960 2961

	mdiobus_unregister(bus);

2962 2963
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2964 2965
}

2966 2967 2968 2969
#ifdef CONFIG_NET_DSA_HWMON

static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
2970
	struct mv88e6xxx_chip *chip = ds->priv;
2971
	u16 val;
2972 2973 2974 2975
	int ret;

	*temp = 0;

2976
	mutex_lock(&chip->reg_lock);
2977

2978
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
2979 2980 2981 2982
	if (ret < 0)
		goto error;

	/* Enable temperature sensor */
2983
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
2984 2985 2986
	if (ret < 0)
		goto error;

2987
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
2988 2989 2990 2991 2992 2993
	if (ret < 0)
		goto error;

	/* Wait for temperature to stabilize */
	usleep_range(10000, 12000);

2994 2995
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
	if (ret < 0)
2996 2997 2998
		goto error;

	/* Disable temperature sensor */
2999
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
3000 3001 3002 3003 3004 3005
	if (ret < 0)
		goto error;

	*temp = ((val & 0x1f) - 5) * 5;

error:
3006
	mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
3007
	mutex_unlock(&chip->reg_lock);
3008 3009 3010 3011 3012
	return ret;
}

static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
3013
	struct mv88e6xxx_chip *chip = ds->priv;
3014
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3015
	u16 val;
3016 3017 3018 3019
	int ret;

	*temp = 0;

3020 3021 3022
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
	mutex_unlock(&chip->reg_lock);
3023 3024 3025
	if (ret < 0)
		return ret;

3026
	*temp = (val & 0xff) - 25;
3027 3028 3029 3030

	return 0;
}

3031
static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
3032
{
V
Vivien Didelot 已提交
3033
	struct mv88e6xxx_chip *chip = ds->priv;
3034

3035
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
3036 3037
		return -EOPNOTSUPP;

3038
	if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
3039 3040 3041 3042 3043
		return mv88e63xx_get_temp(ds, temp);

	return mv88e61xx_get_temp(ds, temp);
}

3044
static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
3045
{
V
Vivien Didelot 已提交
3046
	struct mv88e6xxx_chip *chip = ds->priv;
3047
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3048
	u16 val;
3049 3050
	int ret;

3051
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3052 3053 3054 3055
		return -EOPNOTSUPP;

	*temp = 0;

3056 3057 3058
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3059 3060 3061
	if (ret < 0)
		return ret;

3062
	*temp = (((val >> 8) & 0x1f) * 5) - 25;
3063 3064 3065 3066

	return 0;
}

3067
static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
3068
{
V
Vivien Didelot 已提交
3069
	struct mv88e6xxx_chip *chip = ds->priv;
3070
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3071 3072
	u16 val;
	int err;
3073

3074
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3075 3076
		return -EOPNOTSUPP;

3077 3078 3079 3080
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	if (err)
		goto unlock;
3081
	temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
3082 3083 3084 3085 3086 3087
	err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
				       (val & 0xe0ff) | (temp << 8));
unlock:
	mutex_unlock(&chip->reg_lock);

	return err;
3088 3089
}

3090
static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
3091
{
V
Vivien Didelot 已提交
3092
	struct mv88e6xxx_chip *chip = ds->priv;
3093
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3094
	u16 val;
3095 3096
	int ret;

3097
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3098 3099 3100 3101
		return -EOPNOTSUPP;

	*alarm = false;

3102 3103 3104
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3105 3106 3107
	if (ret < 0)
		return ret;

3108
	*alarm = !!(val & 0x40);
3109 3110 3111 3112 3113

	return 0;
}
#endif /* CONFIG_NET_DSA_HWMON */

3114 3115
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3116
	struct mv88e6xxx_chip *chip = ds->priv;
3117 3118 3119 3120 3121 3122 3123

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3124
	struct mv88e6xxx_chip *chip = ds->priv;
3125 3126
	int err;

3127 3128
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3129

3130 3131
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3145
	struct mv88e6xxx_chip *chip = ds->priv;
3146 3147
	int err;

3148 3149 3150
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3151 3152 3153 3154
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3155
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3156 3157 3158 3159 3160
	mutex_unlock(&chip->reg_lock);

	return err;
}

3161
static const struct mv88e6xxx_ops mv88e6085_ops = {
3162
	/* MV88E6XXX_FAMILY_6097 */
3163
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3164 3165
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3166
	.port_set_link = mv88e6xxx_port_set_link,
3167
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3168
	.port_set_speed = mv88e6185_port_set_speed,
3169
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3170 3171 3172
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3173
	/* MV88E6XXX_FAMILY_6095 */
3174
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3175 3176
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3177
	.port_set_link = mv88e6xxx_port_set_link,
3178
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3179
	.port_set_speed = mv88e6185_port_set_speed,
3180
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3181 3182 3183
};

static const struct mv88e6xxx_ops mv88e6123_ops = {
3184
	/* MV88E6XXX_FAMILY_6165 */
3185
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3186 3187
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3188
	.port_set_link = mv88e6xxx_port_set_link,
3189
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3190
	.port_set_speed = mv88e6185_port_set_speed,
3191
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3192 3193 3194
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3195
	/* MV88E6XXX_FAMILY_6185 */
3196
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3197 3198
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3199
	.port_set_link = mv88e6xxx_port_set_link,
3200
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3201
	.port_set_speed = mv88e6185_port_set_speed,
3202
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3203 3204 3205
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3206
	/* MV88E6XXX_FAMILY_6165 */
3207
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3208 3209
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3210
	.port_set_link = mv88e6xxx_port_set_link,
3211
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3212
	.port_set_speed = mv88e6185_port_set_speed,
3213
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3214 3215 3216
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3217
	/* MV88E6XXX_FAMILY_6165 */
3218
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3219 3220
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3221
	.port_set_link = mv88e6xxx_port_set_link,
3222
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3223
	.port_set_speed = mv88e6185_port_set_speed,
3224
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3225 3226 3227
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3228
	/* MV88E6XXX_FAMILY_6351 */
3229
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3230 3231
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3232
	.port_set_link = mv88e6xxx_port_set_link,
3233
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3234
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3235
	.port_set_speed = mv88e6185_port_set_speed,
3236
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3237 3238 3239
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3240
	/* MV88E6XXX_FAMILY_6352 */
3241 3242
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3243
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3244 3245
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3246
	.port_set_link = mv88e6xxx_port_set_link,
3247
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3248
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3249
	.port_set_speed = mv88e6352_port_set_speed,
3250
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3251 3252 3253
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3254
	/* MV88E6XXX_FAMILY_6351 */
3255
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3256 3257
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3258
	.port_set_link = mv88e6xxx_port_set_link,
3259
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3260
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3261
	.port_set_speed = mv88e6185_port_set_speed,
3262
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3263 3264 3265
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3266
	/* MV88E6XXX_FAMILY_6352 */
3267 3268
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3269
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3270 3271
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3272
	.port_set_link = mv88e6xxx_port_set_link,
3273
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3274
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3275
	.port_set_speed = mv88e6352_port_set_speed,
3276
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3277 3278 3279
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3280
	/* MV88E6XXX_FAMILY_6185 */
3281
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3282 3283
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3284
	.port_set_link = mv88e6xxx_port_set_link,
3285
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3286
	.port_set_speed = mv88e6185_port_set_speed,
3287
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3288 3289
};

3290
static const struct mv88e6xxx_ops mv88e6190_ops = {
3291
	/* MV88E6XXX_FAMILY_6390 */
3292 3293 3294 3295 3296 3297 3298
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3299
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3300
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3301 3302 3303
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3304
	/* MV88E6XXX_FAMILY_6390 */
3305 3306 3307 3308 3309 3310 3311
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3312
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3313
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3314 3315 3316
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3317
	/* MV88E6XXX_FAMILY_6390 */
3318 3319 3320 3321 3322 3323 3324
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3325
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3326
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3327 3328
};

3329
static const struct mv88e6xxx_ops mv88e6240_ops = {
3330
	/* MV88E6XXX_FAMILY_6352 */
3331 3332
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3333
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3334 3335
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3336
	.port_set_link = mv88e6xxx_port_set_link,
3337
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3338
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3339
	.port_set_speed = mv88e6352_port_set_speed,
3340
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3341 3342
};

3343
static const struct mv88e6xxx_ops mv88e6290_ops = {
3344
	/* MV88E6XXX_FAMILY_6390 */
3345 3346 3347 3348 3349 3350 3351
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3352
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3353
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3354 3355
};

3356
static const struct mv88e6xxx_ops mv88e6320_ops = {
3357
	/* MV88E6XXX_FAMILY_6320 */
3358 3359
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3360
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3361 3362
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3363
	.port_set_link = mv88e6xxx_port_set_link,
3364
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3365
	.port_set_speed = mv88e6185_port_set_speed,
3366
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3367 3368 3369
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3370
	/* MV88E6XXX_FAMILY_6321 */
3371 3372
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3373
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3374 3375
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3376
	.port_set_link = mv88e6xxx_port_set_link,
3377
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3378
	.port_set_speed = mv88e6185_port_set_speed,
3379
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3380 3381 3382
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3383
	/* MV88E6XXX_FAMILY_6351 */
3384
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3385 3386
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3387
	.port_set_link = mv88e6xxx_port_set_link,
3388
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3389
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3390
	.port_set_speed = mv88e6185_port_set_speed,
3391
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3392 3393 3394
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3395
	/* MV88E6XXX_FAMILY_6351 */
3396
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3397 3398
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3399
	.port_set_link = mv88e6xxx_port_set_link,
3400
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3401
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3402
	.port_set_speed = mv88e6185_port_set_speed,
3403
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3404 3405 3406
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3407
	/* MV88E6XXX_FAMILY_6352 */
3408 3409
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3410
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3411 3412
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3413
	.port_set_link = mv88e6xxx_port_set_link,
3414
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3415
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3416
	.port_set_speed = mv88e6352_port_set_speed,
3417
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3418 3419
};

3420
static const struct mv88e6xxx_ops mv88e6390_ops = {
3421
	/* MV88E6XXX_FAMILY_6390 */
3422 3423 3424 3425 3426 3427 3428
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3429
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3430
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3431 3432 3433
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3434
	/* MV88E6XXX_FAMILY_6390 */
3435 3436 3437 3438 3439 3440 3441
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3442
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3443
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3444 3445 3446
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3447
	/* MV88E6XXX_FAMILY_6390 */
3448 3449 3450 3451 3452 3453 3454
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3455
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3456
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3457 3458
};

3459 3460 3461 3462 3463 3464 3465
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3466
		.port_base_addr = 0x10,
3467
		.global1_addr = 0x1b,
3468
		.age_time_coeff = 15000,
3469
		.g1_irqs = 8,
3470
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3471
		.ops = &mv88e6085_ops,
3472 3473 3474 3475 3476 3477 3478 3479
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3480
		.port_base_addr = 0x10,
3481
		.global1_addr = 0x1b,
3482
		.age_time_coeff = 15000,
3483
		.g1_irqs = 8,
3484
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3485
		.ops = &mv88e6095_ops,
3486 3487 3488 3489 3490 3491 3492 3493
	},

	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3494
		.port_base_addr = 0x10,
3495
		.global1_addr = 0x1b,
3496
		.age_time_coeff = 15000,
3497
		.g1_irqs = 9,
3498
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3499
		.ops = &mv88e6123_ops,
3500 3501 3502 3503 3504 3505 3506 3507
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3508
		.port_base_addr = 0x10,
3509
		.global1_addr = 0x1b,
3510
		.age_time_coeff = 15000,
3511
		.g1_irqs = 9,
3512
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3513
		.ops = &mv88e6131_ops,
3514 3515 3516 3517 3518 3519 3520 3521
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3522
		.port_base_addr = 0x10,
3523
		.global1_addr = 0x1b,
3524
		.age_time_coeff = 15000,
3525
		.g1_irqs = 9,
3526
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3527
		.ops = &mv88e6161_ops,
3528 3529 3530 3531 3532 3533 3534 3535
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3536
		.port_base_addr = 0x10,
3537
		.global1_addr = 0x1b,
3538
		.age_time_coeff = 15000,
3539
		.g1_irqs = 9,
3540
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3541
		.ops = &mv88e6165_ops,
3542 3543 3544 3545 3546 3547 3548 3549
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3550
		.port_base_addr = 0x10,
3551
		.global1_addr = 0x1b,
3552
		.age_time_coeff = 15000,
3553
		.g1_irqs = 9,
3554
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3555
		.ops = &mv88e6171_ops,
3556 3557 3558 3559 3560 3561 3562 3563
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3564
		.port_base_addr = 0x10,
3565
		.global1_addr = 0x1b,
3566
		.age_time_coeff = 15000,
3567
		.g1_irqs = 9,
3568
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3569
		.ops = &mv88e6172_ops,
3570 3571 3572 3573 3574 3575 3576 3577
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3578
		.port_base_addr = 0x10,
3579
		.global1_addr = 0x1b,
3580
		.age_time_coeff = 15000,
3581
		.g1_irqs = 9,
3582
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3583
		.ops = &mv88e6175_ops,
3584 3585 3586 3587 3588 3589 3590 3591
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3592
		.port_base_addr = 0x10,
3593
		.global1_addr = 0x1b,
3594
		.age_time_coeff = 15000,
3595
		.g1_irqs = 9,
3596
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3597
		.ops = &mv88e6176_ops,
3598 3599 3600 3601 3602 3603 3604 3605
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3606
		.port_base_addr = 0x10,
3607
		.global1_addr = 0x1b,
3608
		.age_time_coeff = 15000,
3609
		.g1_irqs = 8,
3610
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3611
		.ops = &mv88e6185_ops,
3612 3613
	},

3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653 3654
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

3655 3656 3657 3658 3659 3660
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3661
		.port_base_addr = 0x10,
3662
		.global1_addr = 0x1b,
3663
		.age_time_coeff = 15000,
3664
		.g1_irqs = 9,
3665
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3666
		.ops = &mv88e6240_ops,
3667 3668
	},

3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3683 3684 3685 3686 3687 3688
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3689
		.port_base_addr = 0x10,
3690
		.global1_addr = 0x1b,
3691
		.age_time_coeff = 15000,
3692
		.g1_irqs = 8,
3693
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3694
		.ops = &mv88e6320_ops,
3695 3696 3697 3698 3699 3700 3701 3702
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3703
		.port_base_addr = 0x10,
3704
		.global1_addr = 0x1b,
3705
		.age_time_coeff = 15000,
3706
		.g1_irqs = 8,
3707
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3708
		.ops = &mv88e6321_ops,
3709 3710 3711 3712 3713 3714 3715 3716
	},

	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3717
		.port_base_addr = 0x10,
3718
		.global1_addr = 0x1b,
3719
		.age_time_coeff = 15000,
3720
		.g1_irqs = 9,
3721
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3722
		.ops = &mv88e6350_ops,
3723 3724 3725 3726 3727 3728 3729 3730
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3731
		.port_base_addr = 0x10,
3732
		.global1_addr = 0x1b,
3733
		.age_time_coeff = 15000,
3734
		.g1_irqs = 9,
3735
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3736
		.ops = &mv88e6351_ops,
3737 3738 3739 3740 3741 3742 3743 3744
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3745
		.port_base_addr = 0x10,
3746
		.global1_addr = 0x1b,
3747
		.age_time_coeff = 15000,
3748
		.g1_irqs = 9,
3749
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3750
		.ops = &mv88e6352_ops,
3751
	},
3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3778 3779
};

3780
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3781
{
3782
	int i;
3783

3784 3785 3786
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3787 3788 3789 3790

	return NULL;
}

3791
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3792 3793
{
	const struct mv88e6xxx_info *info;
3794 3795 3796
	unsigned int prod_num, rev;
	u16 id;
	int err;
3797

3798 3799 3800 3801 3802
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3803 3804 3805 3806 3807 3808 3809 3810

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3811
	/* Update the compatible info with the probed one */
3812
	chip->info = info;
3813

3814 3815 3816 3817
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3818 3819
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3820 3821 3822 3823

	return 0;
}

3824
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3825
{
3826
	struct mv88e6xxx_chip *chip;
3827

3828 3829
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3830 3831
		return NULL;

3832
	chip->dev = dev;
3833

3834
	mutex_init(&chip->reg_lock);
3835

3836
	return chip;
3837 3838
}

3839 3840
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
3841
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
3842 3843 3844
		mv88e6xxx_ppu_state_init(chip);
}

3845 3846
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
3847
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_PPU))
3848 3849 3850
		mv88e6xxx_ppu_state_destroy(chip);
}

3851
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3852 3853 3854 3855 3856 3857
			      struct mii_bus *bus, int sw_addr)
{
	/* ADDR[0] pin is unavailable externally and considered zero */
	if (sw_addr & 0x1)
		return -EINVAL;

3858
	if (sw_addr == 0)
3859
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3860
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3861
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3862 3863 3864
	else
		return -EINVAL;

3865 3866
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3867 3868 3869 3870

	return 0;
}

3871 3872
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3873
	struct mv88e6xxx_chip *chip = ds->priv;
3874 3875 3876 3877 3878

	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_EDSA))
		return DSA_TAG_PROTO_EDSA;

	return DSA_TAG_PROTO_DSA;
3879 3880
}

3881 3882 3883
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3884
{
3885
	struct mv88e6xxx_chip *chip;
3886
	struct mii_bus *bus;
3887
	int err;
3888

3889
	bus = dsa_host_dev_to_mii_bus(host_dev);
3890 3891 3892
	if (!bus)
		return NULL;

3893 3894
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3895 3896
		return NULL;

3897
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3898
	chip->info = &mv88e6xxx_table[MV88E6085];
3899

3900
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3901 3902 3903
	if (err)
		goto free;

3904
	err = mv88e6xxx_detect(chip);
3905
	if (err)
3906
		goto free;
3907

3908 3909 3910 3911 3912 3913
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3914 3915
	mv88e6xxx_phy_init(chip);

3916
	err = mv88e6xxx_mdio_register(chip, NULL);
3917
	if (err)
3918
		goto free;
3919

3920
	*priv = chip;
3921

3922
	return chip->info->name;
3923
free:
3924
	devm_kfree(dsa_dev, chip);
3925 3926

	return NULL;
3927 3928
}

3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3944
	struct mv88e6xxx_chip *chip = ds->priv;
3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3956
	struct mv88e6xxx_chip *chip = ds->priv;
3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
3971
	struct mv88e6xxx_chip *chip = ds->priv;
3972 3973 3974 3975 3976 3977 3978 3979 3980
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3981
static struct dsa_switch_ops mv88e6xxx_switch_ops = {
3982
	.probe			= mv88e6xxx_drv_probe,
3983
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
#ifdef CONFIG_NET_DSA_HWMON
	.get_temp		= mv88e6xxx_get_temp,
	.get_temp_limit		= mv88e6xxx_get_temp_limit,
	.set_temp_limit		= mv88e6xxx_set_temp_limit,
	.get_temp_alarm		= mv88e6xxx_get_temp_alarm,
#endif
3998
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3999 4000 4001 4002
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4003
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4004 4005 4006
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4007
	.port_fast_age		= mv88e6xxx_port_fast_age,
4008 4009 4010 4011 4012 4013 4014 4015 4016
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4017 4018 4019 4020
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4021 4022
};

4023
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
4024 4025
				     struct device_node *np)
{
4026
	struct device *dev = chip->dev;
4027 4028 4029 4030 4031 4032 4033
	struct dsa_switch *ds;

	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
	if (!ds)
		return -ENOMEM;

	ds->dev = dev;
4034
	ds->priv = chip;
4035
	ds->ops = &mv88e6xxx_switch_ops;
4036 4037 4038 4039 4040 4041

	dev_set_drvdata(dev, ds);

	return dsa_register_switch(ds, np);
}

4042
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4043
{
4044
	dsa_unregister_switch(chip->ds);
4045 4046
}

4047
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4048
{
4049
	struct device *dev = &mdiodev->dev;
4050
	struct device_node *np = dev->of_node;
4051
	const struct mv88e6xxx_info *compat_info;
4052
	struct mv88e6xxx_chip *chip;
4053
	u32 eeprom_len;
4054
	int err;
4055

4056 4057 4058 4059
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4060 4061
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4062 4063
		return -ENOMEM;

4064
	chip->info = compat_info;
4065

4066
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4067 4068
	if (err)
		return err;
4069

4070 4071 4072 4073
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4074
	err = mv88e6xxx_detect(chip);
4075 4076
	if (err)
		return err;
4077

4078 4079
	mv88e6xxx_phy_init(chip);

4080
	if (chip->info->ops->get_eeprom &&
4081
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4082
		chip->eeprom_len = eeprom_len;
4083

4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4115
	err = mv88e6xxx_mdio_register(chip, np);
4116
	if (err)
4117
		goto out_g2_irq;
4118

4119
	err = mv88e6xxx_register_switch(chip, np);
4120 4121
	if (err)
		goto out_mdio;
4122

4123
	return 0;
4124 4125 4126 4127

out_mdio:
	mv88e6xxx_mdio_unregister(chip);
out_g2_irq:
4128
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4129 4130
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4131 4132
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4133
		mv88e6xxx_g1_irq_free(chip);
4134 4135
		mutex_unlock(&chip->reg_lock);
	}
4136 4137
out:
	return err;
4138
}
4139 4140 4141 4142

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4143
	struct mv88e6xxx_chip *chip = ds->priv;
4144

4145
	mv88e6xxx_phy_destroy(chip);
4146 4147
	mv88e6xxx_unregister_switch(chip);
	mv88e6xxx_mdio_unregister(chip);
4148

4149 4150 4151 4152 4153
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4154 4155 4156
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4157 4158 4159 4160
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4161 4162 4163 4164
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4181
	register_switch_driver(&mv88e6xxx_switch_ops);
4182 4183
	return mdio_driver_register(&mv88e6xxx_driver);
}
4184 4185 4186 4187
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4188
	mdio_driver_unregister(&mv88e6xxx_driver);
4189
	unregister_switch_driver(&mv88e6xxx_switch_ops);
4190 4191
}
module_exit(mv88e6xxx_cleanup);
4192 4193 4194 4195

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");