chip.c 123.0 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242 243 244 245 246 247 248 249 250
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

251 252 253 254
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
255
	struct mii_bus *bus;
256

257 258
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
259 260
		return -EOPNOTSUPP;

261
	if (!chip->info->ops->phy_read)
262 263 264
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
265 266 267 268 269 270
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
271
	struct mii_bus *bus;
272

273 274
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
275 276
		return -EOPNOTSUPP;

277
	if (!chip->info->ops->phy_write)
278 279 280
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
452 453 454 455 456 457 458
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
459

460
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
461
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
462 463 464
		irq_dispose_mapping(virq);
	}

465
	irq_domain_remove(chip->g1_irq.domain);
466 467 468 469
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
470 471
	int err, irq, virq;
	u16 reg, mask;
472 473 474 475 476 477 478 479 480 481 482 483 484 485

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

486
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
487
	if (err)
488
		goto out_mapping;
489

490
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
491

492
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
493
	if (err)
494
		goto out_disable;
495 496 497 498

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
499
		goto out_disable;
500 501 502 503 504 505

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
506
		goto out_disable;
507 508 509

	return 0;

510 511 512 513 514 515 516 517 518 519 520
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
521 522 523 524

	return err;
}

525
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
526
{
527
	int i;
528

529
	for (i = 0; i < 16; i++) {
530 531 532 533 534 535 536 537 538 539 540 541 542
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

543
	dev_err(chip->dev, "Timeout while waiting for switch\n");
544 545 546
	return -ETIMEDOUT;
}

547
/* Indirect write to single pointer-data register with an Update bit */
548
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
549 550
{
	u16 val;
551
	int err;
552 553

	/* Wait until the previous operation is completed */
554 555 556
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
557 558 559 560 561 562 563

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

564
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
565
{
566 567
	if (!chip->info->ops->ppu_disable)
		return 0;
568

569
	return chip->info->ops->ppu_disable(chip);
570 571
}

572
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
573
{
574 575
	if (!chip->info->ops->ppu_enable)
		return 0;
576

577
	return chip->info->ops->ppu_enable(chip);
578 579 580 581
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
582
	struct mv88e6xxx_chip *chip;
583

584
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
585

586
	mutex_lock(&chip->reg_lock);
587

588 589 590 591
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
592
	}
593

594
	mutex_unlock(&chip->reg_lock);
595 596 597 598
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
599
	struct mv88e6xxx_chip *chip = (void *)_ps;
600

601
	schedule_work(&chip->ppu_work);
602 603
}

604
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
605 606 607
{
	int ret;

608
	mutex_lock(&chip->ppu_mutex);
609

610
	/* If the PHY polling unit is enabled, disable it so that
611 612 613 614
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
615 616
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
617
		if (ret < 0) {
618
			mutex_unlock(&chip->ppu_mutex);
619 620
			return ret;
		}
621
		chip->ppu_disabled = 1;
622
	} else {
623
		del_timer(&chip->ppu_timer);
624
		ret = 0;
625 626 627 628 629
	}

	return ret;
}

630
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
631
{
632
	/* Schedule a timer to re-enable the PHY polling unit. */
633 634
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
635 636
}

637
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
638
{
639 640
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
641 642
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
643 644
}

645 646 647 648 649
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

650 651 652
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
653
{
654
	int err;
655

656 657 658
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
659
		mv88e6xxx_ppu_access_put(chip);
660 661
	}

662
	return err;
663 664
}

665 666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6097;
683 684
}

685
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6165;
688 689
}

690
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
691
{
692
	return chip->info->family == MV88E6XXX_FAMILY_6320;
693 694
}

695 696 697 698 699
static bool mv88e6xxx_6341_family(struct mv88e6xxx_chip *chip)
{
	return chip->info->family == MV88E6XXX_FAMILY_6341;
}

700
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6351;
703 704
}

705
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
706
{
707
	return chip->info->family == MV88E6XXX_FAMILY_6352;
708 709
}

710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

742 743 744 745 746 747
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

748 749 750 751 752 753 754 755 756
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

757 758 759 760
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
761 762
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
763
{
V
Vivien Didelot 已提交
764
	struct mv88e6xxx_chip *chip = ds->priv;
765
	int err;
766 767 768 769

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

770
	mutex_lock(&chip->reg_lock);
771 772
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
773
	mutex_unlock(&chip->reg_lock);
774 775 776

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
777 778
}

779
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
780
{
781 782
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
783

784
	return chip->info->ops->stats_snapshot(chip, port);
785 786
}

787
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
847 848
};

849
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
850
					    struct mv88e6xxx_hw_stat *s,
851 852
					    int port, u16 bank1_select,
					    u16 histogram)
853 854 855
{
	u32 low;
	u32 high = 0;
856
	u16 reg = 0;
857
	int err;
858 859
	u64 value;

860
	switch (s->type) {
861
	case STATS_TYPE_PORT:
862 863
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
864 865
			return UINT64_MAX;

866
		low = reg;
867
		if (s->sizeof_stat == 4) {
868 869
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
870
				return UINT64_MAX;
871
			high = reg;
872
		}
873
		break;
874
	case STATS_TYPE_BANK1:
875
		reg = bank1_select;
876 877
		/* fall through */
	case STATS_TYPE_BANK0:
878
		reg |= s->reg | histogram;
879
		mv88e6xxx_g1_stats_read(chip, reg, &low);
880
		if (s->sizeof_stat == 8)
881
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
882 883 884 885 886
	}
	value = (((u64)high) << 16) | low;
	return value;
}

887 888
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
889
{
890 891
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
892

893 894
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
895
		if (stat->type & types) {
896 897 898 899
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
900
	}
901 902
}

903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
919
{
V
Vivien Didelot 已提交
920
	struct mv88e6xxx_chip *chip = ds->priv;
921 922 923 924 925 926 927 928

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
929 930 931 932 933
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
934
		if (stat->type & types)
935 936 937
			j++;
	}
	return j;
938 939
}

940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

962
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
963 964
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
965 966 967 968 969 970 971
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
972 973 974
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
975 976 977 978 979 980 981 982 983
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
984 985
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
986 987 988 989 990 991
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
992 993 994 995 996 997 998 999 1000 1001 1002
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
1003 1004 1005 1006 1007 1008 1009 1010 1011
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

1012 1013
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1014
{
V
Vivien Didelot 已提交
1015
	struct mv88e6xxx_chip *chip = ds->priv;
1016 1017
	int ret;

1018
	mutex_lock(&chip->reg_lock);
1019

1020
	ret = mv88e6xxx_stats_snapshot(chip, port);
1021
	if (ret < 0) {
1022
		mutex_unlock(&chip->reg_lock);
1023 1024
		return;
	}
1025 1026

	mv88e6xxx_get_stats(chip, port, data);
1027

1028
	mutex_unlock(&chip->reg_lock);
1029 1030
}

1031 1032 1033 1034 1035 1036 1037 1038
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1039
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1040 1041 1042 1043
{
	return 32 * sizeof(u16);
}

1044 1045
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1046
{
V
Vivien Didelot 已提交
1047
	struct mv88e6xxx_chip *chip = ds->priv;
1048 1049
	int err;
	u16 reg;
1050 1051 1052 1053 1054 1055 1056
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1057
	mutex_lock(&chip->reg_lock);
1058

1059 1060
	for (i = 0; i < 32; i++) {

1061 1062 1063
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1064
	}
1065

1066
	mutex_unlock(&chip->reg_lock);
1067 1068
}

1069
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1070
{
1071
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1072 1073
}

1074 1075
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1076
{
V
Vivien Didelot 已提交
1077
	struct mv88e6xxx_chip *chip = ds->priv;
1078 1079
	u16 reg;
	int err;
1080

1081
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1082 1083
		return -EOPNOTSUPP;

1084
	mutex_lock(&chip->reg_lock);
1085

1086 1087
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1088
		goto out;
1089 1090 1091 1092

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1093
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1094
	if (err)
1095
		goto out;
1096

1097
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1098
out:
1099
	mutex_unlock(&chip->reg_lock);
1100 1101

	return err;
1102 1103
}

1104 1105
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1106
{
V
Vivien Didelot 已提交
1107
	struct mv88e6xxx_chip *chip = ds->priv;
1108 1109
	u16 reg;
	int err;
1110

1111
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1112 1113
		return -EOPNOTSUPP;

1114
	mutex_lock(&chip->reg_lock);
1115

1116 1117
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1118 1119
		goto out;

1120
	reg &= ~0x0300;
1121 1122 1123 1124 1125
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1126
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1127
out:
1128
	mutex_unlock(&chip->reg_lock);
1129

1130
	return err;
1131 1132
}

1133
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1134
{
1135 1136
	u16 val;
	int err;
1137

1138
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1139 1140 1141
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1142
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1143
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1144 1145 1146
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1147

1148 1149 1150 1151
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1152 1153 1154

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1155 1156
	}

1157 1158 1159
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1160

1161
	return _mv88e6xxx_atu_wait(chip);
1162 1163
}

1164
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1184
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1185 1186
}

1187
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1188 1189
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1190
{
1191 1192
	int op;
	int err;
1193

1194
	err = _mv88e6xxx_atu_wait(chip);
1195 1196
	if (err)
		return err;
1197

1198
	err = _mv88e6xxx_atu_data_write(chip, entry);
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1210
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1211 1212
}

1213
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1214
				u16 fid, bool static_too)
1215 1216 1217 1218 1219
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1220

1221
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1222 1223
}

1224
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1225
			       int from_port, int to_port, bool static_too)
1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1239
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1240 1241
}

1242
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1243
				 int port, bool static_too)
1244 1245
{
	/* Destination port 0xF means remove the entries */
1246
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1247 1248
}

1249
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1250
{
1251
	struct dsa_switch *ds = chip->ds;
1252
	struct net_device *bridge = ds->ports[port].bridge_dev;
1253 1254 1255 1256 1257
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1258
		output_ports = ~0;
1259
	} else {
1260
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1261
			/* allow sending frames to every group member */
1262
			if (bridge && ds->ports[i].bridge_dev == bridge)
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1273

1274
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1275 1276
}

1277 1278
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1279
{
V
Vivien Didelot 已提交
1280
	struct mv88e6xxx_chip *chip = ds->priv;
1281
	int stp_state;
1282
	int err;
1283 1284 1285

	switch (state) {
	case BR_STATE_DISABLED:
1286
		stp_state = PORT_CONTROL_STATE_DISABLED;
1287 1288 1289
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1290
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1291 1292
		break;
	case BR_STATE_LEARNING:
1293
		stp_state = PORT_CONTROL_STATE_LEARNING;
1294 1295 1296
		break;
	case BR_STATE_FORWARDING:
	default:
1297
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1298 1299 1300
		break;
	}

1301
	mutex_lock(&chip->reg_lock);
1302
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1303
	mutex_unlock(&chip->reg_lock);
1304 1305

	if (err)
1306
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1307 1308
}

1309 1310 1311 1312 1313
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1327
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1328
{
1329
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1330 1331
}

1332
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1333
{
1334
	int err;
1335

1336 1337 1338
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1339

1340
	return _mv88e6xxx_vtu_wait(chip);
1341 1342
}

1343
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1344 1345 1346
{
	int ret;

1347
	ret = _mv88e6xxx_vtu_wait(chip);
1348 1349 1350
	if (ret < 0)
		return ret;

1351
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1352 1353
}

1354
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1355
					struct mv88e6xxx_vtu_entry *entry,
1356 1357 1358
					unsigned int nibble_offset)
{
	u16 regs[3];
1359
	int i, err;
1360 1361

	for (i = 0; i < 3; ++i) {
1362
		u16 *reg = &regs[i];
1363

1364 1365 1366
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1367 1368
	}

1369
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1370 1371 1372 1373 1374 1375 1376 1377 1378
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1379
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1380
				   struct mv88e6xxx_vtu_entry *entry)
1381
{
1382
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1383 1384
}

1385
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1386
				   struct mv88e6xxx_vtu_entry *entry)
1387
{
1388
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1389 1390
}

1391
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1392
					 struct mv88e6xxx_vtu_entry *entry,
1393 1394 1395
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1396
	int i, err;
1397

1398
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1399 1400 1401 1402 1403 1404 1405
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1406 1407 1408 1409 1410
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1411 1412 1413 1414 1415
	}

	return 0;
}

1416
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1417
				    struct mv88e6xxx_vtu_entry *entry)
1418
{
1419
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1420 1421
}

1422
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1423
				    struct mv88e6xxx_vtu_entry *entry)
1424
{
1425
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1426 1427
}

1428
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1429
{
1430 1431
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1432 1433
}

1434
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1435
				  struct mv88e6xxx_vtu_entry *entry)
1436
{
1437
	struct mv88e6xxx_vtu_entry next = { 0 };
1438 1439
	u16 val;
	int err;
1440

1441 1442 1443
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1444

1445 1446 1447
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1448

1449 1450 1451
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1452

1453 1454
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1455 1456

	if (next.valid) {
1457 1458 1459
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1460

1461
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1462 1463 1464
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1465

1466
			next.fid = val & GLOBAL_VTU_FID_MASK;
1467
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1468 1469 1470
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1471 1472 1473
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1474

1475 1476
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1477
		}
1478

1479
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1480 1481 1482
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1483

1484
			next.sid = val & GLOBAL_VTU_SID_MASK;
1485 1486 1487 1488 1489 1490 1491
		}
	}

	*entry = next;
	return 0;
}

1492 1493 1494
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1495
{
V
Vivien Didelot 已提交
1496
	struct mv88e6xxx_chip *chip = ds->priv;
1497
	struct mv88e6xxx_vtu_entry next;
1498 1499 1500
	u16 pvid;
	int err;

1501
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1502 1503
		return -EOPNOTSUPP;

1504
	mutex_lock(&chip->reg_lock);
1505

1506
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1507 1508 1509
	if (err)
		goto unlock;

1510
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1511 1512 1513 1514
	if (err)
		goto unlock;

	do {
1515
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1516 1517 1518 1519 1520 1521 1522 1523 1524 1525
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1526 1527
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1542
	mutex_unlock(&chip->reg_lock);
1543 1544 1545 1546

	return err;
}

1547
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1548
				    struct mv88e6xxx_vtu_entry *entry)
1549
{
1550
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1551
	u16 reg = 0;
1552
	int err;
1553

1554 1555 1556
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1557 1558 1559 1560 1561

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1562 1563 1564
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1565

1566
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1567
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1568 1569 1570
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1571
	}
1572

1573
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1574
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1575 1576 1577
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1578
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1579 1580 1581 1582 1583
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1584 1585 1586 1587 1588
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1589 1590 1591
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1592

1593
	return _mv88e6xxx_vtu_cmd(chip, op);
1594 1595
}

1596
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1597
				  struct mv88e6xxx_vtu_entry *entry)
1598
{
1599
	struct mv88e6xxx_vtu_entry next = { 0 };
1600 1601
	u16 val;
	int err;
1602

1603 1604 1605
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1606

1607 1608 1609 1610
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1611

1612 1613 1614
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1615

1616 1617 1618
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1619

1620
	next.sid = val & GLOBAL_VTU_SID_MASK;
1621

1622 1623 1624
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1625

1626
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1627 1628

	if (next.valid) {
1629 1630 1631
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1632 1633 1634 1635 1636 1637
	}

	*entry = next;
	return 0;
}

1638
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1639
				    struct mv88e6xxx_vtu_entry *entry)
1640 1641
{
	u16 reg = 0;
1642
	int err;
1643

1644 1645 1646
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1647 1648 1649 1650 1651

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1652 1653 1654
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1655 1656 1657

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1658 1659 1660
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1661 1662

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1663 1664 1665
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1666

1667
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1668 1669
}

1670
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1671 1672
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1673
	struct mv88e6xxx_vtu_entry vlan;
1674
	int i, err;
1675 1676 1677

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1678
	/* Set every FID bit used by the (un)bridged ports */
1679
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1680
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1681 1682 1683 1684 1685 1686
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1687
	/* Set every FID bit used by the VLAN entries */
1688
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1689 1690 1691 1692
	if (err)
		return err;

	do {
1693
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1707
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1708 1709 1710
		return -ENOSPC;

	/* Clear the database */
1711
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1712 1713
}

1714
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1715
			      struct mv88e6xxx_vtu_entry *entry)
1716
{
1717
	struct dsa_switch *ds = chip->ds;
1718
	struct mv88e6xxx_vtu_entry vlan = {
1719 1720 1721
		.valid = true,
		.vid = vid,
	};
1722 1723
	int i, err;

1724
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1725 1726
	if (err)
		return err;
1727

1728
	/* exclude all ports except the CPU and DSA ports */
1729
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1730 1731 1732
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1733

1734
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
1735 1736
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip) ||
	    mv88e6xxx_6341_family(chip)) {
1737
		struct mv88e6xxx_vtu_entry vstp;
1738 1739 1740 1741 1742 1743

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1744
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1745 1746 1747 1748 1749 1750 1751 1752
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1753
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1754 1755 1756 1757 1758 1759 1760 1761 1762
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1763
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1764
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1765 1766 1767 1768 1769 1770
{
	int err;

	if (!vid)
		return -EINVAL;

1771
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1772 1773 1774
	if (err)
		return err;

1775
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1786
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1787 1788 1789 1790 1791
	}

	return err;
}

1792 1793 1794
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1795
	struct mv88e6xxx_chip *chip = ds->priv;
1796
	struct mv88e6xxx_vtu_entry vlan;
1797 1798 1799 1800 1801
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1802
	mutex_lock(&chip->reg_lock);
1803

1804
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1805 1806 1807 1808
	if (err)
		goto unlock;

	do {
1809
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1810 1811 1812 1813 1814 1815 1816 1817 1818
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1819
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1820 1821 1822
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1823 1824 1825
			if (!ds->ports[port].netdev)
				continue;

1826 1827 1828 1829
			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1830 1831
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1832 1833
				break; /* same bridge, check next VLAN */

1834
			if (!ds->ports[i].bridge_dev)
1835 1836
				continue;

1837
			netdev_warn(ds->ports[port].netdev,
1838 1839
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1840
				    netdev_name(ds->ports[i].bridge_dev));
1841 1842 1843 1844 1845 1846
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1847
	mutex_unlock(&chip->reg_lock);
1848 1849 1850 1851

	return err;
}

1852 1853
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1854
{
V
Vivien Didelot 已提交
1855
	struct mv88e6xxx_chip *chip = ds->priv;
1856
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1857
		PORT_CONTROL_2_8021Q_DISABLED;
1858
	int err;
1859

1860
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1861 1862
		return -EOPNOTSUPP;

1863
	mutex_lock(&chip->reg_lock);
1864
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1865
	mutex_unlock(&chip->reg_lock);
1866

1867
	return err;
1868 1869
}

1870 1871 1872 1873
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1874
{
V
Vivien Didelot 已提交
1875
	struct mv88e6xxx_chip *chip = ds->priv;
1876 1877
	int err;

1878
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1879 1880
		return -EOPNOTSUPP;

1881 1882 1883 1884 1885 1886 1887 1888
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1889 1890 1891 1892 1893 1894
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1895
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1896
				    u16 vid, bool untagged)
1897
{
1898
	struct mv88e6xxx_vtu_entry vlan;
1899 1900
	int err;

1901
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1902
	if (err)
1903
		return err;
1904 1905 1906 1907 1908

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1909
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1910 1911
}

1912 1913 1914
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1915
{
V
Vivien Didelot 已提交
1916
	struct mv88e6xxx_chip *chip = ds->priv;
1917 1918 1919 1920
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1921
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1922 1923
		return;

1924
	mutex_lock(&chip->reg_lock);
1925

1926
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1927
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1928 1929
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1930
				   vid, untagged ? 'u' : 't');
1931

1932
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1933
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1934
			   vlan->vid_end);
1935

1936
	mutex_unlock(&chip->reg_lock);
1937 1938
}

1939
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1940
				    int port, u16 vid)
1941
{
1942
	struct dsa_switch *ds = chip->ds;
1943
	struct mv88e6xxx_vtu_entry vlan;
1944 1945
	int i, err;

1946
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1947
	if (err)
1948
		return err;
1949

1950 1951
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1952
		return -EOPNOTSUPP;
1953 1954 1955 1956

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1957
	vlan.valid = false;
1958
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1959
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1960 1961 1962
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1963
			vlan.valid = true;
1964 1965 1966 1967
			break;
		}
	}

1968
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1969 1970 1971
	if (err)
		return err;

1972
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1973 1974
}

1975 1976
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1977
{
V
Vivien Didelot 已提交
1978
	struct mv88e6xxx_chip *chip = ds->priv;
1979 1980 1981
	u16 pvid, vid;
	int err = 0;

1982
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1983 1984
		return -EOPNOTSUPP;

1985
	mutex_lock(&chip->reg_lock);
1986

1987
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1988 1989 1990
	if (err)
		goto unlock;

1991
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1992
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1993 1994 1995 1996
		if (err)
			goto unlock;

		if (vid == pvid) {
1997
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1998 1999 2000 2001 2002
			if (err)
				goto unlock;
		}
	}

2003
unlock:
2004
	mutex_unlock(&chip->reg_lock);
2005 2006 2007 2008

	return err;
}

2009
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
2010
				    const unsigned char *addr)
2011
{
2012
	int i, err;
2013 2014

	for (i = 0; i < 3; i++) {
2015 2016 2017 2018
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
2019 2020 2021 2022 2023
	}

	return 0;
}

2024
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
2025
				   unsigned char *addr)
2026
{
2027 2028
	u16 val;
	int i, err;
2029 2030

	for (i = 0; i < 3; i++) {
2031 2032 2033 2034 2035 2036
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
2037 2038 2039 2040 2041
	}

	return 0;
}

2042
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
2043
			       struct mv88e6xxx_atu_entry *entry)
2044
{
2045 2046
	int ret;

2047
	ret = _mv88e6xxx_atu_wait(chip);
2048 2049 2050
	if (ret < 0)
		return ret;

2051
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2052 2053 2054
	if (ret < 0)
		return ret;

2055
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2056
	if (ret < 0)
2057 2058
		return ret;

2059
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2060
}
2061

2062 2063 2064 2065 2066 2067 2068 2069 2070
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

A
Andrew Lunn 已提交
2071 2072
	memcpy(next.mac, addr, ETH_ALEN);
	eth_addr_dec(next.mac);
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
A
Andrew Lunn 已提交
2090
	} while (ether_addr_greater(addr, next.mac));
2091 2092 2093 2094 2095 2096 2097 2098

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2099 2100 2101
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2102
{
2103
	struct mv88e6xxx_vtu_entry vlan;
2104
	struct mv88e6xxx_atu_entry entry;
2105 2106
	int err;

2107 2108
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2109
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2110
	else
2111
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2112 2113
	if (err)
		return err;
2114

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2127 2128
	}

2129
	return _mv88e6xxx_atu_load(chip, &entry);
2130 2131
}

2132 2133 2134
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2135 2136 2137 2138 2139 2140 2141
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2142 2143 2144
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2145
{
V
Vivien Didelot 已提交
2146
	struct mv88e6xxx_chip *chip = ds->priv;
2147

2148
	mutex_lock(&chip->reg_lock);
2149 2150 2151
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2152
	mutex_unlock(&chip->reg_lock);
2153 2154
}

2155 2156
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2157
{
V
Vivien Didelot 已提交
2158
	struct mv88e6xxx_chip *chip = ds->priv;
2159
	int err;
2160

2161
	mutex_lock(&chip->reg_lock);
2162 2163
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2164
	mutex_unlock(&chip->reg_lock);
2165

2166
	return err;
2167 2168
}

2169
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2170
				  struct mv88e6xxx_atu_entry *entry)
2171
{
2172
	struct mv88e6xxx_atu_entry next = { 0 };
2173 2174
	u16 val;
	int err;
2175 2176

	next.fid = fid;
2177

2178 2179 2180
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2181

2182 2183 2184
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2185

2186 2187 2188
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2189

2190 2191 2192
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2193

2194
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2195 2196 2197
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2198
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2199 2200 2201 2202 2203 2204 2205 2206 2207
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2208
		next.portv_trunkid = (val & mask) >> shift;
2209
	}
2210

2211
	*entry = next;
2212 2213 2214
	return 0;
}

2215 2216 2217 2218
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2219 2220 2221 2222 2223 2224
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2225
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2226 2227 2228 2229
	if (err)
		return err;

	do {
2230
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2231
		if (err)
2232
			return err;
2233 2234 2235 2236

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2237 2238 2239 2240 2241
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2242

2243 2244 2245 2246
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2247 2248
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2249 2250 2251 2252
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2253 2254 2255 2256 2257 2258 2259 2260 2261
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2262 2263
		} else {
			return -EOPNOTSUPP;
2264
		}
2265 2266 2267 2268

		err = cb(obj);
		if (err)
			return err;
2269 2270 2271 2272 2273
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2274 2275 2276
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2277
{
2278
	struct mv88e6xxx_vtu_entry vlan = {
2279 2280
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2281
	u16 fid;
2282 2283
	int err;

2284
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2285
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2286
	if (err)
2287
		return err;
2288

2289
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2290
	if (err)
2291
		return err;
2292

2293
	/* Dump VLANs' Filtering Information Databases */
2294
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2295
	if (err)
2296
		return err;
2297 2298

	do {
2299
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2300
		if (err)
2301
			return err;
2302 2303 2304 2305

		if (!vlan.valid)
			break;

2306 2307
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2308
		if (err)
2309
			return err;
2310 2311
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2312 2313 2314 2315 2316 2317 2318
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2319
	struct mv88e6xxx_chip *chip = ds->priv;
2320 2321 2322 2323
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2324
	mutex_unlock(&chip->reg_lock);
2325 2326 2327 2328

	return err;
}

2329
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
2330
				      struct net_device *br)
2331
{
V
Vivien Didelot 已提交
2332
	struct mv88e6xxx_chip *chip = ds->priv;
2333
	int i, err = 0;
2334

2335
	mutex_lock(&chip->reg_lock);
2336

2337
	/* Remap each port's VLANTable */
2338
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2339
		if (ds->ports[i].bridge_dev == br) {
2340
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2341 2342 2343 2344 2345
			if (err)
				break;
		}
	}

2346
	mutex_unlock(&chip->reg_lock);
2347

2348
	return err;
2349 2350
}

2351 2352
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
2353
{
V
Vivien Didelot 已提交
2354
	struct mv88e6xxx_chip *chip = ds->priv;
2355
	int i;
2356

2357
	mutex_lock(&chip->reg_lock);
2358

2359
	/* Remap each port's VLANTable */
2360
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2361
		if (i == port || ds->ports[i].bridge_dev == br)
2362
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2363 2364
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2365

2366
	mutex_unlock(&chip->reg_lock);
2367 2368
}

2369 2370 2371 2372 2373 2374 2375 2376
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2390
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2391
{
2392
	int i, err;
2393

2394
	/* Set all ports to the Disabled state */
2395
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2396 2397
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2398 2399
		if (err)
			return err;
2400 2401
	}

2402 2403 2404
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2405 2406
	usleep_range(2000, 4000);

2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2418
	mv88e6xxx_hardware_reset(chip);
2419

2420
	return mv88e6xxx_software_reset(chip);
2421 2422
}

2423
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2424
{
2425 2426
	u16 val;
	int err;
2427

2428 2429 2430 2431
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2432

2433 2434 2435
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2436 2437
	}

2438
	return err;
2439 2440
}

2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
				    int upstream_port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_DSA);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(
		chip, port, port == upstream_port);
}

static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	switch (chip->info->tag_protocol) {
	case DSA_TAG_PROTO_EDSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
		if (err)
			return err;

		if (chip->info->ops->port_set_ether_type)
			err = chip->info->ops->port_set_ether_type(
				chip, port, ETH_P_EDSA);
		break;

	case DSA_TAG_PROTO_DSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_DSA);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
		break;
	default:
		err = -EINVAL;
	}

	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, true);
}

static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, false);
}

2507
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2508
{
2509
	struct dsa_switch *ds = chip->ds;
2510
	int err;
2511
	u16 reg;
2512

2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2542
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2543 2544
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2545 2546 2547
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2548

2549 2550 2551 2552 2553 2554 2555
	if (dsa_is_cpu_port(ds, port)) {
		err = mv88e6xxx_setup_port_cpu(chip, port);
	} else if (dsa_is_dsa_port(ds, port)) {
		err = mv88e6xxx_setup_port_dsa(chip, port,
					       dsa_upstream_port(ds));
	} else {
		err = mv88e6xxx_setup_port_normal(chip, port);
2556
	}
2557 2558
	if (err)
		return err;
2559

2560 2561 2562
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2563
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2564 2565 2566 2567 2568 2569 2570 2571 2572 2573
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2574 2575 2576
		}
	}

2577
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2578
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2579 2580 2581
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2582
	 */
2583 2584 2585
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2586

2587 2588 2589 2590
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
2591 2592
		if (err)
			return err;
2593 2594
	}

2595 2596 2597 2598 2599
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

2600 2601 2602 2603 2604 2605
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2606 2607 2608 2609 2610
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2611
	reg = 1 << port;
2612 2613
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2614
		reg = 0;
2615

2616 2617 2618
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2619 2620

	/* Egress rate control 2: disable egress rate control. */
2621 2622 2623
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2624

2625 2626
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2627 2628
		if (err)
			return err;
2629
	}
2630

2631 2632
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
2633
	    mv88e6xxx_6320_family(chip) || mv88e6xxx_6341_family(chip)) {
2634 2635 2636 2637
		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2638 2639
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2640 2641 2642
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2643 2644 2645 2646
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2647
	}
2648

2649 2650
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2651 2652
		if (err)
			return err;
2653 2654
	}

2655 2656
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2657 2658
		if (err)
			return err;
2659 2660
	}

2661 2662
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2663
	 */
2664 2665 2666
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2667

2668
	/* Port based VLAN map: give each port the same default address
2669 2670
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2671
	 */
2672
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2673 2674
	if (err)
		return err;
2675

2676 2677 2678
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2679 2680 2681 2682

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2683
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2684 2685
}

2686
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2687 2688 2689
{
	int err;

2690
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2691 2692 2693
	if (err)
		return err;

2694
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2695 2696 2697
	if (err)
		return err;

2698 2699 2700 2701 2702
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2703 2704
}

2705 2706 2707
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2708
	struct mv88e6xxx_chip *chip = ds->priv;
2709 2710 2711
	int err;

	mutex_lock(&chip->reg_lock);
2712
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2713 2714 2715 2716 2717
	mutex_unlock(&chip->reg_lock);

	return err;
}

2718
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2719
{
2720
	struct dsa_switch *ds = chip->ds;
2721
	u32 upstream_port = dsa_upstream_port(ds);
2722
	int err;
2723

2724 2725 2726
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2727
	err = mv88e6xxx_ppu_enable(chip);
2728 2729 2730
	if (err)
		return err;

2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2742

2743
	/* Disable remote management, and set the switch's DSA device number. */
2744 2745 2746
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2747 2748 2749
	if (err)
		return err;

2750 2751 2752 2753 2754
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2755 2756 2757 2758
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2759 2760
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2761
	if (err)
2762
		return err;
2763

2764 2765 2766 2767 2768
	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2769
	/* Configure the IP ToS mapping registers. */
2770
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2771
	if (err)
2772
		return err;
2773
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2774
	if (err)
2775
		return err;
2776
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2777
	if (err)
2778
		return err;
2779
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2780
	if (err)
2781
		return err;
2782
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2783
	if (err)
2784
		return err;
2785
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2786
	if (err)
2787
		return err;
2788
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2789
	if (err)
2790
		return err;
2791
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2792
	if (err)
2793
		return err;
2794 2795

	/* Configure the IEEE 802.1p priority mapping register. */
2796
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2797
	if (err)
2798
		return err;
2799

2800 2801 2802 2803 2804
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2805
	/* Clear the statistics counters for all ports */
2806 2807
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2808 2809 2810 2811
	if (err)
		return err;

	/* Wait for the flush to complete. */
2812
	err = mv88e6xxx_g1_stats_wait(chip);
2813 2814 2815 2816 2817 2818
	if (err)
		return err;

	return 0;
}

2819
static int mv88e6xxx_setup(struct dsa_switch *ds)
2820
{
V
Vivien Didelot 已提交
2821
	struct mv88e6xxx_chip *chip = ds->priv;
2822
	int err;
2823 2824
	int i;

2825
	chip->ds = ds;
2826
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2827

2828
	mutex_lock(&chip->reg_lock);
2829

2830
	/* Setup Switch Port Registers */
2831
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2832 2833 2834 2835 2836 2837 2838
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2839 2840 2841
	if (err)
		goto unlock;

2842 2843 2844
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2845 2846 2847
		if (err)
			goto unlock;
	}
2848

2849 2850 2851 2852
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2864
unlock:
2865
	mutex_unlock(&chip->reg_lock);
2866

2867
	return err;
2868 2869
}

2870 2871
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2872
	struct mv88e6xxx_chip *chip = ds->priv;
2873 2874
	int err;

2875 2876
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2877

2878 2879
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2880 2881 2882 2883 2884
	mutex_unlock(&chip->reg_lock);

	return err;
}

2885
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2886
{
2887 2888
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2889 2890
	u16 val;
	int err;
2891

2892 2893 2894
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2895
	mutex_lock(&chip->reg_lock);
2896
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2897
	mutex_unlock(&chip->reg_lock);
2898

2899 2900 2901 2902 2903 2904 2905 2906
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2907
	return err ? err : val;
2908 2909
}

2910
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2911
{
2912 2913
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2914
	int err;
2915

2916 2917 2918
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2919
	mutex_lock(&chip->reg_lock);
2920
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2921
	mutex_unlock(&chip->reg_lock);
2922 2923

	return err;
2924 2925
}

2926
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2927 2928
				   struct device_node *np,
				   bool external)
2929 2930
{
	static int index;
2931
	struct mv88e6xxx_mdio_bus *mdio_bus;
2932 2933 2934
	struct mii_bus *bus;
	int err;

2935
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2936 2937 2938
	if (!bus)
		return -ENOMEM;

2939
	mdio_bus = bus->priv;
2940
	mdio_bus->bus = bus;
2941
	mdio_bus->chip = chip;
2942 2943
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2944

2945 2946 2947 2948 2949 2950 2951 2952 2953 2954
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2955
	bus->parent = chip->dev;
2956

2957 2958
	if (np)
		err = of_mdiobus_register(bus, np);
2959 2960 2961
	else
		err = mdiobus_register(bus);
	if (err) {
2962
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2963
		return err;
2964
	}
2965 2966 2967 2968 2969

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2970 2971

	return 0;
2972
}
2973

2974 2975 2976 2977 2978
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2979

2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
3010 3011
}

3012
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3013 3014

{
3015 3016
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
3017

3018 3019
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
3020

3021 3022
		mdiobus_unregister(bus);
	}
3023 3024
}

3025 3026
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3027
	struct mv88e6xxx_chip *chip = ds->priv;
3028 3029 3030 3031 3032 3033 3034

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3035
	struct mv88e6xxx_chip *chip = ds->priv;
3036 3037
	int err;

3038 3039
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3040

3041 3042
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3056
	struct mv88e6xxx_chip *chip = ds->priv;
3057 3058
	int err;

3059 3060 3061
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3062 3063 3064 3065
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3066
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3067 3068 3069 3070 3071
	mutex_unlock(&chip->reg_lock);

	return err;
}

3072
static const struct mv88e6xxx_ops mv88e6085_ops = {
3073
	/* MV88E6XXX_FAMILY_6097 */
3074
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3075 3076
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3077
	.port_set_link = mv88e6xxx_port_set_link,
3078
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3079
	.port_set_speed = mv88e6185_port_set_speed,
3080
	.port_tag_remap = mv88e6095_port_tag_remap,
3081 3082 3083
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3084
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3085
	.port_pause_config = mv88e6097_port_pause_config,
3086
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3087 3088
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3089
	.stats_get_stats = mv88e6095_stats_get_stats,
3090 3091
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3092
	.watchdog_ops = &mv88e6097_watchdog_ops,
3093
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3094 3095
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3096
	.reset = mv88e6185_g1_reset,
3097 3098 3099
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3100
	/* MV88E6XXX_FAMILY_6095 */
3101
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3102 3103
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3104
	.port_set_link = mv88e6xxx_port_set_link,
3105
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3106
	.port_set_speed = mv88e6185_port_set_speed,
3107
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3108 3109
	.port_set_egress_unknowns = mv88e6095_port_set_egress_unknowns,
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3110
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3111 3112
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3113
	.stats_get_stats = mv88e6095_stats_get_stats,
3114
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3115 3116
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3117
	.reset = mv88e6185_g1_reset,
3118 3119
};

3120
static const struct mv88e6xxx_ops mv88e6097_ops = {
3121
	/* MV88E6XXX_FAMILY_6097 */
3122 3123 3124 3125 3126 3127
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
3128
	.port_tag_remap = mv88e6095_port_tag_remap,
3129 3130 3131
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3132
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3133
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3134
	.port_pause_config = mv88e6097_port_pause_config,
3135 3136 3137 3138
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3139 3140
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3141
	.watchdog_ops = &mv88e6097_watchdog_ops,
3142
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3143
	.reset = mv88e6352_g1_reset,
3144 3145
};

3146
static const struct mv88e6xxx_ops mv88e6123_ops = {
3147
	/* MV88E6XXX_FAMILY_6165 */
3148
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3149 3150
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3151
	.port_set_link = mv88e6xxx_port_set_link,
3152
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3153
	.port_set_speed = mv88e6185_port_set_speed,
3154 3155
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3156
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3157 3158
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3159
	.stats_get_stats = mv88e6095_stats_get_stats,
3160 3161
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3162
	.watchdog_ops = &mv88e6097_watchdog_ops,
3163
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3164
	.reset = mv88e6352_g1_reset,
3165 3166 3167
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3168
	/* MV88E6XXX_FAMILY_6185 */
3169
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3170 3171
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3172
	.port_set_link = mv88e6xxx_port_set_link,
3173
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3174
	.port_set_speed = mv88e6185_port_set_speed,
3175
	.port_tag_remap = mv88e6095_port_tag_remap,
3176
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3177
	.port_set_egress_unknowns = mv88e6095_port_set_egress_unknowns,
3178
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3179
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3180
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3181
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3182
	.port_pause_config = mv88e6097_port_pause_config,
3183
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3184 3185
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3186
	.stats_get_stats = mv88e6095_stats_get_stats,
3187 3188
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3189
	.watchdog_ops = &mv88e6097_watchdog_ops,
3190
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3191 3192
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3193
	.reset = mv88e6185_g1_reset,
3194 3195 3196
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3197
	/* MV88E6XXX_FAMILY_6165 */
3198
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3199 3200
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3201
	.port_set_link = mv88e6xxx_port_set_link,
3202
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3203
	.port_set_speed = mv88e6185_port_set_speed,
3204
	.port_tag_remap = mv88e6095_port_tag_remap,
3205 3206 3207
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3208
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3209
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3210
	.port_pause_config = mv88e6097_port_pause_config,
3211
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3212 3213
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3214
	.stats_get_stats = mv88e6095_stats_get_stats,
3215 3216
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3217
	.watchdog_ops = &mv88e6097_watchdog_ops,
3218
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3219
	.reset = mv88e6352_g1_reset,
3220 3221 3222
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3223
	/* MV88E6XXX_FAMILY_6165 */
3224
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3225 3226
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3227
	.port_set_link = mv88e6xxx_port_set_link,
3228
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3229
	.port_set_speed = mv88e6185_port_set_speed,
3230
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3231 3232
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3233
	.stats_get_stats = mv88e6095_stats_get_stats,
3234 3235
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3236
	.watchdog_ops = &mv88e6097_watchdog_ops,
3237
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3238
	.reset = mv88e6352_g1_reset,
3239 3240 3241
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3242
	/* MV88E6XXX_FAMILY_6351 */
3243
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3244 3245
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3246
	.port_set_link = mv88e6xxx_port_set_link,
3247
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3248
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3249
	.port_set_speed = mv88e6185_port_set_speed,
3250
	.port_tag_remap = mv88e6095_port_tag_remap,
3251 3252 3253
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3254
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3255
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3256
	.port_pause_config = mv88e6097_port_pause_config,
3257
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3258 3259
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3260
	.stats_get_stats = mv88e6095_stats_get_stats,
3261 3262
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3263
	.watchdog_ops = &mv88e6097_watchdog_ops,
3264
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3265
	.reset = mv88e6352_g1_reset,
3266 3267 3268
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3269
	/* MV88E6XXX_FAMILY_6352 */
3270 3271
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3272
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3273 3274
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3275
	.port_set_link = mv88e6xxx_port_set_link,
3276
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3277
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3278
	.port_set_speed = mv88e6352_port_set_speed,
3279
	.port_tag_remap = mv88e6095_port_tag_remap,
3280 3281 3282
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3283
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3284
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3285
	.port_pause_config = mv88e6097_port_pause_config,
3286
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3287 3288
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3289
	.stats_get_stats = mv88e6095_stats_get_stats,
3290 3291
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3292
	.watchdog_ops = &mv88e6097_watchdog_ops,
3293
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3294
	.reset = mv88e6352_g1_reset,
3295 3296 3297
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3298
	/* MV88E6XXX_FAMILY_6351 */
3299
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3300 3301
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3302
	.port_set_link = mv88e6xxx_port_set_link,
3303
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3304
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3305
	.port_set_speed = mv88e6185_port_set_speed,
3306
	.port_tag_remap = mv88e6095_port_tag_remap,
3307 3308 3309
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3310
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3311
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3312
	.port_pause_config = mv88e6097_port_pause_config,
3313
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3314 3315
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3316
	.stats_get_stats = mv88e6095_stats_get_stats,
3317 3318
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3319
	.watchdog_ops = &mv88e6097_watchdog_ops,
3320
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3321
	.reset = mv88e6352_g1_reset,
3322 3323 3324
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3325
	/* MV88E6XXX_FAMILY_6352 */
3326 3327
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3328
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3329 3330
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3331
	.port_set_link = mv88e6xxx_port_set_link,
3332
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3333
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3334
	.port_set_speed = mv88e6352_port_set_speed,
3335
	.port_tag_remap = mv88e6095_port_tag_remap,
3336 3337 3338
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3339
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3340
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3341
	.port_pause_config = mv88e6097_port_pause_config,
3342
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3343 3344
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3345
	.stats_get_stats = mv88e6095_stats_get_stats,
3346 3347
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3348
	.watchdog_ops = &mv88e6097_watchdog_ops,
3349
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3350
	.reset = mv88e6352_g1_reset,
3351 3352 3353
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3354
	/* MV88E6XXX_FAMILY_6185 */
3355
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3356 3357
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3358
	.port_set_link = mv88e6xxx_port_set_link,
3359
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3360
	.port_set_speed = mv88e6185_port_set_speed,
3361
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
3362
	.port_set_egress_unknowns = mv88e6095_port_set_egress_unknowns,
3363
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3364
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
3365
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3366 3367
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3368
	.stats_get_stats = mv88e6095_stats_get_stats,
3369 3370
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3371
	.watchdog_ops = &mv88e6097_watchdog_ops,
3372
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3373 3374
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3375
	.reset = mv88e6185_g1_reset,
3376 3377
};

3378
static const struct mv88e6xxx_ops mv88e6190_ops = {
3379
	/* MV88E6XXX_FAMILY_6390 */
3380 3381
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3382 3383 3384 3385 3386 3387 3388
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3389
	.port_tag_remap = mv88e6390_port_tag_remap,
3390 3391 3392
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3393
	.port_pause_config = mv88e6390_port_pause_config,
3394
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3395
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3396 3397
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3398
	.stats_get_stats = mv88e6390_stats_get_stats,
3399 3400
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3401
	.watchdog_ops = &mv88e6390_watchdog_ops,
3402
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3403
	.reset = mv88e6352_g1_reset,
3404 3405 3406
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3407
	/* MV88E6XXX_FAMILY_6390 */
3408 3409
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3410 3411 3412 3413 3414 3415 3416
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3417
	.port_tag_remap = mv88e6390_port_tag_remap,
3418 3419 3420
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3421
	.port_pause_config = mv88e6390_port_pause_config,
3422
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3423
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3424 3425
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3426
	.stats_get_stats = mv88e6390_stats_get_stats,
3427 3428
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3429
	.watchdog_ops = &mv88e6390_watchdog_ops,
3430
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3431
	.reset = mv88e6352_g1_reset,
3432 3433 3434
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3435
	/* MV88E6XXX_FAMILY_6390 */
3436 3437
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3438 3439 3440 3441 3442 3443 3444
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3445
	.port_tag_remap = mv88e6390_port_tag_remap,
3446 3447 3448
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3449
	.port_pause_config = mv88e6390_port_pause_config,
3450
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3451
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3452 3453
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3454
	.stats_get_stats = mv88e6390_stats_get_stats,
3455 3456
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3457
	.watchdog_ops = &mv88e6390_watchdog_ops,
3458
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3459
	.reset = mv88e6352_g1_reset,
3460 3461
};

3462
static const struct mv88e6xxx_ops mv88e6240_ops = {
3463
	/* MV88E6XXX_FAMILY_6352 */
3464 3465
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3466
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3467 3468
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3469
	.port_set_link = mv88e6xxx_port_set_link,
3470
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3471
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3472
	.port_set_speed = mv88e6352_port_set_speed,
3473
	.port_tag_remap = mv88e6095_port_tag_remap,
3474 3475 3476
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3477
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3478
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3479
	.port_pause_config = mv88e6097_port_pause_config,
3480
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3481 3482
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3483
	.stats_get_stats = mv88e6095_stats_get_stats,
3484 3485
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3486
	.watchdog_ops = &mv88e6097_watchdog_ops,
3487
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3488
	.reset = mv88e6352_g1_reset,
3489 3490
};

3491
static const struct mv88e6xxx_ops mv88e6290_ops = {
3492
	/* MV88E6XXX_FAMILY_6390 */
3493 3494
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3495 3496 3497 3498 3499 3500 3501
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3502
	.port_tag_remap = mv88e6390_port_tag_remap,
3503 3504 3505
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3506
	.port_pause_config = mv88e6390_port_pause_config,
3507
	.port_set_cmode = mv88e6390x_port_set_cmode,
3508
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3509
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3510 3511
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3512
	.stats_get_stats = mv88e6390_stats_get_stats,
3513 3514
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3515
	.watchdog_ops = &mv88e6390_watchdog_ops,
3516
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3517
	.reset = mv88e6352_g1_reset,
3518 3519
};

3520
static const struct mv88e6xxx_ops mv88e6320_ops = {
3521
	/* MV88E6XXX_FAMILY_6320 */
3522 3523
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3524
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3525 3526
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3527
	.port_set_link = mv88e6xxx_port_set_link,
3528
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3529
	.port_set_speed = mv88e6185_port_set_speed,
3530
	.port_tag_remap = mv88e6095_port_tag_remap,
3531 3532 3533
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3534
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3535
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3536
	.port_pause_config = mv88e6097_port_pause_config,
3537
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3538 3539
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3540
	.stats_get_stats = mv88e6320_stats_get_stats,
3541 3542
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3543
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3544
	.reset = mv88e6352_g1_reset,
3545 3546 3547
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3548
	/* MV88E6XXX_FAMILY_6321 */
3549 3550
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3551
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3552 3553
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3554
	.port_set_link = mv88e6xxx_port_set_link,
3555
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3556
	.port_set_speed = mv88e6185_port_set_speed,
3557
	.port_tag_remap = mv88e6095_port_tag_remap,
3558 3559 3560
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3561
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3562
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3563
	.port_pause_config = mv88e6097_port_pause_config,
3564
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3565 3566
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3567
	.stats_get_stats = mv88e6320_stats_get_stats,
3568 3569
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3570
	.reset = mv88e6352_g1_reset,
3571 3572 3573
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3574
	/* MV88E6XXX_FAMILY_6351 */
3575
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3576 3577
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3578
	.port_set_link = mv88e6xxx_port_set_link,
3579
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3580
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3581
	.port_set_speed = mv88e6185_port_set_speed,
3582
	.port_tag_remap = mv88e6095_port_tag_remap,
3583 3584 3585
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3586
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3587
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3588
	.port_pause_config = mv88e6097_port_pause_config,
3589
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3590 3591
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3592
	.stats_get_stats = mv88e6095_stats_get_stats,
3593 3594
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3595
	.watchdog_ops = &mv88e6097_watchdog_ops,
3596
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3597
	.reset = mv88e6352_g1_reset,
3598 3599 3600
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3601
	/* MV88E6XXX_FAMILY_6351 */
3602
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3603 3604
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3605
	.port_set_link = mv88e6xxx_port_set_link,
3606
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3607
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3608
	.port_set_speed = mv88e6185_port_set_speed,
3609
	.port_tag_remap = mv88e6095_port_tag_remap,
3610 3611 3612
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3613
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3614
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3615
	.port_pause_config = mv88e6097_port_pause_config,
3616
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3617 3618
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3619
	.stats_get_stats = mv88e6095_stats_get_stats,
3620 3621
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3622
	.watchdog_ops = &mv88e6097_watchdog_ops,
3623
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3624
	.reset = mv88e6352_g1_reset,
3625 3626 3627
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3628
	/* MV88E6XXX_FAMILY_6352 */
3629 3630
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3631
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3632 3633
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3634
	.port_set_link = mv88e6xxx_port_set_link,
3635
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3636
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3637
	.port_set_speed = mv88e6352_port_set_speed,
3638
	.port_tag_remap = mv88e6095_port_tag_remap,
3639 3640 3641
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3642
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3643
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3644
	.port_pause_config = mv88e6097_port_pause_config,
3645
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3646 3647
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3648
	.stats_get_stats = mv88e6095_stats_get_stats,
3649 3650
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3651
	.watchdog_ops = &mv88e6097_watchdog_ops,
3652
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3653
	.reset = mv88e6352_g1_reset,
3654 3655
};

3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3680
	.watchdog_ops = &mv88e6390_watchdog_ops,
3681 3682 3683 3684
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3709
	.watchdog_ops = &mv88e6390_watchdog_ops,
3710 3711 3712 3713
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
};

3714
static const struct mv88e6xxx_ops mv88e6390_ops = {
3715
	/* MV88E6XXX_FAMILY_6390 */
3716 3717
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3718 3719 3720 3721 3722 3723 3724
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3725
	.port_tag_remap = mv88e6390_port_tag_remap,
3726 3727 3728
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3729
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3730
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3731
	.port_pause_config = mv88e6390_port_pause_config,
3732
	.port_set_cmode = mv88e6390x_port_set_cmode,
3733
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3734
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3735 3736
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3737
	.stats_get_stats = mv88e6390_stats_get_stats,
3738 3739
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3740
	.watchdog_ops = &mv88e6390_watchdog_ops,
3741
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3742
	.reset = mv88e6352_g1_reset,
3743 3744 3745
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3746
	/* MV88E6XXX_FAMILY_6390 */
3747 3748
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3749 3750 3751 3752 3753 3754 3755
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3756
	.port_tag_remap = mv88e6390_port_tag_remap,
3757 3758 3759
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3760
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3761
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3762
	.port_pause_config = mv88e6390_port_pause_config,
3763
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3764
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3765 3766
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3767
	.stats_get_stats = mv88e6390_stats_get_stats,
3768 3769
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3770
	.watchdog_ops = &mv88e6390_watchdog_ops,
3771
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3772
	.reset = mv88e6352_g1_reset,
3773 3774 3775
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3776
	/* MV88E6XXX_FAMILY_6390 */
3777 3778
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3779 3780 3781 3782 3783 3784 3785
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3786
	.port_tag_remap = mv88e6390_port_tag_remap,
3787 3788 3789
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3790
	.port_pause_config = mv88e6390_port_pause_config,
3791
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3792
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3793 3794
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3795
	.stats_get_stats = mv88e6390_stats_get_stats,
3796 3797
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3798
	.watchdog_ops = &mv88e6390_watchdog_ops,
3799
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3800
	.reset = mv88e6352_g1_reset,
3801 3802
};

3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
					 const struct mv88e6xxx_ops *ops)
{
	if (!ops->port_set_frame_mode) {
		dev_err(chip->dev, "Missing port_set_frame_mode");
		return -EINVAL;
	}

	if (!ops->port_set_egress_unknowns) {
		dev_err(chip->dev, "Missing port_set_egress_mode");
		return -EINVAL;
	}

	return 0;
}

3819 3820 3821 3822 3823 3824 3825
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3826
		.port_base_addr = 0x10,
3827
		.global1_addr = 0x1b,
3828
		.age_time_coeff = 15000,
3829
		.g1_irqs = 8,
3830
		.tag_protocol = DSA_TAG_PROTO_DSA,
3831
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3832
		.ops = &mv88e6085_ops,
3833 3834 3835 3836 3837 3838 3839 3840
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3841
		.port_base_addr = 0x10,
3842
		.global1_addr = 0x1b,
3843
		.age_time_coeff = 15000,
3844
		.g1_irqs = 8,
3845
		.tag_protocol = DSA_TAG_PROTO_DSA,
3846
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3847
		.ops = &mv88e6095_ops,
3848 3849
	},

3850 3851 3852 3853 3854 3855 3856 3857 3858
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3859
		.g1_irqs = 8,
3860
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3861 3862 3863 3864
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3865 3866 3867 3868 3869 3870
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3871
		.port_base_addr = 0x10,
3872
		.global1_addr = 0x1b,
3873
		.age_time_coeff = 15000,
3874
		.g1_irqs = 9,
3875
		.tag_protocol = DSA_TAG_PROTO_DSA,
3876
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3877
		.ops = &mv88e6123_ops,
3878 3879 3880 3881 3882 3883 3884 3885
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3886
		.port_base_addr = 0x10,
3887
		.global1_addr = 0x1b,
3888
		.age_time_coeff = 15000,
3889
		.g1_irqs = 9,
3890
		.tag_protocol = DSA_TAG_PROTO_DSA,
3891
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3892
		.ops = &mv88e6131_ops,
3893 3894 3895 3896 3897 3898 3899 3900
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3901
		.port_base_addr = 0x10,
3902
		.global1_addr = 0x1b,
3903
		.age_time_coeff = 15000,
3904
		.g1_irqs = 9,
3905
		.tag_protocol = DSA_TAG_PROTO_DSA,
3906
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3907
		.ops = &mv88e6161_ops,
3908 3909 3910 3911 3912 3913 3914 3915
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3916
		.port_base_addr = 0x10,
3917
		.global1_addr = 0x1b,
3918
		.age_time_coeff = 15000,
3919
		.g1_irqs = 9,
3920
		.tag_protocol = DSA_TAG_PROTO_DSA,
3921
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3922
		.ops = &mv88e6165_ops,
3923 3924 3925 3926 3927 3928 3929 3930
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3931
		.port_base_addr = 0x10,
3932
		.global1_addr = 0x1b,
3933
		.age_time_coeff = 15000,
3934
		.g1_irqs = 9,
3935
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3936
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3937
		.ops = &mv88e6171_ops,
3938 3939 3940 3941 3942 3943 3944 3945
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3946
		.port_base_addr = 0x10,
3947
		.global1_addr = 0x1b,
3948
		.age_time_coeff = 15000,
3949
		.g1_irqs = 9,
3950
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3951
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3952
		.ops = &mv88e6172_ops,
3953 3954 3955 3956 3957 3958 3959 3960
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3961
		.port_base_addr = 0x10,
3962
		.global1_addr = 0x1b,
3963
		.age_time_coeff = 15000,
3964
		.g1_irqs = 9,
3965
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3966
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3967
		.ops = &mv88e6175_ops,
3968 3969 3970 3971 3972 3973 3974 3975
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3976
		.port_base_addr = 0x10,
3977
		.global1_addr = 0x1b,
3978
		.age_time_coeff = 15000,
3979
		.g1_irqs = 9,
3980
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3981
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3982
		.ops = &mv88e6176_ops,
3983 3984 3985 3986 3987 3988 3989 3990
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3991
		.port_base_addr = 0x10,
3992
		.global1_addr = 0x1b,
3993
		.age_time_coeff = 15000,
3994
		.g1_irqs = 8,
3995
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3996
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3997
		.ops = &mv88e6185_ops,
3998 3999
	},

4000 4001 4002 4003 4004 4005 4006 4007
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4008
		.tag_protocol = DSA_TAG_PROTO_DSA,
4009
		.age_time_coeff = 3750,
4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4023
		.age_time_coeff = 3750,
4024
		.g1_irqs = 9,
4025
		.tag_protocol = DSA_TAG_PROTO_DSA,
4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4038
		.age_time_coeff = 3750,
4039 4040
		.g1_irqs = 9,
		.tag_protocol = DSA_TAG_PROTO_DSA,
4041 4042 4043 4044
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

4045 4046 4047 4048 4049 4050
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4051
		.port_base_addr = 0x10,
4052
		.global1_addr = 0x1b,
4053
		.age_time_coeff = 15000,
4054
		.g1_irqs = 9,
4055
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4056
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4057
		.ops = &mv88e6240_ops,
4058 4059
	},

4060 4061 4062 4063 4064 4065 4066 4067
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4068
		.age_time_coeff = 3750,
4069
		.g1_irqs = 9,
4070
		.tag_protocol = DSA_TAG_PROTO_DSA,
4071 4072 4073 4074
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

4075 4076 4077 4078 4079 4080
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4081
		.port_base_addr = 0x10,
4082
		.global1_addr = 0x1b,
4083
		.age_time_coeff = 15000,
4084
		.g1_irqs = 8,
4085
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4086
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4087
		.ops = &mv88e6320_ops,
4088 4089 4090 4091 4092 4093 4094 4095
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4096
		.port_base_addr = 0x10,
4097
		.global1_addr = 0x1b,
4098
		.age_time_coeff = 15000,
4099
		.g1_irqs = 8,
4100
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4101
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4102
		.ops = &mv88e6321_ops,
4103 4104
	},

4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

4133 4134 4135 4136 4137 4138
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4139
		.port_base_addr = 0x10,
4140
		.global1_addr = 0x1b,
4141
		.age_time_coeff = 15000,
4142
		.g1_irqs = 9,
4143
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4144
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4145
		.ops = &mv88e6350_ops,
4146 4147 4148 4149 4150 4151 4152 4153
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4154
		.port_base_addr = 0x10,
4155
		.global1_addr = 0x1b,
4156
		.age_time_coeff = 15000,
4157
		.g1_irqs = 9,
4158
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4159
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4160
		.ops = &mv88e6351_ops,
4161 4162 4163 4164 4165 4166 4167 4168
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4169
		.port_base_addr = 0x10,
4170
		.global1_addr = 0x1b,
4171
		.age_time_coeff = 15000,
4172
		.g1_irqs = 9,
4173
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4174
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4175
		.ops = &mv88e6352_ops,
4176
	},
4177 4178 4179 4180 4181 4182 4183 4184
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4185
		.age_time_coeff = 3750,
4186
		.g1_irqs = 9,
4187
		.tag_protocol = DSA_TAG_PROTO_DSA,
4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
4199
		.age_time_coeff = 3750,
4200
		.g1_irqs = 9,
4201
		.tag_protocol = DSA_TAG_PROTO_DSA,
4202 4203 4204
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
4205 4206
};

4207
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4208
{
4209
	int i;
4210

4211 4212 4213
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4214 4215 4216 4217

	return NULL;
}

4218
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4219 4220
{
	const struct mv88e6xxx_info *info;
4221 4222 4223
	unsigned int prod_num, rev;
	u16 id;
	int err;
4224

4225 4226 4227 4228 4229
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4230 4231 4232 4233 4234 4235 4236 4237

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4238
	/* Update the compatible info with the probed one */
4239
	chip->info = info;
4240

4241 4242 4243 4244
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4245 4246
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4247 4248 4249 4250

	return 0;
}

4251
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4252
{
4253
	struct mv88e6xxx_chip *chip;
4254

4255 4256
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4257 4258
		return NULL;

4259
	chip->dev = dev;
4260

4261
	mutex_init(&chip->reg_lock);
4262
	INIT_LIST_HEAD(&chip->mdios);
4263

4264
	return chip;
4265 4266
}

4267 4268
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4269
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4270 4271 4272
		mv88e6xxx_ppu_state_init(chip);
}

4273 4274
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4275
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4276 4277 4278
		mv88e6xxx_ppu_state_destroy(chip);
}

4279
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4280 4281
			      struct mii_bus *bus, int sw_addr)
{
4282
	if (sw_addr == 0)
4283
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4284
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4285
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4286 4287 4288
	else
		return -EINVAL;

4289 4290
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4291 4292 4293 4294

	return 0;
}

4295 4296
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4297
	struct mv88e6xxx_chip *chip = ds->priv;
4298

4299
	return chip->info->tag_protocol;
4300 4301
}

4302 4303 4304
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4305
{
4306
	struct mv88e6xxx_chip *chip;
4307
	struct mii_bus *bus;
4308
	int err;
4309

4310
	bus = dsa_host_dev_to_mii_bus(host_dev);
4311 4312 4313
	if (!bus)
		return NULL;

4314 4315
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4316 4317
		return NULL;

4318
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4319
	chip->info = &mv88e6xxx_table[MV88E6085];
4320

4321
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4322 4323 4324
	if (err)
		goto free;

4325
	err = mv88e6xxx_detect(chip);
4326
	if (err)
4327
		goto free;
4328

4329 4330 4331 4332 4333 4334
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4335 4336
	mv88e6xxx_phy_init(chip);

4337
	err = mv88e6xxx_mdios_register(chip, NULL);
4338
	if (err)
4339
		goto free;
4340

4341
	*priv = chip;
4342

4343
	return chip->info->name;
4344
free:
4345
	devm_kfree(dsa_dev, chip);
4346 4347

	return NULL;
4348 4349
}

4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4365
	struct mv88e6xxx_chip *chip = ds->priv;
4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4377
	struct mv88e6xxx_chip *chip = ds->priv;
4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4392
	struct mv88e6xxx_chip *chip = ds->priv;
4393 4394 4395 4396 4397 4398 4399 4400 4401
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4402
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4403
	.probe			= mv88e6xxx_drv_probe,
4404
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4405 4406 4407 4408 4409 4410 4411 4412
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4413
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4414 4415 4416 4417
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4418
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4419 4420 4421
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4422
	.port_fast_age		= mv88e6xxx_port_fast_age,
4423 4424 4425 4426 4427 4428 4429 4430 4431
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4432 4433 4434 4435
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4436 4437
};

4438 4439 4440 4441
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4442
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4443
{
4444
	struct device *dev = chip->dev;
4445 4446
	struct dsa_switch *ds;

4447
	ds = dsa_switch_alloc(dev, DSA_MAX_PORTS);
4448 4449 4450
	if (!ds)
		return -ENOMEM;

4451
	ds->priv = chip;
4452
	ds->ops = &mv88e6xxx_switch_ops;
4453 4454 4455

	dev_set_drvdata(dev, ds);

4456
	return dsa_register_switch(ds, dev);
4457 4458
}

4459
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4460
{
4461
	dsa_unregister_switch(chip->ds);
4462 4463
}

4464
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4465
{
4466
	struct device *dev = &mdiodev->dev;
4467
	struct device_node *np = dev->of_node;
4468
	const struct mv88e6xxx_info *compat_info;
4469
	struct mv88e6xxx_chip *chip;
4470
	u32 eeprom_len;
4471
	int err;
4472

4473 4474 4475 4476
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4477 4478
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4479 4480
		return -ENOMEM;

4481
	chip->info = compat_info;
4482

4483 4484 4485 4486
	err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
	if (err)
		return err;

4487
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4488 4489
	if (err)
		return err;
4490

4491 4492 4493 4494
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4495
	err = mv88e6xxx_detect(chip);
4496 4497
	if (err)
		return err;
4498

4499 4500
	mv88e6xxx_phy_init(chip);

4501
	if (chip->info->ops->get_eeprom &&
4502
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4503
		chip->eeprom_len = eeprom_len;
4504

4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4536
	err = mv88e6xxx_mdios_register(chip, np);
4537
	if (err)
4538
		goto out_g2_irq;
4539

4540
	err = mv88e6xxx_register_switch(chip);
4541 4542
	if (err)
		goto out_mdio;
4543

4544
	return 0;
4545 4546

out_mdio:
4547
	mv88e6xxx_mdios_unregister(chip);
4548
out_g2_irq:
4549
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4550 4551
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4552 4553
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4554
		mv88e6xxx_g1_irq_free(chip);
4555 4556
		mutex_unlock(&chip->reg_lock);
	}
4557 4558
out:
	return err;
4559
}
4560 4561 4562 4563

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4564
	struct mv88e6xxx_chip *chip = ds->priv;
4565

4566
	mv88e6xxx_phy_destroy(chip);
4567
	mv88e6xxx_unregister_switch(chip);
4568
	mv88e6xxx_mdios_unregister(chip);
4569

4570 4571 4572 4573 4574
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4575 4576 4577
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4578 4579 4580 4581
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4582 4583 4584 4585
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600 4601
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4602
	register_switch_driver(&mv88e6xxx_switch_drv);
4603 4604
	return mdio_driver_register(&mv88e6xxx_driver);
}
4605 4606 4607 4608
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4609
	mdio_driver_unregister(&mv88e6xxx_driver);
4610
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4611 4612
}
module_exit(mv88e6xxx_cleanup);
4613 4614 4615 4616

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");