chip.c 112.9 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

310
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

V
Vivien Didelot 已提交
813 814
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
815
{
816 817
	/* Nothing to do on the port's MAC */
	return 0;
818 819
}

V
Vivien Didelot 已提交
820 821
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
822
{
823 824
	/* Nothing to do on the port's MAC */
	return 0;
825 826
}

827
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
828
{
829 830 831
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
832 833
	int i;

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
V
Vivien Didelot 已提交
854
		    (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
855 856 857 858 859
			pvlan |= BIT(i);

	return pvlan;
}

860
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
861 862
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
863 864 865

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
866

867
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
868 869
}

870 871
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
872
{
V
Vivien Didelot 已提交
873
	struct mv88e6xxx_chip *chip = ds->priv;
874
	int err;
875

876
	mutex_lock(&chip->reg_lock);
877
	err = mv88e6xxx_port_set_state(chip, port, state);
878
	mutex_unlock(&chip->reg_lock);
879 880

	if (err)
881
		dev_err(ds->dev, "p%d: failed to update state\n", port);
882 883
}

884 885 886 887 888 889 890 891
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

892 893 894 895 896 897 898 899
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

900 901
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
902 903
	int err;

904 905 906 907
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

908 909 910 911
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

912 913 914
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

935 936 937 938 939 940 941 942 943 944 945 946 947
static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->set_switch_mac) {
		u8 addr[ETH_ALEN];

		eth_random_addr(addr);

		return chip->info->ops->set_switch_mac(chip, addr);
	}

	return 0;
}

948 949 950 951 952 953 954 955 956
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
957
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
958 959 960 961

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

962 963
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
964 965 966
	int dev, port;
	int err;

967 968 969 970 971 972
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
973 974 975 976 977 978 979 980 981 982 983 984 985
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
986 987
}

988 989 990 991 992 993
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
994
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
995 996 997
	mutex_unlock(&chip->reg_lock);

	if (err)
998
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
999 1000
}

1001 1002 1003 1004 1005 1006 1007 1008
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1009 1010 1011 1012 1013 1014 1015 1016 1017
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1018 1019 1020 1021 1022 1023 1024 1025 1026
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1027
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1028 1029
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1030 1031 1032
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1033
	int i, err;
1034 1035 1036

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1037
	/* Set every FID bit used by the (un)bridged ports */
1038
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1039
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1040 1041 1042 1043 1044 1045
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1046 1047
	/* Set every FID bit used by the VLAN entries */
	do {
1048
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1049 1050 1051 1052 1053 1054 1055
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1056
	} while (vlan.vid < chip->info->max_vid);
1057 1058 1059 1060 1061

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1062
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1063 1064 1065
		return -ENOSPC;

	/* Clear the database */
1066
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1067 1068
}

1069 1070
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1071 1072 1073 1074 1075 1076
{
	int err;

	if (!vid)
		return -EINVAL;

1077 1078
	entry->vid = vid - 1;
	entry->valid = false;
1079

1080
	err = mv88e6xxx_vtu_getnext(chip, entry);
1081 1082 1083
	if (err)
		return err;

1084 1085
	if (entry->vid == vid && entry->valid)
		return 0;
1086

1087 1088 1089 1090 1091 1092 1093 1094
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1095
		/* Exclude all ports */
1096
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1097
			entry->member[i] =
1098
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1099 1100

		return mv88e6xxx_atu_new(chip, &entry->fid);
1101 1102
	}

1103 1104
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1105 1106
}

1107 1108 1109
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1110
	struct mv88e6xxx_chip *chip = ds->priv;
1111 1112 1113
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1114 1115
	int i, err;

1116 1117 1118 1119
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1120 1121 1122
	if (!vid_begin)
		return -EOPNOTSUPP;

1123
	mutex_lock(&chip->reg_lock);
1124 1125

	do {
1126
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1127 1128 1129 1130 1131 1132 1133 1134 1135
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1136
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1137 1138 1139
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1140
			if (!ds->ports[i].slave)
1141 1142
				continue;

1143
			if (vlan.member[i] ==
1144
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1145 1146
				continue;

V
Vivien Didelot 已提交
1147
			if (dsa_to_port(ds, i)->bridge_dev ==
1148
			    ds->ports[port].bridge_dev)
1149 1150
				break; /* same bridge, check next VLAN */

V
Vivien Didelot 已提交
1151
			if (!dsa_to_port(ds, i)->bridge_dev)
1152 1153
				continue;

1154 1155
			dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
				port, vlan.vid, i,
V
Vivien Didelot 已提交
1156
				netdev_name(dsa_to_port(ds, i)->bridge_dev));
1157 1158 1159 1160 1161 1162
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1163
	mutex_unlock(&chip->reg_lock);
1164 1165 1166 1167

	return err;
}

1168 1169
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1170
{
V
Vivien Didelot 已提交
1171
	struct mv88e6xxx_chip *chip = ds->priv;
1172 1173
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1174
	int err;
1175

1176
	if (!chip->info->max_vid)
1177 1178
		return -EOPNOTSUPP;

1179
	mutex_lock(&chip->reg_lock);
1180
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1181
	mutex_unlock(&chip->reg_lock);
1182

1183
	return err;
1184 1185
}

1186 1187 1188 1189
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1190
{
V
Vivien Didelot 已提交
1191
	struct mv88e6xxx_chip *chip = ds->priv;
1192 1193
	int err;

1194
	if (!chip->info->max_vid)
1195 1196
		return -EOPNOTSUPP;

1197 1198 1199 1200 1201 1202 1203 1204
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1205 1206 1207 1208 1209 1210
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
{
	struct mv88e6xxx_vtu_entry vlan;
	struct mv88e6xxx_atu_entry entry;
	int err;

	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
	else
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
	if (err)
		return err;

	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
	if (err)
		return err;

	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portvec |= BIT(port);
		entry.state = state;
	}

	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
}

1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277
static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
					u16 vid)
{
	const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
	u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;

	return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
}

static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
{
	int port;
	int err;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		err = mv88e6xxx_port_add_broadcast(chip, port, vid);
		if (err)
			return err;
	}

	return 0;
}

1278
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1279
				    u16 vid, u8 member)
1280
{
1281
	struct mv88e6xxx_vtu_entry vlan;
1282 1283
	int err;

1284
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1285
	if (err)
1286
		return err;
1287

1288
	vlan.member[port] = member;
1289

1290 1291 1292 1293 1294
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
	if (err)
		return err;

	return mv88e6xxx_broadcast_setup(chip, vid);
1295 1296
}

1297 1298 1299
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1300
{
V
Vivien Didelot 已提交
1301
	struct mv88e6xxx_chip *chip = ds->priv;
1302 1303
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1304
	u8 member;
1305 1306
	u16 vid;

1307
	if (!chip->info->max_vid)
1308 1309
		return;

1310
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1311
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1312
	else if (untagged)
1313
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1314
	else
1315
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1316

1317
	mutex_lock(&chip->reg_lock);
1318

1319
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1320
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1321 1322
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1323

1324
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1325 1326
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1327

1328
	mutex_unlock(&chip->reg_lock);
1329 1330
}

1331
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1332
				    int port, u16 vid)
1333
{
1334
	struct mv88e6xxx_vtu_entry vlan;
1335 1336
	int i, err;

1337
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1338
	if (err)
1339
		return err;
1340

1341
	/* Tell switchdev if this VLAN is handled in software */
1342
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1343
		return -EOPNOTSUPP;
1344

1345
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1346 1347

	/* keep the VLAN unless all ports are excluded */
1348
	vlan.valid = false;
1349
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1350 1351
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1352
			vlan.valid = true;
1353 1354 1355 1356
			break;
		}
	}

1357
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1358 1359 1360
	if (err)
		return err;

1361
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1362 1363
}

1364 1365
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1366
{
V
Vivien Didelot 已提交
1367
	struct mv88e6xxx_chip *chip = ds->priv;
1368 1369 1370
	u16 pvid, vid;
	int err = 0;

1371
	if (!chip->info->max_vid)
1372 1373
		return -EOPNOTSUPP;

1374
	mutex_lock(&chip->reg_lock);
1375

1376
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1377 1378 1379
	if (err)
		goto unlock;

1380
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1381
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1382 1383 1384 1385
		if (err)
			goto unlock;

		if (vid == pvid) {
1386
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1387 1388 1389 1390 1391
			if (err)
				goto unlock;
		}
	}

1392
unlock:
1393
	mutex_unlock(&chip->reg_lock);
1394 1395 1396 1397

	return err;
}

1398 1399
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1400
{
V
Vivien Didelot 已提交
1401
	struct mv88e6xxx_chip *chip = ds->priv;
1402
	int err;
1403

1404
	mutex_lock(&chip->reg_lock);
1405 1406
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1407
	mutex_unlock(&chip->reg_lock);
1408 1409

	return err;
1410 1411
}

1412
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1413
				  const unsigned char *addr, u16 vid)
1414
{
V
Vivien Didelot 已提交
1415
	struct mv88e6xxx_chip *chip = ds->priv;
1416
	int err;
1417

1418
	mutex_lock(&chip->reg_lock);
1419
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1420
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1421
	mutex_unlock(&chip->reg_lock);
1422

1423
	return err;
1424 1425
}

1426 1427
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
1428
				      dsa_fdb_dump_cb_t *cb, void *data)
1429
{
1430
	struct mv88e6xxx_atu_entry addr;
1431
	bool is_static;
1432 1433
	int err;

1434
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1435
	eth_broadcast_addr(addr.mac);
1436 1437

	do {
1438
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1439
		if (err)
1440
			return err;
1441

1442
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1443 1444
			break;

1445
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1446 1447
			continue;

1448 1449
		if (!is_unicast_ether_addr(addr.mac))
			continue;
1450

1451 1452 1453
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
1454 1455
		if (err)
			return err;
1456 1457 1458 1459 1460
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1461
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1462
				  dsa_fdb_dump_cb_t *cb, void *data)
1463
{
1464
	struct mv88e6xxx_vtu_entry vlan = {
1465
		.vid = chip->info->max_vid,
1466
	};
1467
	u16 fid;
1468 1469
	int err;

1470
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1471
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1472
	if (err)
1473
		return err;
1474

1475
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
1476
	if (err)
1477
		return err;
1478

1479
	/* Dump VLANs' Filtering Information Databases */
1480
	do {
1481
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1482
		if (err)
1483
			return err;
1484 1485 1486 1487

		if (!vlan.valid)
			break;

1488
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1489
						 cb, data);
1490
		if (err)
1491
			return err;
1492
	} while (vlan.vid < chip->info->max_vid);
1493

1494 1495 1496 1497
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1498
				   dsa_fdb_dump_cb_t *cb, void *data)
1499
{
V
Vivien Didelot 已提交
1500
	struct mv88e6xxx_chip *chip = ds->priv;
1501 1502 1503
	int err;

	mutex_lock(&chip->reg_lock);
1504
	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
1505
	mutex_unlock(&chip->reg_lock);
1506 1507 1508 1509

	return err;
}

1510 1511
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1512
{
1513
	struct dsa_switch *ds;
1514
	int port;
1515
	int dev;
1516
	int err;
1517

1518 1519 1520 1521
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1522
			if (err)
1523
				return err;
1524 1525 1526
		}
	}

1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1556
	mutex_unlock(&chip->reg_lock);
1557

1558
	return err;
1559 1560
}

1561 1562
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1563
{
V
Vivien Didelot 已提交
1564
	struct mv88e6xxx_chip *chip = ds->priv;
1565

1566
	mutex_lock(&chip->reg_lock);
1567 1568 1569
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1570
	mutex_unlock(&chip->reg_lock);
1571 1572
}

1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1603 1604 1605 1606 1607 1608 1609 1610
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1624
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1625
{
1626
	int i, err;
1627

1628
	/* Set all ports to the Disabled state */
1629
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1630
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1631 1632
		if (err)
			return err;
1633 1634
	}

1635 1636 1637
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1638 1639
	usleep_range(2000, 4000);

1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1651
	mv88e6xxx_hardware_reset(chip);
1652

1653
	return mv88e6xxx_software_reset(chip);
1654 1655
}

1656
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1657 1658
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1659 1660 1661
{
	int err;

1662 1663 1664 1665
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1666 1667 1668
	if (err)
		return err;

1669 1670 1671 1672 1673 1674 1675 1676
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1677 1678
}

1679
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1680
{
1681
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1682
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1683
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1684
}
1685

1686 1687 1688
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1689
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1690
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1691
}
1692

1693 1694 1695 1696
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1697 1698
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1699
}
1700

1701 1702 1703 1704
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1705

1706
	if (dsa_is_user_port(chip->ds, port))
1707
		return mv88e6xxx_set_port_mode_normal(chip, port);
1708

1709 1710 1711
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1712

1713 1714
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1715

1716
	return -EINVAL;
1717 1718
}

1719
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1720
{
1721
	bool message = dsa_is_dsa_port(chip->ds, port);
1722

1723
	return mv88e6xxx_port_set_message_port(chip, port, message);
1724
}
1725

1726
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1727
{
1728
	bool flood = port == dsa_upstream_port(chip->ds);
1729

1730 1731 1732 1733
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1734

1735
	return 0;
1736 1737
}

1738 1739 1740
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1741 1742
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1743

1744
	return 0;
1745 1746
}

1747
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1748
{
1749
	struct dsa_switch *ds = chip->ds;
1750
	int err;
1751
	u16 reg;
1752

1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1782 1783 1784 1785
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1786 1787
	if (err)
		return err;
1788

1789
	err = mv88e6xxx_setup_port_mode(chip, port);
1790 1791
	if (err)
		return err;
1792

1793
	err = mv88e6xxx_setup_egress_floods(chip, port);
1794 1795 1796
	if (err)
		return err;

1797 1798 1799
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1800
	 */
1801 1802 1803 1804 1805
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1806

1807
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1808
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1809 1810 1811
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1812
	 */
1813 1814 1815
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1816

1817 1818 1819 1820
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1821 1822
		if (err)
			return err;
1823 1824
	}

1825
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1826
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1827 1828 1829
	if (err)
		return err;

1830 1831
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1832 1833 1834 1835
		if (err)
			return err;
	}

1836 1837 1838 1839 1840
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1841
	reg = 1 << port;
1842 1843
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1844
		reg = 0;
1845

1846 1847
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1848 1849
	if (err)
		return err;
1850 1851

	/* Egress rate control 2: disable egress rate control. */
1852 1853
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1854 1855
	if (err)
		return err;
1856

1857 1858
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1859 1860
		if (err)
			return err;
1861
	}
1862

1863 1864 1865 1866 1867 1868
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1869 1870
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1871 1872
		if (err)
			return err;
1873
	}
1874

1875 1876
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1877 1878
		if (err)
			return err;
1879 1880
	}

1881 1882
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1883 1884
		if (err)
			return err;
1885 1886
	}

1887
	err = mv88e6xxx_setup_message_port(chip, port);
1888 1889
	if (err)
		return err;
1890

1891
	/* Port based VLAN map: give each port the same default address
1892 1893
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1894
	 */
1895
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1896 1897
	if (err)
		return err;
1898

1899
	err = mv88e6xxx_port_vlan_map(chip, port);
1900 1901
	if (err)
		return err;
1902 1903 1904 1905

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1906
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1907 1908
}

1909 1910 1911 1912
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1913
	int err;
1914 1915

	mutex_lock(&chip->reg_lock);
1916
	err = mv88e6xxx_serdes_power(chip, port, true);
1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1928 1929
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1930 1931 1932
	mutex_unlock(&chip->reg_lock);
}

1933 1934 1935
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
1936
	struct mv88e6xxx_chip *chip = ds->priv;
1937 1938 1939
	int err;

	mutex_lock(&chip->reg_lock);
1940
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
1941 1942 1943 1944 1945
	mutex_unlock(&chip->reg_lock);

	return err;
}

1946
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
1947
{
1948
	struct dsa_switch *ds = chip->ds;
1949
	u32 upstream_port = dsa_upstream_port(ds);
1950
	int err;
1951

1952 1953
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
1954 1955 1956 1957
		if (err)
			return err;
	}

1958 1959
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
1960 1961 1962
		if (err)
			return err;
	}
1963

1964
	/* Disable remote management, and set the switch's DSA device number. */
1965 1966
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
1967
				 (ds->index & 0x1f));
1968 1969 1970
	if (err)
		return err;

1971
	/* Configure the IP ToS mapping registers. */
1972
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
1973
	if (err)
1974
		return err;
1975
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
1976
	if (err)
1977
		return err;
1978
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
1979
	if (err)
1980
		return err;
1981
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
1982
	if (err)
1983
		return err;
1984
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
1985
	if (err)
1986
		return err;
1987
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
1988
	if (err)
1989
		return err;
1990
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
1991
	if (err)
1992
		return err;
1993
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
1994
	if (err)
1995
		return err;
1996 1997

	/* Configure the IEEE 802.1p priority mapping register. */
1998
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
1999
	if (err)
2000
		return err;
2001

2002 2003 2004 2005 2006
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2007
	/* Clear the statistics counters for all ports */
2008 2009 2010
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
2011 2012 2013 2014
	if (err)
		return err;

	/* Wait for the flush to complete. */
2015
	err = mv88e6xxx_g1_stats_wait(chip);
2016 2017 2018 2019 2020 2021
	if (err)
		return err;

	return 0;
}

2022
static int mv88e6xxx_setup(struct dsa_switch *ds)
2023
{
V
Vivien Didelot 已提交
2024
	struct mv88e6xxx_chip *chip = ds->priv;
2025
	int err;
2026 2027
	int i;

2028
	chip->ds = ds;
2029
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2030

2031
	mutex_lock(&chip->reg_lock);
2032

2033
	/* Setup Switch Port Registers */
2034
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2035 2036 2037
		if (dsa_is_unused_port(ds, i))
			continue;

2038 2039 2040 2041 2042 2043 2044
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2045 2046 2047
	if (err)
		goto unlock;

2048
	/* Setup Switch Global 2 Registers */
2049
	if (chip->info->global2_addr) {
2050
		err = mv88e6xxx_g2_setup(chip);
2051 2052 2053
		if (err)
			goto unlock;
	}
2054

2055 2056 2057 2058
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2059 2060 2061 2062
	err = mv88e6xxx_mac_setup(chip);
	if (err)
		goto unlock;

2063 2064 2065 2066
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2067 2068 2069 2070
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2071 2072 2073 2074
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2075 2076 2077 2078
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2079 2080 2081 2082
	err = mv88e6xxx_broadcast_setup(chip, 0);
	if (err)
		goto unlock;

2083 2084 2085 2086
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2087 2088 2089
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2090

2091
unlock:
2092
	mutex_unlock(&chip->reg_lock);
2093

2094
	return err;
2095 2096
}

2097
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2098
{
2099 2100
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2101 2102
	u16 val;
	int err;
2103

2104 2105 2106
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2107
	mutex_lock(&chip->reg_lock);
2108
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2109
	mutex_unlock(&chip->reg_lock);
2110

2111 2112 2113 2114 2115
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2116
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2117 2118
	}

2119
	return err ? err : val;
2120 2121
}

2122
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2123
{
2124 2125
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2126
	int err;
2127

2128 2129 2130
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2131
	mutex_lock(&chip->reg_lock);
2132
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2133
	mutex_unlock(&chip->reg_lock);
2134 2135

	return err;
2136 2137
}

2138
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2139 2140
				   struct device_node *np,
				   bool external)
2141 2142
{
	static int index;
2143
	struct mv88e6xxx_mdio_bus *mdio_bus;
2144 2145 2146
	struct mii_bus *bus;
	int err;

2147
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2148 2149 2150
	if (!bus)
		return -ENOMEM;

2151
	mdio_bus = bus->priv;
2152
	mdio_bus->bus = bus;
2153
	mdio_bus->chip = chip;
2154 2155
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2156

2157 2158
	if (np) {
		bus->name = np->full_name;
2159
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2160 2161 2162 2163 2164 2165 2166
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2167
	bus->parent = chip->dev;
2168

2169 2170
	if (np)
		err = of_mdiobus_register(bus, np);
2171 2172 2173
	else
		err = mdiobus_register(bus);
	if (err) {
2174
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2175
		return err;
2176
	}
2177 2178 2179 2180 2181

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2182 2183

	return 0;
2184
}
2185

2186 2187 2188 2189 2190
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2191

2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2222 2223
}

2224
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2225 2226

{
2227 2228
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2229

2230 2231
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2232

2233 2234
		mdiobus_unregister(bus);
	}
2235 2236
}

2237 2238
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2239
	struct mv88e6xxx_chip *chip = ds->priv;
2240 2241 2242 2243 2244 2245 2246

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2247
	struct mv88e6xxx_chip *chip = ds->priv;
2248 2249
	int err;

2250 2251
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2252

2253 2254
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2268
	struct mv88e6xxx_chip *chip = ds->priv;
2269 2270
	int err;

2271 2272 2273
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2274 2275 2276 2277
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2278
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2279 2280 2281 2282 2283
	mutex_unlock(&chip->reg_lock);

	return err;
}

2284
static const struct mv88e6xxx_ops mv88e6085_ops = {
2285
	/* MV88E6XXX_FAMILY_6097 */
2286
	.irl_init_all = mv88e6352_g2_irl_init_all,
2287
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2288 2289
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2290
	.port_set_link = mv88e6xxx_port_set_link,
2291
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2292
	.port_set_speed = mv88e6185_port_set_speed,
2293
	.port_tag_remap = mv88e6095_port_tag_remap,
2294
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2295
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2296
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2297
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2298
	.port_pause_limit = mv88e6097_port_pause_limit,
2299
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2300
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2301
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2302 2303
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2304
	.stats_get_stats = mv88e6095_stats_get_stats,
2305 2306
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2307
	.watchdog_ops = &mv88e6097_watchdog_ops,
2308
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2309
	.pot_clear = mv88e6xxx_g2_pot_clear,
2310 2311
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2312
	.reset = mv88e6185_g1_reset,
2313
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2314
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2315 2316 2317
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2318
	/* MV88E6XXX_FAMILY_6095 */
2319
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2320 2321
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2322
	.port_set_link = mv88e6xxx_port_set_link,
2323
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2324
	.port_set_speed = mv88e6185_port_set_speed,
2325
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2326
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2327
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2328
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2329 2330
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2331
	.stats_get_stats = mv88e6095_stats_get_stats,
2332
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2333 2334
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2335
	.reset = mv88e6185_g1_reset,
2336
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2337
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2338 2339
};

2340
static const struct mv88e6xxx_ops mv88e6097_ops = {
2341
	/* MV88E6XXX_FAMILY_6097 */
2342
	.irl_init_all = mv88e6352_g2_irl_init_all,
2343 2344 2345 2346 2347 2348
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2349
	.port_tag_remap = mv88e6095_port_tag_remap,
2350
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2351
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2352
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2353
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2354
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2355
	.port_pause_limit = mv88e6097_port_pause_limit,
2356
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2357
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2358 2359 2360 2361
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2362 2363
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2364
	.watchdog_ops = &mv88e6097_watchdog_ops,
2365
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2366
	.pot_clear = mv88e6xxx_g2_pot_clear,
2367
	.reset = mv88e6352_g1_reset,
2368
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2369
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2370 2371
};

2372
static const struct mv88e6xxx_ops mv88e6123_ops = {
2373
	/* MV88E6XXX_FAMILY_6165 */
2374
	.irl_init_all = mv88e6352_g2_irl_init_all,
2375
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2376 2377
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2378
	.port_set_link = mv88e6xxx_port_set_link,
2379
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2380
	.port_set_speed = mv88e6185_port_set_speed,
2381
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2382
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2383
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2384
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2385
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2386 2387
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2388
	.stats_get_stats = mv88e6095_stats_get_stats,
2389 2390
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2391
	.watchdog_ops = &mv88e6097_watchdog_ops,
2392
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2393
	.pot_clear = mv88e6xxx_g2_pot_clear,
2394
	.reset = mv88e6352_g1_reset,
2395
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2396
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2397 2398 2399
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2400
	/* MV88E6XXX_FAMILY_6185 */
2401
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2402 2403
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2404
	.port_set_link = mv88e6xxx_port_set_link,
2405
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2406
	.port_set_speed = mv88e6185_port_set_speed,
2407
	.port_tag_remap = mv88e6095_port_tag_remap,
2408
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2409
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2410
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2411
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2412
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2413
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2414
	.port_pause_limit = mv88e6097_port_pause_limit,
2415
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2416 2417
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2418
	.stats_get_stats = mv88e6095_stats_get_stats,
2419 2420
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2421
	.watchdog_ops = &mv88e6097_watchdog_ops,
2422
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2423 2424
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2425
	.reset = mv88e6185_g1_reset,
2426
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2427
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2428 2429
};

2430 2431
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2432
	.irl_init_all = mv88e6352_g2_irl_init_all,
2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2446
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2447
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2448
	.port_pause_limit = mv88e6097_port_pause_limit,
2449 2450 2451 2452 2453 2454
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2455 2456
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2457 2458
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2459
	.pot_clear = mv88e6xxx_g2_pot_clear,
2460
	.reset = mv88e6352_g1_reset,
2461
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2462
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2463 2464
};

2465
static const struct mv88e6xxx_ops mv88e6161_ops = {
2466
	/* MV88E6XXX_FAMILY_6165 */
2467
	.irl_init_all = mv88e6352_g2_irl_init_all,
2468
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2469 2470
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2471
	.port_set_link = mv88e6xxx_port_set_link,
2472
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2473
	.port_set_speed = mv88e6185_port_set_speed,
2474
	.port_tag_remap = mv88e6095_port_tag_remap,
2475
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2476
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2477
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2478
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2479
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2480
	.port_pause_limit = mv88e6097_port_pause_limit,
2481
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2482
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2483
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2484 2485
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2486
	.stats_get_stats = mv88e6095_stats_get_stats,
2487 2488
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2489
	.watchdog_ops = &mv88e6097_watchdog_ops,
2490
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2491
	.pot_clear = mv88e6xxx_g2_pot_clear,
2492
	.reset = mv88e6352_g1_reset,
2493
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2494
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2495 2496 2497
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2498
	/* MV88E6XXX_FAMILY_6165 */
2499
	.irl_init_all = mv88e6352_g2_irl_init_all,
2500
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2501 2502
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2503
	.port_set_link = mv88e6xxx_port_set_link,
2504
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2505
	.port_set_speed = mv88e6185_port_set_speed,
2506
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2507
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2508
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2509 2510
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2511
	.stats_get_stats = mv88e6095_stats_get_stats,
2512 2513
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2514
	.watchdog_ops = &mv88e6097_watchdog_ops,
2515
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2516
	.pot_clear = mv88e6xxx_g2_pot_clear,
2517
	.reset = mv88e6352_g1_reset,
2518
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2519
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2520 2521 2522
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2523
	/* MV88E6XXX_FAMILY_6351 */
2524
	.irl_init_all = mv88e6352_g2_irl_init_all,
2525
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2526 2527
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2528
	.port_set_link = mv88e6xxx_port_set_link,
2529
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2530
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2531
	.port_set_speed = mv88e6185_port_set_speed,
2532
	.port_tag_remap = mv88e6095_port_tag_remap,
2533
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2534
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2535
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2536
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2537
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2538
	.port_pause_limit = mv88e6097_port_pause_limit,
2539
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2540
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2541
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2542 2543
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2544
	.stats_get_stats = mv88e6095_stats_get_stats,
2545 2546
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2547
	.watchdog_ops = &mv88e6097_watchdog_ops,
2548
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2549
	.pot_clear = mv88e6xxx_g2_pot_clear,
2550
	.reset = mv88e6352_g1_reset,
2551
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2552
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2553 2554 2555
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2556
	/* MV88E6XXX_FAMILY_6352 */
2557
	.irl_init_all = mv88e6352_g2_irl_init_all,
2558 2559
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2560
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2561 2562
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2563
	.port_set_link = mv88e6xxx_port_set_link,
2564
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2565
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2566
	.port_set_speed = mv88e6352_port_set_speed,
2567
	.port_tag_remap = mv88e6095_port_tag_remap,
2568
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2569
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2570
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2571
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2572
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2573
	.port_pause_limit = mv88e6097_port_pause_limit,
2574
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2575
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2576
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2577 2578
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2579
	.stats_get_stats = mv88e6095_stats_get_stats,
2580 2581
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2582
	.watchdog_ops = &mv88e6097_watchdog_ops,
2583
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2584
	.pot_clear = mv88e6xxx_g2_pot_clear,
2585
	.reset = mv88e6352_g1_reset,
2586
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2587
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2588
	.serdes_power = mv88e6352_serdes_power,
2589 2590 2591
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2592
	/* MV88E6XXX_FAMILY_6351 */
2593
	.irl_init_all = mv88e6352_g2_irl_init_all,
2594
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2595 2596
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2597
	.port_set_link = mv88e6xxx_port_set_link,
2598
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2599
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2600
	.port_set_speed = mv88e6185_port_set_speed,
2601
	.port_tag_remap = mv88e6095_port_tag_remap,
2602
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2603
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2604
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2605
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2606
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2607
	.port_pause_limit = mv88e6097_port_pause_limit,
2608
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2609
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2610
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2611 2612
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2613
	.stats_get_stats = mv88e6095_stats_get_stats,
2614 2615
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2616
	.watchdog_ops = &mv88e6097_watchdog_ops,
2617
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2618
	.pot_clear = mv88e6xxx_g2_pot_clear,
2619
	.reset = mv88e6352_g1_reset,
2620
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2621
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2622 2623 2624
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2625
	/* MV88E6XXX_FAMILY_6352 */
2626
	.irl_init_all = mv88e6352_g2_irl_init_all,
2627 2628
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2629
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2630 2631
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2632
	.port_set_link = mv88e6xxx_port_set_link,
2633
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2634
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2635
	.port_set_speed = mv88e6352_port_set_speed,
2636
	.port_tag_remap = mv88e6095_port_tag_remap,
2637
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2638
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2639
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2640
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2641
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2642
	.port_pause_limit = mv88e6097_port_pause_limit,
2643
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2644
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2645
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2646 2647
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2648
	.stats_get_stats = mv88e6095_stats_get_stats,
2649 2650
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2651
	.watchdog_ops = &mv88e6097_watchdog_ops,
2652
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2653
	.pot_clear = mv88e6xxx_g2_pot_clear,
2654
	.reset = mv88e6352_g1_reset,
2655
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2656
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2657
	.serdes_power = mv88e6352_serdes_power,
2658 2659 2660
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2661
	/* MV88E6XXX_FAMILY_6185 */
2662
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2663 2664
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2665
	.port_set_link = mv88e6xxx_port_set_link,
2666
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2667
	.port_set_speed = mv88e6185_port_set_speed,
2668
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2669
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2670
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2671
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2672
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2673 2674
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2675
	.stats_get_stats = mv88e6095_stats_get_stats,
2676 2677
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2678
	.watchdog_ops = &mv88e6097_watchdog_ops,
2679
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2680 2681
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2682
	.reset = mv88e6185_g1_reset,
2683
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2684
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2685 2686
};

2687
static const struct mv88e6xxx_ops mv88e6190_ops = {
2688
	/* MV88E6XXX_FAMILY_6390 */
2689
	.irl_init_all = mv88e6390_g2_irl_init_all,
2690 2691
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2692 2693 2694 2695 2696 2697 2698
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2699
	.port_tag_remap = mv88e6390_port_tag_remap,
2700
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2701
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2702
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2703
	.port_pause_limit = mv88e6390_port_pause_limit,
2704
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2705
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2706
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2707
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2708 2709
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2710
	.stats_get_stats = mv88e6390_stats_get_stats,
2711 2712
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2713
	.watchdog_ops = &mv88e6390_watchdog_ops,
2714
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2715
	.pot_clear = mv88e6xxx_g2_pot_clear,
2716
	.reset = mv88e6352_g1_reset,
2717 2718
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2719
	.serdes_power = mv88e6390_serdes_power,
2720 2721 2722
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2723
	/* MV88E6XXX_FAMILY_6390 */
2724
	.irl_init_all = mv88e6390_g2_irl_init_all,
2725 2726
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2727 2728 2729 2730 2731 2732 2733
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2734
	.port_tag_remap = mv88e6390_port_tag_remap,
2735
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2736
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2737
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2738
	.port_pause_limit = mv88e6390_port_pause_limit,
2739
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2740
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2741
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2742
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2743 2744
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2745
	.stats_get_stats = mv88e6390_stats_get_stats,
2746 2747
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2748
	.watchdog_ops = &mv88e6390_watchdog_ops,
2749
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2750
	.pot_clear = mv88e6xxx_g2_pot_clear,
2751
	.reset = mv88e6352_g1_reset,
2752 2753
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2754
	.serdes_power = mv88e6390_serdes_power,
2755 2756 2757
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2758
	/* MV88E6XXX_FAMILY_6390 */
2759
	.irl_init_all = mv88e6390_g2_irl_init_all,
2760 2761
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2762 2763 2764 2765 2766 2767 2768
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2769
	.port_tag_remap = mv88e6390_port_tag_remap,
2770
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2771
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2772
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2773
	.port_pause_limit = mv88e6390_port_pause_limit,
2774
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2775
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2776
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2777
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2778 2779
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2780
	.stats_get_stats = mv88e6390_stats_get_stats,
2781 2782
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2783
	.watchdog_ops = &mv88e6390_watchdog_ops,
2784
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2785
	.pot_clear = mv88e6xxx_g2_pot_clear,
2786
	.reset = mv88e6352_g1_reset,
2787 2788
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2789
	.serdes_power = mv88e6390_serdes_power,
2790 2791
};

2792
static const struct mv88e6xxx_ops mv88e6240_ops = {
2793
	/* MV88E6XXX_FAMILY_6352 */
2794
	.irl_init_all = mv88e6352_g2_irl_init_all,
2795 2796
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2797
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2798 2799
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2800
	.port_set_link = mv88e6xxx_port_set_link,
2801
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2802
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2803
	.port_set_speed = mv88e6352_port_set_speed,
2804
	.port_tag_remap = mv88e6095_port_tag_remap,
2805
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2806
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2807
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2808
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2809
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2810
	.port_pause_limit = mv88e6097_port_pause_limit,
2811
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2812
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2813
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2814 2815
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2816
	.stats_get_stats = mv88e6095_stats_get_stats,
2817 2818
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2819
	.watchdog_ops = &mv88e6097_watchdog_ops,
2820
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2821
	.pot_clear = mv88e6xxx_g2_pot_clear,
2822
	.reset = mv88e6352_g1_reset,
2823
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2824
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2825
	.serdes_power = mv88e6352_serdes_power,
2826 2827
};

2828
static const struct mv88e6xxx_ops mv88e6290_ops = {
2829
	/* MV88E6XXX_FAMILY_6390 */
2830
	.irl_init_all = mv88e6390_g2_irl_init_all,
2831 2832
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2833 2834 2835 2836 2837 2838 2839
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2840
	.port_tag_remap = mv88e6390_port_tag_remap,
2841
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2842
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2843
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2844
	.port_pause_limit = mv88e6390_port_pause_limit,
2845
	.port_set_cmode = mv88e6390x_port_set_cmode,
2846
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2847
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2848
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2849
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2850 2851
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2852
	.stats_get_stats = mv88e6390_stats_get_stats,
2853 2854
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2855
	.watchdog_ops = &mv88e6390_watchdog_ops,
2856
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2857
	.pot_clear = mv88e6xxx_g2_pot_clear,
2858
	.reset = mv88e6352_g1_reset,
2859 2860
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2861
	.serdes_power = mv88e6390_serdes_power,
2862 2863
};

2864
static const struct mv88e6xxx_ops mv88e6320_ops = {
2865
	/* MV88E6XXX_FAMILY_6320 */
2866
	.irl_init_all = mv88e6352_g2_irl_init_all,
2867 2868
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2869
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2870 2871
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2872
	.port_set_link = mv88e6xxx_port_set_link,
2873
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2874
	.port_set_speed = mv88e6185_port_set_speed,
2875
	.port_tag_remap = mv88e6095_port_tag_remap,
2876
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2877
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2878
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2879
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2880
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2881
	.port_pause_limit = mv88e6097_port_pause_limit,
2882
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2883
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2884
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2885 2886
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2887
	.stats_get_stats = mv88e6320_stats_get_stats,
2888 2889
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2890
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2891
	.pot_clear = mv88e6xxx_g2_pot_clear,
2892
	.reset = mv88e6352_g1_reset,
2893
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2894
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2895 2896 2897
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2898
	/* MV88E6XXX_FAMILY_6320 */
2899
	.irl_init_all = mv88e6352_g2_irl_init_all,
2900 2901
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2902
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2903 2904
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2905
	.port_set_link = mv88e6xxx_port_set_link,
2906
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2907
	.port_set_speed = mv88e6185_port_set_speed,
2908
	.port_tag_remap = mv88e6095_port_tag_remap,
2909
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2910
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2911
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2912
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2913
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2914
	.port_pause_limit = mv88e6097_port_pause_limit,
2915
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2916
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2917
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2918 2919
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2920
	.stats_get_stats = mv88e6320_stats_get_stats,
2921 2922
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2923
	.reset = mv88e6352_g1_reset,
2924
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2925
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2926 2927
};

2928 2929
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2930
	.irl_init_all = mv88e6352_g2_irl_init_all,
2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2944
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2945
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2946
	.port_pause_limit = mv88e6097_port_pause_limit,
2947 2948 2949 2950 2951 2952
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2953 2954
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2955 2956
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2957
	.pot_clear = mv88e6xxx_g2_pot_clear,
2958
	.reset = mv88e6352_g1_reset,
2959
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2960
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2961 2962
};

2963
static const struct mv88e6xxx_ops mv88e6350_ops = {
2964
	/* MV88E6XXX_FAMILY_6351 */
2965
	.irl_init_all = mv88e6352_g2_irl_init_all,
2966
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2967 2968
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2969
	.port_set_link = mv88e6xxx_port_set_link,
2970
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2971
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2972
	.port_set_speed = mv88e6185_port_set_speed,
2973
	.port_tag_remap = mv88e6095_port_tag_remap,
2974
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2975
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2976
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2977
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2978
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2979
	.port_pause_limit = mv88e6097_port_pause_limit,
2980
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2981
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2982
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2983 2984
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2985
	.stats_get_stats = mv88e6095_stats_get_stats,
2986 2987
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2988
	.watchdog_ops = &mv88e6097_watchdog_ops,
2989
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2990
	.pot_clear = mv88e6xxx_g2_pot_clear,
2991
	.reset = mv88e6352_g1_reset,
2992
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2993
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2994 2995 2996
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
2997
	/* MV88E6XXX_FAMILY_6351 */
2998
	.irl_init_all = mv88e6352_g2_irl_init_all,
2999
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3000 3001
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3002
	.port_set_link = mv88e6xxx_port_set_link,
3003
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3004
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3005
	.port_set_speed = mv88e6185_port_set_speed,
3006
	.port_tag_remap = mv88e6095_port_tag_remap,
3007
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3008
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3009
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3010
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3011
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3012
	.port_pause_limit = mv88e6097_port_pause_limit,
3013
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3014
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3015
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3016 3017
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3018
	.stats_get_stats = mv88e6095_stats_get_stats,
3019 3020
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3021
	.watchdog_ops = &mv88e6097_watchdog_ops,
3022
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3023
	.pot_clear = mv88e6xxx_g2_pot_clear,
3024
	.reset = mv88e6352_g1_reset,
3025
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3026
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3027 3028 3029
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3030
	/* MV88E6XXX_FAMILY_6352 */
3031
	.irl_init_all = mv88e6352_g2_irl_init_all,
3032 3033
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3034
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3035 3036
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3037
	.port_set_link = mv88e6xxx_port_set_link,
3038
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3039
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3040
	.port_set_speed = mv88e6352_port_set_speed,
3041
	.port_tag_remap = mv88e6095_port_tag_remap,
3042
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3043
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3044
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3045
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3046
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3047
	.port_pause_limit = mv88e6097_port_pause_limit,
3048
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3049
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3050
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3051 3052
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3053
	.stats_get_stats = mv88e6095_stats_get_stats,
3054 3055
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3056
	.watchdog_ops = &mv88e6097_watchdog_ops,
3057
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3058
	.pot_clear = mv88e6xxx_g2_pot_clear,
3059
	.reset = mv88e6352_g1_reset,
3060
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3061
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3062
	.serdes_power = mv88e6352_serdes_power,
3063 3064
};

3065
static const struct mv88e6xxx_ops mv88e6390_ops = {
3066
	/* MV88E6XXX_FAMILY_6390 */
3067
	.irl_init_all = mv88e6390_g2_irl_init_all,
3068 3069
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3070 3071 3072 3073 3074 3075 3076
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3077
	.port_tag_remap = mv88e6390_port_tag_remap,
3078
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3079
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3080
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3081
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3082
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3083
	.port_pause_limit = mv88e6390_port_pause_limit,
3084
	.port_set_cmode = mv88e6390x_port_set_cmode,
3085
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3086
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3087
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3088
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3089 3090
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3091
	.stats_get_stats = mv88e6390_stats_get_stats,
3092 3093
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3094
	.watchdog_ops = &mv88e6390_watchdog_ops,
3095
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3096
	.pot_clear = mv88e6xxx_g2_pot_clear,
3097
	.reset = mv88e6352_g1_reset,
3098 3099
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3100
	.serdes_power = mv88e6390_serdes_power,
3101 3102 3103
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3104
	/* MV88E6XXX_FAMILY_6390 */
3105
	.irl_init_all = mv88e6390_g2_irl_init_all,
3106 3107
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3108 3109 3110 3111 3112 3113 3114
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3115
	.port_tag_remap = mv88e6390_port_tag_remap,
3116
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3117
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3118
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3119
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3120
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3121
	.port_pause_limit = mv88e6390_port_pause_limit,
3122
	.port_set_cmode = mv88e6390x_port_set_cmode,
3123
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3124
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3125
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3126
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3127 3128
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3129
	.stats_get_stats = mv88e6390_stats_get_stats,
3130 3131
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3132
	.watchdog_ops = &mv88e6390_watchdog_ops,
3133
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3134
	.pot_clear = mv88e6xxx_g2_pot_clear,
3135
	.reset = mv88e6352_g1_reset,
3136 3137
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3138
	.serdes_power = mv88e6390_serdes_power,
3139 3140
};

3141 3142
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3143
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3144 3145 3146 3147
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3148
		.max_vid = 4095,
3149
		.port_base_addr = 0x10,
3150
		.global1_addr = 0x1b,
3151
		.global2_addr = 0x1c,
3152
		.age_time_coeff = 15000,
3153
		.g1_irqs = 8,
3154
		.g2_irqs = 10,
3155
		.atu_move_port_mask = 0xf,
3156
		.pvt = true,
3157
		.multi_chip = true,
3158
		.tag_protocol = DSA_TAG_PROTO_DSA,
3159
		.ops = &mv88e6085_ops,
3160 3161 3162
	},

	[MV88E6095] = {
3163
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3164 3165 3166 3167
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3168
		.max_vid = 4095,
3169
		.port_base_addr = 0x10,
3170
		.global1_addr = 0x1b,
3171
		.global2_addr = 0x1c,
3172
		.age_time_coeff = 15000,
3173
		.g1_irqs = 8,
3174
		.atu_move_port_mask = 0xf,
3175
		.multi_chip = true,
3176
		.tag_protocol = DSA_TAG_PROTO_DSA,
3177
		.ops = &mv88e6095_ops,
3178 3179
	},

3180
	[MV88E6097] = {
3181
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3182 3183 3184 3185
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3186
		.max_vid = 4095,
3187 3188
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3189
		.global2_addr = 0x1c,
3190
		.age_time_coeff = 15000,
3191
		.g1_irqs = 8,
3192
		.g2_irqs = 10,
3193
		.atu_move_port_mask = 0xf,
3194
		.pvt = true,
3195
		.multi_chip = true,
3196
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3197 3198 3199
		.ops = &mv88e6097_ops,
	},

3200
	[MV88E6123] = {
3201
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3202 3203 3204 3205
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3206
		.max_vid = 4095,
3207
		.port_base_addr = 0x10,
3208
		.global1_addr = 0x1b,
3209
		.global2_addr = 0x1c,
3210
		.age_time_coeff = 15000,
3211
		.g1_irqs = 9,
3212
		.g2_irqs = 10,
3213
		.atu_move_port_mask = 0xf,
3214
		.pvt = true,
3215
		.multi_chip = true,
3216
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3217
		.ops = &mv88e6123_ops,
3218 3219 3220
	},

	[MV88E6131] = {
3221
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3222 3223 3224 3225
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3226
		.max_vid = 4095,
3227
		.port_base_addr = 0x10,
3228
		.global1_addr = 0x1b,
3229
		.global2_addr = 0x1c,
3230
		.age_time_coeff = 15000,
3231
		.g1_irqs = 9,
3232
		.atu_move_port_mask = 0xf,
3233
		.multi_chip = true,
3234
		.tag_protocol = DSA_TAG_PROTO_DSA,
3235
		.ops = &mv88e6131_ops,
3236 3237
	},

3238
	[MV88E6141] = {
3239
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3240 3241 3242 3243
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3244
		.max_vid = 4095,
3245 3246
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3247
		.global2_addr = 0x1c,
3248 3249
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3250
		.g2_irqs = 10,
3251
		.pvt = true,
3252
		.multi_chip = true,
3253 3254 3255 3256
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

3257
	[MV88E6161] = {
3258
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3259 3260 3261 3262
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3263
		.max_vid = 4095,
3264
		.port_base_addr = 0x10,
3265
		.global1_addr = 0x1b,
3266
		.global2_addr = 0x1c,
3267
		.age_time_coeff = 15000,
3268
		.g1_irqs = 9,
3269
		.g2_irqs = 10,
3270
		.atu_move_port_mask = 0xf,
3271
		.pvt = true,
3272
		.multi_chip = true,
3273
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3274
		.ops = &mv88e6161_ops,
3275 3276 3277
	},

	[MV88E6165] = {
3278
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3279 3280 3281 3282
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3283
		.max_vid = 4095,
3284
		.port_base_addr = 0x10,
3285
		.global1_addr = 0x1b,
3286
		.global2_addr = 0x1c,
3287
		.age_time_coeff = 15000,
3288
		.g1_irqs = 9,
3289
		.g2_irqs = 10,
3290
		.atu_move_port_mask = 0xf,
3291
		.pvt = true,
3292
		.multi_chip = true,
3293
		.tag_protocol = DSA_TAG_PROTO_DSA,
3294
		.ops = &mv88e6165_ops,
3295 3296 3297
	},

	[MV88E6171] = {
3298
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3299 3300 3301 3302
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3303
		.max_vid = 4095,
3304
		.port_base_addr = 0x10,
3305
		.global1_addr = 0x1b,
3306
		.global2_addr = 0x1c,
3307
		.age_time_coeff = 15000,
3308
		.g1_irqs = 9,
3309
		.g2_irqs = 10,
3310
		.atu_move_port_mask = 0xf,
3311
		.pvt = true,
3312
		.multi_chip = true,
3313
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3314
		.ops = &mv88e6171_ops,
3315 3316 3317
	},

	[MV88E6172] = {
3318
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3319 3320 3321 3322
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3323
		.max_vid = 4095,
3324
		.port_base_addr = 0x10,
3325
		.global1_addr = 0x1b,
3326
		.global2_addr = 0x1c,
3327
		.age_time_coeff = 15000,
3328
		.g1_irqs = 9,
3329
		.g2_irqs = 10,
3330
		.atu_move_port_mask = 0xf,
3331
		.pvt = true,
3332
		.multi_chip = true,
3333
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3334
		.ops = &mv88e6172_ops,
3335 3336 3337
	},

	[MV88E6175] = {
3338
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3339 3340 3341 3342
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3343
		.max_vid = 4095,
3344
		.port_base_addr = 0x10,
3345
		.global1_addr = 0x1b,
3346
		.global2_addr = 0x1c,
3347
		.age_time_coeff = 15000,
3348
		.g1_irqs = 9,
3349
		.g2_irqs = 10,
3350
		.atu_move_port_mask = 0xf,
3351
		.pvt = true,
3352
		.multi_chip = true,
3353
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3354
		.ops = &mv88e6175_ops,
3355 3356 3357
	},

	[MV88E6176] = {
3358
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3359 3360 3361 3362
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3363
		.max_vid = 4095,
3364
		.port_base_addr = 0x10,
3365
		.global1_addr = 0x1b,
3366
		.global2_addr = 0x1c,
3367
		.age_time_coeff = 15000,
3368
		.g1_irqs = 9,
3369
		.g2_irqs = 10,
3370
		.atu_move_port_mask = 0xf,
3371
		.pvt = true,
3372
		.multi_chip = true,
3373
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3374
		.ops = &mv88e6176_ops,
3375 3376 3377
	},

	[MV88E6185] = {
3378
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3379 3380 3381 3382
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3383
		.max_vid = 4095,
3384
		.port_base_addr = 0x10,
3385
		.global1_addr = 0x1b,
3386
		.global2_addr = 0x1c,
3387
		.age_time_coeff = 15000,
3388
		.g1_irqs = 8,
3389
		.atu_move_port_mask = 0xf,
3390
		.multi_chip = true,
3391
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3392
		.ops = &mv88e6185_ops,
3393 3394
	},

3395
	[MV88E6190] = {
3396
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3397 3398 3399 3400
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3401
		.max_vid = 8191,
3402 3403
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3404
		.global2_addr = 0x1c,
3405
		.tag_protocol = DSA_TAG_PROTO_DSA,
3406
		.age_time_coeff = 3750,
3407
		.g1_irqs = 9,
3408
		.g2_irqs = 14,
3409
		.pvt = true,
3410
		.multi_chip = true,
3411
		.atu_move_port_mask = 0x1f,
3412 3413 3414 3415
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3416
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3417 3418 3419 3420
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3421
		.max_vid = 8191,
3422 3423
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3424
		.global2_addr = 0x1c,
3425
		.age_time_coeff = 3750,
3426
		.g1_irqs = 9,
3427
		.g2_irqs = 14,
3428
		.atu_move_port_mask = 0x1f,
3429
		.pvt = true,
3430
		.multi_chip = true,
3431
		.tag_protocol = DSA_TAG_PROTO_DSA,
3432 3433 3434 3435
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3436
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3437 3438 3439 3440
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3441
		.max_vid = 8191,
3442 3443
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3444
		.global2_addr = 0x1c,
3445
		.age_time_coeff = 3750,
3446
		.g1_irqs = 9,
3447
		.g2_irqs = 14,
3448
		.atu_move_port_mask = 0x1f,
3449
		.pvt = true,
3450
		.multi_chip = true,
3451
		.tag_protocol = DSA_TAG_PROTO_DSA,
3452
		.ops = &mv88e6191_ops,
3453 3454
	},

3455
	[MV88E6240] = {
3456
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3457 3458 3459 3460
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3461
		.max_vid = 4095,
3462
		.port_base_addr = 0x10,
3463
		.global1_addr = 0x1b,
3464
		.global2_addr = 0x1c,
3465
		.age_time_coeff = 15000,
3466
		.g1_irqs = 9,
3467
		.g2_irqs = 10,
3468
		.atu_move_port_mask = 0xf,
3469
		.pvt = true,
3470
		.multi_chip = true,
3471
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3472
		.ops = &mv88e6240_ops,
3473 3474
	},

3475
	[MV88E6290] = {
3476
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3477 3478 3479 3480
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3481
		.max_vid = 8191,
3482 3483
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3484
		.global2_addr = 0x1c,
3485
		.age_time_coeff = 3750,
3486
		.g1_irqs = 9,
3487
		.g2_irqs = 14,
3488
		.atu_move_port_mask = 0x1f,
3489
		.pvt = true,
3490
		.multi_chip = true,
3491
		.tag_protocol = DSA_TAG_PROTO_DSA,
3492 3493 3494
		.ops = &mv88e6290_ops,
	},

3495
	[MV88E6320] = {
3496
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3497 3498 3499 3500
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3501
		.max_vid = 4095,
3502
		.port_base_addr = 0x10,
3503
		.global1_addr = 0x1b,
3504
		.global2_addr = 0x1c,
3505
		.age_time_coeff = 15000,
3506
		.g1_irqs = 8,
3507
		.atu_move_port_mask = 0xf,
3508
		.pvt = true,
3509
		.multi_chip = true,
3510
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3511
		.ops = &mv88e6320_ops,
3512 3513 3514
	},

	[MV88E6321] = {
3515
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3516 3517 3518 3519
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3520
		.max_vid = 4095,
3521
		.port_base_addr = 0x10,
3522
		.global1_addr = 0x1b,
3523
		.global2_addr = 0x1c,
3524
		.age_time_coeff = 15000,
3525
		.g1_irqs = 8,
3526
		.atu_move_port_mask = 0xf,
3527
		.multi_chip = true,
3528
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3529
		.ops = &mv88e6321_ops,
3530 3531
	},

3532
	[MV88E6341] = {
3533
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3534 3535 3536 3537
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3538
		.max_vid = 4095,
3539 3540
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3541
		.global2_addr = 0x1c,
3542
		.age_time_coeff = 3750,
3543
		.atu_move_port_mask = 0x1f,
3544
		.g2_irqs = 10,
3545
		.pvt = true,
3546
		.multi_chip = true,
3547 3548 3549 3550
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6341_ops,
	},

3551
	[MV88E6350] = {
3552
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3553 3554 3555 3556
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3557
		.max_vid = 4095,
3558
		.port_base_addr = 0x10,
3559
		.global1_addr = 0x1b,
3560
		.global2_addr = 0x1c,
3561
		.age_time_coeff = 15000,
3562
		.g1_irqs = 9,
3563
		.g2_irqs = 10,
3564
		.atu_move_port_mask = 0xf,
3565
		.pvt = true,
3566
		.multi_chip = true,
3567
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3568
		.ops = &mv88e6350_ops,
3569 3570 3571
	},

	[MV88E6351] = {
3572
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3573 3574 3575 3576
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3577
		.max_vid = 4095,
3578
		.port_base_addr = 0x10,
3579
		.global1_addr = 0x1b,
3580
		.global2_addr = 0x1c,
3581
		.age_time_coeff = 15000,
3582
		.g1_irqs = 9,
3583
		.g2_irqs = 10,
3584
		.atu_move_port_mask = 0xf,
3585
		.pvt = true,
3586
		.multi_chip = true,
3587
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3588
		.ops = &mv88e6351_ops,
3589 3590 3591
	},

	[MV88E6352] = {
3592
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3593 3594 3595 3596
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3597
		.max_vid = 4095,
3598
		.port_base_addr = 0x10,
3599
		.global1_addr = 0x1b,
3600
		.global2_addr = 0x1c,
3601
		.age_time_coeff = 15000,
3602
		.g1_irqs = 9,
3603
		.g2_irqs = 10,
3604
		.atu_move_port_mask = 0xf,
3605
		.pvt = true,
3606
		.multi_chip = true,
3607
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3608
		.ops = &mv88e6352_ops,
3609
	},
3610
	[MV88E6390] = {
3611
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3612 3613 3614 3615
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3616
		.max_vid = 8191,
3617 3618
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3619
		.global2_addr = 0x1c,
3620
		.age_time_coeff = 3750,
3621
		.g1_irqs = 9,
3622
		.g2_irqs = 14,
3623
		.atu_move_port_mask = 0x1f,
3624
		.pvt = true,
3625
		.multi_chip = true,
3626
		.tag_protocol = DSA_TAG_PROTO_DSA,
3627 3628 3629
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3630
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3631 3632 3633 3634
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3635
		.max_vid = 8191,
3636 3637
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3638
		.global2_addr = 0x1c,
3639
		.age_time_coeff = 3750,
3640
		.g1_irqs = 9,
3641
		.g2_irqs = 14,
3642
		.atu_move_port_mask = 0x1f,
3643
		.pvt = true,
3644
		.multi_chip = true,
3645
		.tag_protocol = DSA_TAG_PROTO_DSA,
3646 3647
		.ops = &mv88e6390x_ops,
	},
3648 3649
};

3650
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3651
{
3652
	int i;
3653

3654 3655 3656
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3657 3658 3659 3660

	return NULL;
}

3661
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3662 3663
{
	const struct mv88e6xxx_info *info;
3664 3665 3666
	unsigned int prod_num, rev;
	u16 id;
	int err;
3667

3668
	mutex_lock(&chip->reg_lock);
3669
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3670 3671 3672
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3673

3674 3675
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3676 3677 3678 3679 3680

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3681
	/* Update the compatible info with the probed one */
3682
	chip->info = info;
3683

3684 3685 3686 3687
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3688 3689
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3690 3691 3692 3693

	return 0;
}

3694
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3695
{
3696
	struct mv88e6xxx_chip *chip;
3697

3698 3699
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3700 3701
		return NULL;

3702
	chip->dev = dev;
3703

3704
	mutex_init(&chip->reg_lock);
3705
	INIT_LIST_HEAD(&chip->mdios);
3706

3707
	return chip;
3708 3709
}

3710
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3711 3712
			      struct mii_bus *bus, int sw_addr)
{
3713
	if (sw_addr == 0)
3714
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3715
	else if (chip->info->multi_chip)
3716
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3717 3718 3719
	else
		return -EINVAL;

3720 3721
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3722 3723 3724 3725

	return 0;
}

3726 3727
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3728
	struct mv88e6xxx_chip *chip = ds->priv;
3729

3730
	return chip->info->tag_protocol;
3731 3732
}

3733 3734 3735
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3736
{
3737
	struct mv88e6xxx_chip *chip;
3738
	struct mii_bus *bus;
3739
	int err;
3740

3741
	bus = dsa_host_dev_to_mii_bus(host_dev);
3742 3743 3744
	if (!bus)
		return NULL;

3745 3746
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3747 3748
		return NULL;

3749
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3750
	chip->info = &mv88e6xxx_table[MV88E6085];
3751

3752
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3753 3754 3755
	if (err)
		goto free;

3756
	err = mv88e6xxx_detect(chip);
3757
	if (err)
3758
		goto free;
3759

3760 3761 3762 3763 3764 3765
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3766 3767
	mv88e6xxx_phy_init(chip);

3768
	err = mv88e6xxx_mdios_register(chip, NULL);
3769
	if (err)
3770
		goto free;
3771

3772
	*priv = chip;
3773

3774
	return chip->info->name;
3775
free:
3776
	devm_kfree(dsa_dev, chip);
3777 3778

	return NULL;
3779 3780
}

3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3796
	struct mv88e6xxx_chip *chip = ds->priv;
3797 3798 3799

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3800
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3801 3802
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3803 3804 3805 3806 3807 3808
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3809
	struct mv88e6xxx_chip *chip = ds->priv;
3810 3811 3812 3813
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3814
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3815 3816 3817 3818 3819
	mutex_unlock(&chip->reg_lock);

	return err;
}

3820
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3821
	.probe			= mv88e6xxx_drv_probe,
3822
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3823 3824 3825 3826 3827
	.setup			= mv88e6xxx_setup,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3828 3829
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
3830 3831
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
3832
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3833 3834 3835 3836
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3837
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3838 3839 3840
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3841
	.port_fast_age		= mv88e6xxx_port_fast_age,
3842 3843 3844 3845 3846 3847 3848
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3849 3850 3851
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
3852 3853
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3854 3855
};

3856 3857 3858 3859
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3860
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3861
{
3862
	struct device *dev = chip->dev;
3863 3864
	struct dsa_switch *ds;

3865
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3866 3867 3868
	if (!ds)
		return -ENOMEM;

3869
	ds->priv = chip;
3870
	ds->ops = &mv88e6xxx_switch_ops;
3871 3872
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3873 3874 3875

	dev_set_drvdata(dev, ds);

3876
	return dsa_register_switch(ds);
3877 3878
}

3879
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3880
{
3881
	dsa_unregister_switch(chip->ds);
3882 3883
}

3884
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3885
{
3886
	struct device *dev = &mdiodev->dev;
3887
	struct device_node *np = dev->of_node;
3888
	const struct mv88e6xxx_info *compat_info;
3889
	struct mv88e6xxx_chip *chip;
3890
	u32 eeprom_len;
3891
	int err;
3892

3893 3894 3895 3896
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3897 3898
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3899 3900
		return -ENOMEM;

3901
	chip->info = compat_info;
3902

3903
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3904 3905
	if (err)
		return err;
3906

3907 3908 3909 3910
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3911
	err = mv88e6xxx_detect(chip);
3912 3913
	if (err)
		return err;
3914

3915 3916
	mv88e6xxx_phy_init(chip);

3917
	if (chip->info->ops->get_eeprom &&
3918
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3919
		chip->eeprom_len = eeprom_len;
3920

3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

3945
		if (chip->info->g2_irqs > 0) {
3946 3947 3948 3949 3950 3951
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3952
	err = mv88e6xxx_mdios_register(chip, np);
3953
	if (err)
3954
		goto out_g2_irq;
3955

3956
	err = mv88e6xxx_register_switch(chip);
3957 3958
	if (err)
		goto out_mdio;
3959

3960
	return 0;
3961 3962

out_mdio:
3963
	mv88e6xxx_mdios_unregister(chip);
3964
out_g2_irq:
3965
	if (chip->info->g2_irqs > 0 && chip->irq > 0)
3966 3967
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3968 3969
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3970
		mv88e6xxx_g1_irq_free(chip);
3971 3972
		mutex_unlock(&chip->reg_lock);
	}
3973 3974
out:
	return err;
3975
}
3976 3977 3978 3979

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3980
	struct mv88e6xxx_chip *chip = ds->priv;
3981

3982
	mv88e6xxx_phy_destroy(chip);
3983
	mv88e6xxx_unregister_switch(chip);
3984
	mv88e6xxx_mdios_unregister(chip);
3985

3986
	if (chip->irq > 0) {
3987
		if (chip->info->g2_irqs > 0)
3988
			mv88e6xxx_g2_irq_free(chip);
3989
		mutex_lock(&chip->reg_lock);
3990
		mv88e6xxx_g1_irq_free(chip);
3991
		mutex_unlock(&chip->reg_lock);
3992
	}
3993 3994 3995
}

static const struct of_device_id mv88e6xxx_of_match[] = {
3996 3997 3998 3999
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4000 4001 4002 4003
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4020
	register_switch_driver(&mv88e6xxx_switch_drv);
4021 4022
	return mdio_driver_register(&mv88e6xxx_driver);
}
4023 4024 4025 4026
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4027
	mdio_driver_unregister(&mv88e6xxx_driver);
4028
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4029 4030
}
module_exit(mv88e6xxx_cleanup);
4031 4032 4033 4034

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");