i915_gem.c 100.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
32
#include "i915_trace.h"
33
#include "intel_drv.h"
34
#include <linux/shmem_fs.h>
35
#include <linux/slab.h>
36
#include <linux/swap.h>
J
Jesse Barnes 已提交
37
#include <linux/pci.h>
38

39
static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
40 41
static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
42 43 44
static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
						    unsigned alignment,
						    bool map_and_fenceable);
45 46
static void i915_gem_clear_fence_reg(struct drm_device *dev,
				     struct drm_i915_fence_reg *reg);
47 48
static int i915_gem_phys_pwrite(struct drm_device *dev,
				struct drm_i915_gem_object *obj,
49
				struct drm_i915_gem_pwrite *args,
50 51
				struct drm_file *file);
static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
52

53
static int i915_gem_inactive_shrink(struct shrinker *shrinker,
54
				    struct shrink_control *sc);
55
static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
56

57 58 59 60 61 62 63 64 65 66 67 68 69 70 71
/* some bookkeeping */
static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
				  size_t size)
{
	dev_priv->mm.object_count++;
	dev_priv->mm.object_memory += size;
}

static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
				     size_t size)
{
	dev_priv->mm.object_count--;
	dev_priv->mm.object_memory -= size;
}

72 73
static int
i915_gem_wait_for_error(struct drm_device *dev)
74 75 76 77 78 79 80 81 82 83 84 85 86
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct completion *x = &dev_priv->error_completion;
	unsigned long flags;
	int ret;

	if (!atomic_read(&dev_priv->mm.wedged))
		return 0;

	ret = wait_for_completion_interruptible(x);
	if (ret)
		return ret;

87 88 89 90 91 92 93 94 95 96 97
	if (atomic_read(&dev_priv->mm.wedged)) {
		/* GPU is hung, bump the completion count to account for
		 * the token we just consumed so that we never hit zero and
		 * end up waiting upon a subsequent completion event that
		 * will never happen.
		 */
		spin_lock_irqsave(&x->wait.lock, flags);
		x->done++;
		spin_unlock_irqrestore(&x->wait.lock, flags);
	}
	return 0;
98 99
}

100
int i915_mutex_lock_interruptible(struct drm_device *dev)
101 102 103
{
	int ret;

104
	ret = i915_gem_wait_for_error(dev);
105 106 107 108 109 110 111
	if (ret)
		return ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

112
	WARN_ON(i915_verify_lists(dev));
113 114
	return 0;
}
115

116
static inline bool
117
i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
118
{
119
	return obj->gtt_space && !obj->active && obj->pin_count == 0;
120 121
}

J
Jesse Barnes 已提交
122 123
int
i915_gem_init_ioctl(struct drm_device *dev, void *data,
124
		    struct drm_file *file)
J
Jesse Barnes 已提交
125 126
{
	struct drm_i915_gem_init *args = data;
127 128 129 130

	if (args->gtt_start >= args->gtt_end ||
	    (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
		return -EINVAL;
J
Jesse Barnes 已提交
131 132

	mutex_lock(&dev->struct_mutex);
133 134
	i915_gem_init_global_gtt(dev, args->gtt_start,
				 args->gtt_end, args->gtt_end);
135 136
	mutex_unlock(&dev->struct_mutex);

137
	return 0;
138 139
}

140 141
int
i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
142
			    struct drm_file *file)
143
{
144
	struct drm_i915_private *dev_priv = dev->dev_private;
145
	struct drm_i915_gem_get_aperture *args = data;
146 147
	struct drm_i915_gem_object *obj;
	size_t pinned;
148 149 150 151

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

152
	pinned = 0;
153
	mutex_lock(&dev->struct_mutex);
154 155
	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
		pinned += obj->gtt_space->size;
156
	mutex_unlock(&dev->struct_mutex);
157

158
	args->aper_size = dev_priv->mm.gtt_total;
159
	args->aper_available_size = args->aper_size - pinned;
160

161 162 163
	return 0;
}

164 165 166 167 168
static int
i915_gem_create(struct drm_file *file,
		struct drm_device *dev,
		uint64_t size,
		uint32_t *handle_p)
169
{
170
	struct drm_i915_gem_object *obj;
171 172
	int ret;
	u32 handle;
173

174
	size = roundup(size, PAGE_SIZE);
175 176
	if (size == 0)
		return -EINVAL;
177 178

	/* Allocate the new object */
179
	obj = i915_gem_alloc_object(dev, size);
180 181 182
	if (obj == NULL)
		return -ENOMEM;

183
	ret = drm_gem_handle_create(file, &obj->base, &handle);
184
	if (ret) {
185 186
		drm_gem_object_release(&obj->base);
		i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
187
		kfree(obj);
188
		return ret;
189
	}
190

191
	/* drop reference from allocate - handle holds it now */
192
	drm_gem_object_unreference(&obj->base);
193 194
	trace_i915_gem_object_create(obj);

195
	*handle_p = handle;
196 197 198
	return 0;
}

199 200 201 202 203 204
int
i915_gem_dumb_create(struct drm_file *file,
		     struct drm_device *dev,
		     struct drm_mode_create_dumb *args)
{
	/* have to work out size/pitch and return them */
205
	args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
	args->size = args->pitch * args->height;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

int i915_gem_dumb_destroy(struct drm_file *file,
			  struct drm_device *dev,
			  uint32_t handle)
{
	return drm_gem_handle_delete(file, handle);
}

/**
 * Creates a new mm object and returns a handle to it.
 */
int
i915_gem_create_ioctl(struct drm_device *dev, void *data,
		      struct drm_file *file)
{
	struct drm_i915_gem_create *args = data;
	return i915_gem_create(file, dev,
			       args->size, &args->handle);
}

230
static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
231
{
232
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
233 234

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
235
		obj->tiling_mode != I915_TILING_NONE;
236 237
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static inline int
__copy_to_user_swizzled(char __user *cpu_vaddr,
			const char *gpu_vaddr, int gpu_offset,
			int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_to_user(cpu_vaddr + cpu_offset,
				     gpu_vaddr + swizzled_gpu_offset,
				     this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289
static inline int
__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
			  const char *cpu_vaddr,
			  int length)
{
	int ret, cpu_offset = 0;

	while (length > 0) {
		int cacheline_end = ALIGN(gpu_offset + 1, 64);
		int this_length = min(cacheline_end - gpu_offset, length);
		int swizzled_gpu_offset = gpu_offset ^ 64;

		ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
				       cpu_vaddr + cpu_offset,
				       this_length);
		if (ret)
			return ret + length;

		cpu_offset += this_length;
		gpu_offset += this_length;
		length -= this_length;
	}

	return 0;
}

290
static int
291 292 293 294
i915_gem_shmem_pread(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
		     struct drm_i915_gem_pread *args,
		     struct drm_file *file)
295
{
296
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
297
	char __user *user_data;
298
	ssize_t remain;
299
	loff_t offset;
300
	int shmem_page_offset, page_length, ret = 0;
301
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
302
	int hit_slowpath = 0;
303
	int needs_clflush = 0;
304

305
	user_data = (char __user *) (uintptr_t) args->data_ptr;
306 307
	remain = args->size;

308
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
309

310 311 312 313 314 315 316 317 318 319 320 321
	if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
		/* If we're not in the cpu read domain, set ourself into the gtt
		 * read domain and manually flush cachelines (if required). This
		 * optimizes for the case when the gpu will dirty the data
		 * anyway again before the next pread happens. */
		if (obj->cache_level == I915_CACHE_NONE)
			needs_clflush = 1;
		ret = i915_gem_object_set_to_gtt_domain(obj, false);
		if (ret)
			return ret;
	}

322
	offset = args->offset;
323 324

	while (remain > 0) {
325
		struct page *page;
326
		char *vaddr;
327

328 329 330 331 332
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
333
		shmem_page_offset = offset_in_page(offset);
334 335 336 337
		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

338
		page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
339 340 341 342
		if (IS_ERR(page)) {
			ret = PTR_ERR(page);
			goto out;
		}
343

344 345 346
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

347 348
		if (!page_do_bit17_swizzling) {
			vaddr = kmap_atomic(page);
349 350 351
			if (needs_clflush)
				drm_clflush_virt_range(vaddr + shmem_page_offset,
						       page_length);
352 353 354 355 356 357 358 359 360 361 362 363
			ret = __copy_to_user_inatomic(user_data,
						      vaddr + shmem_page_offset,
						      page_length);
			kunmap_atomic(vaddr);
			if (ret == 0) 
				goto next_page;
		}

		hit_slowpath = 1;

		mutex_unlock(&dev->struct_mutex);

364
		vaddr = kmap(page);
365 366 367 368
		if (needs_clflush)
			drm_clflush_virt_range(vaddr + shmem_page_offset,
					       page_length);

369 370 371 372 373 374 375 376 377
		if (page_do_bit17_swizzling)
			ret = __copy_to_user_swizzled(user_data,
						      vaddr, shmem_page_offset,
						      page_length);
		else
			ret = __copy_to_user(user_data,
					     vaddr + shmem_page_offset,
					     page_length);
		kunmap(page);
378

379 380
		mutex_lock(&dev->struct_mutex);
next_page:
381 382 383
		mark_page_accessed(page);
		page_cache_release(page);

384 385 386 387 388
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

389
		remain -= page_length;
390
		user_data += page_length;
391 392 393
		offset += page_length;
	}

394
out:
395 396 397 398 399
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
	}
400 401 402 403

	return ret;
}

404 405 406 407 408 409 410
/**
 * Reads data from the object referenced by handle.
 *
 * On error, the contents of *data are undefined.
 */
int
i915_gem_pread_ioctl(struct drm_device *dev, void *data,
411
		     struct drm_file *file)
412 413
{
	struct drm_i915_gem_pread *args = data;
414
	struct drm_i915_gem_object *obj;
415
	int ret = 0;
416

417 418 419 420 421 422 423 424 425 426 427 428 429
	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_WRITE,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

	ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
				       args->size);
	if (ret)
		return -EFAULT;

430
	ret = i915_mutex_lock_interruptible(dev);
431
	if (ret)
432
		return ret;
433

434
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
435
	if (&obj->base == NULL) {
436 437
		ret = -ENOENT;
		goto unlock;
438
	}
439

440
	/* Bounds check source.  */
441 442
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
443
		ret = -EINVAL;
444
		goto out;
C
Chris Wilson 已提交
445 446
	}

C
Chris Wilson 已提交
447 448
	trace_i915_gem_object_pread(obj, args->offset, args->size);

449
	ret = i915_gem_shmem_pread(dev, obj, args, file);
450

451
out:
452
	drm_gem_object_unreference(&obj->base);
453
unlock:
454
	mutex_unlock(&dev->struct_mutex);
455
	return ret;
456 457
}

458 459
/* This is the fast write path which cannot handle
 * page faults in the source data
460
 */
461 462 463 464 465 466

static inline int
fast_user_write(struct io_mapping *mapping,
		loff_t page_base, int page_offset,
		char __user *user_data,
		int length)
467 468
{
	char *vaddr_atomic;
469
	unsigned long unwritten;
470

P
Peter Zijlstra 已提交
471
	vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
472 473
	unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
						      user_data, length);
P
Peter Zijlstra 已提交
474
	io_mapping_unmap_atomic(vaddr_atomic);
475
	return unwritten;
476 477 478 479 480 481
}

/* Here's the write path which can sleep for
 * page faults
 */

482
static inline void
483 484 485 486
slow_kernel_write(struct io_mapping *mapping,
		  loff_t gtt_base, int gtt_offset,
		  struct page *user_page, int user_offset,
		  int length)
487
{
488 489
	char __iomem *dst_vaddr;
	char *src_vaddr;
490

491 492 493 494 495 496 497 498 499
	dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
	src_vaddr = kmap(user_page);

	memcpy_toio(dst_vaddr + gtt_offset,
		    src_vaddr + user_offset,
		    length);

	kunmap(user_page);
	io_mapping_unmap(dst_vaddr);
500 501
}

502 503 504 505
/**
 * This is the fast pwrite path, where we copy the data directly from the
 * user into the GTT, uncached.
 */
506
static int
507 508
i915_gem_gtt_pwrite_fast(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
509
			 struct drm_i915_gem_pwrite *args,
510
			 struct drm_file *file)
511
{
512
	drm_i915_private_t *dev_priv = dev->dev_private;
513
	ssize_t remain;
514
	loff_t offset, page_base;
515
	char __user *user_data;
516
	int page_offset, page_length;
517 518 519 520

	user_data = (char __user *) (uintptr_t) args->data_ptr;
	remain = args->size;

521
	offset = obj->gtt_offset + args->offset;
522 523 524 525

	while (remain > 0) {
		/* Operation in this page
		 *
526 527 528
		 * page_base = page offset within aperture
		 * page_offset = offset within page
		 * page_length = bytes to copy for this page
529
		 */
530 531
		page_base = offset & PAGE_MASK;
		page_offset = offset_in_page(offset);
532 533 534 535 536
		page_length = remain;
		if ((page_offset + remain) > PAGE_SIZE)
			page_length = PAGE_SIZE - page_offset;

		/* If we get a fault while copying data, then (presumably) our
537 538
		 * source page isn't available.  Return the error and we'll
		 * retry in the slow path.
539
		 */
540 541 542
		if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
				    page_offset, user_data, page_length))
			return -EFAULT;
543

544 545 546
		remain -= page_length;
		user_data += page_length;
		offset += page_length;
547 548
	}

549
	return 0;
550 551
}

552 553 554 555 556 557 558
/**
 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
 * the memory and maps it using kmap_atomic for copying.
 *
 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
 */
559
static int
560 561
i915_gem_gtt_pwrite_slow(struct drm_device *dev,
			 struct drm_i915_gem_object *obj,
562
			 struct drm_i915_gem_pwrite *args,
563
			 struct drm_file *file)
564
{
565 566 567 568 569 570 571 572
	drm_i915_private_t *dev_priv = dev->dev_private;
	ssize_t remain;
	loff_t gtt_page_base, offset;
	loff_t first_data_page, last_data_page, num_pages;
	loff_t pinned_pages, i;
	struct page **user_pages;
	struct mm_struct *mm = current->mm;
	int gtt_page_offset, data_page_offset, data_page_index, page_length;
573
	int ret;
574 575 576 577 578 579 580 581 582 583 584 585
	uint64_t data_ptr = args->data_ptr;

	remain = args->size;

	/* Pin the user pages containing the data.  We can't fault while
	 * holding the struct mutex, and all of the pwrite implementations
	 * want to hold it while dereferencing the user data.
	 */
	first_data_page = data_ptr / PAGE_SIZE;
	last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
	num_pages = last_data_page - first_data_page + 1;

586
	user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
587 588 589
	if (user_pages == NULL)
		return -ENOMEM;

590
	mutex_unlock(&dev->struct_mutex);
591 592 593 594
	down_read(&mm->mmap_sem);
	pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
				      num_pages, 0, 0, user_pages, NULL);
	up_read(&mm->mmap_sem);
595
	mutex_lock(&dev->struct_mutex);
596 597 598 599
	if (pinned_pages < num_pages) {
		ret = -EFAULT;
		goto out_unpin_pages;
	}
600

601 602 603 604 605
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto out_unpin_pages;

	ret = i915_gem_object_put_fence(obj);
606
	if (ret)
607
		goto out_unpin_pages;
608

609
	offset = obj->gtt_offset + args->offset;
610 611 612 613 614 615 616 617 618 619 620

	while (remain > 0) {
		/* Operation in this page
		 *
		 * gtt_page_base = page offset within aperture
		 * gtt_page_offset = offset within page in aperture
		 * data_page_index = page number in get_user_pages return
		 * data_page_offset = offset with data_page_index page.
		 * page_length = bytes to copy for this page
		 */
		gtt_page_base = offset & PAGE_MASK;
621
		gtt_page_offset = offset_in_page(offset);
622
		data_page_index = data_ptr / PAGE_SIZE - first_data_page;
623
		data_page_offset = offset_in_page(data_ptr);
624 625 626 627 628 629 630

		page_length = remain;
		if ((gtt_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - gtt_page_offset;
		if ((data_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - data_page_offset;

631 632 633 634 635
		slow_kernel_write(dev_priv->mm.gtt_mapping,
				  gtt_page_base, gtt_page_offset,
				  user_pages[data_page_index],
				  data_page_offset,
				  page_length);
636 637 638 639 640 641 642 643 644

		remain -= page_length;
		offset += page_length;
		data_ptr += page_length;
	}

out_unpin_pages:
	for (i = 0; i < pinned_pages; i++)
		page_cache_release(user_pages[i]);
645
	drm_free_large(user_pages);
646 647 648 649

	return ret;
}

650
static int
651 652 653 654
i915_gem_shmem_pwrite(struct drm_device *dev,
		      struct drm_i915_gem_object *obj,
		      struct drm_i915_gem_pwrite *args,
		      struct drm_file *file)
655
{
656
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
657
	ssize_t remain;
658 659
	loff_t offset;
	char __user *user_data;
660
	int shmem_page_offset, page_length, ret = 0;
661
	int obj_do_bit17_swizzling, page_do_bit17_swizzling;
662
	int hit_slowpath = 0;
663

664
	user_data = (char __user *) (uintptr_t) args->data_ptr;
665 666
	remain = args->size;

667
	obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
668

669
	offset = args->offset;
670
	obj->dirty = 1;
671

672
	while (remain > 0) {
673
		struct page *page;
674
		char *vaddr;
675

676 677 678 679 680
		/* Operation in this page
		 *
		 * shmem_page_offset = offset within page in shmem file
		 * page_length = bytes to copy for this page
		 */
681
		shmem_page_offset = offset_in_page(offset);
682 683 684 685 686

		page_length = remain;
		if ((shmem_page_offset + page_length) > PAGE_SIZE)
			page_length = PAGE_SIZE - shmem_page_offset;

687
		page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
688 689 690 691 692
		if (IS_ERR(page)) {
			ret = PTR_ERR(page);
			goto out;
		}

693 694 695
		page_do_bit17_swizzling = obj_do_bit17_swizzling &&
			(page_to_phys(page) & (1 << 17)) != 0;

696 697 698 699 700 701 702 703 704 705 706 707 708 709 710
		if (!page_do_bit17_swizzling) {
			vaddr = kmap_atomic(page);
			ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
							user_data,
							page_length);
			kunmap_atomic(vaddr);

			if (ret == 0)
				goto next_page;
		}

		hit_slowpath = 1;

		mutex_unlock(&dev->struct_mutex);

711 712 713 714 715 716 717 718 719 720
		vaddr = kmap(page);
		if (page_do_bit17_swizzling)
			ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
							user_data,
							page_length);
		else
			ret = __copy_from_user(vaddr + shmem_page_offset,
					       user_data,
					       page_length);
		kunmap(page);
721

722 723
		mutex_lock(&dev->struct_mutex);
next_page:
724 725 726 727
		set_page_dirty(page);
		mark_page_accessed(page);
		page_cache_release(page);

728 729 730 731 732
		if (ret) {
			ret = -EFAULT;
			goto out;
		}

733
		remain -= page_length;
734
		user_data += page_length;
735
		offset += page_length;
736 737
	}

738
out:
739 740 741 742 743 744 745 746 747 748
	if (hit_slowpath) {
		/* Fixup: Kill any reinstated backing storage pages */
		if (obj->madv == __I915_MADV_PURGED)
			i915_gem_object_truncate(obj);
		/* and flush dirty cachelines in case the object isn't in the cpu write
		 * domain anymore. */
		if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
			i915_gem_clflush_object(obj);
			intel_gtt_chipset_flush();
		}
749
	}
750

751
	return ret;
752 753 754 755 756 757 758 759 760
}

/**
 * Writes data to the object referenced by handle.
 *
 * On error, the contents of the buffer that were to be modified are undefined.
 */
int
i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
761
		      struct drm_file *file)
762 763
{
	struct drm_i915_gem_pwrite *args = data;
764
	struct drm_i915_gem_object *obj;
765 766 767 768 769 770 771 772 773 774 775 776 777 778
	int ret;

	if (args->size == 0)
		return 0;

	if (!access_ok(VERIFY_READ,
		       (char __user *)(uintptr_t)args->data_ptr,
		       args->size))
		return -EFAULT;

	ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
				      args->size);
	if (ret)
		return -EFAULT;
779

780
	ret = i915_mutex_lock_interruptible(dev);
781
	if (ret)
782
		return ret;
783

784
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
785
	if (&obj->base == NULL) {
786 787
		ret = -ENOENT;
		goto unlock;
788
	}
789

790
	/* Bounds check destination. */
791 792
	if (args->offset > obj->base.size ||
	    args->size > obj->base.size - args->offset) {
C
Chris Wilson 已提交
793
		ret = -EINVAL;
794
		goto out;
C
Chris Wilson 已提交
795 796
	}

C
Chris Wilson 已提交
797 798
	trace_i915_gem_object_pwrite(obj, args->offset, args->size);

799 800 801 802 803 804
	/* We can only do the GTT pwrite on untiled buffers, as otherwise
	 * it would end up going through the fenced access, and we'll get
	 * different detiling behavior between reading and writing.
	 * pread/pwrite currently are reading and writing from the CPU
	 * perspective, requiring manual detiling by the client.
	 */
805
	if (obj->phys_obj) {
806
		ret = i915_gem_phys_pwrite(dev, obj, args, file);
807 808 809 810 811
		goto out;
	}

	if (obj->gtt_space &&
	    obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
812
		ret = i915_gem_object_pin(obj, 0, true);
813 814 815
		if (ret)
			goto out;

816 817 818 819 820
		ret = i915_gem_object_set_to_gtt_domain(obj, true);
		if (ret)
			goto out_unpin;

		ret = i915_gem_object_put_fence(obj);
821 822 823 824 825 826 827 828 829
		if (ret)
			goto out_unpin;

		ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
		if (ret == -EFAULT)
			ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);

out_unpin:
		i915_gem_object_unpin(obj);
830

831 832 833 834 835
		if (ret != -EFAULT)
			goto out;
		/* Fall through to the shmfs paths because the gtt paths might
		 * fail with non-page-backed user pointers (e.g. gtt mappings
		 * when moving data between textures). */
836
	}
837

838 839 840 841
	ret = i915_gem_object_set_to_cpu_domain(obj, 1);
	if (ret)
		goto out;

842
	ret = i915_gem_shmem_pwrite(dev, obj, args, file);
843

844
out:
845
	drm_gem_object_unreference(&obj->base);
846
unlock:
847
	mutex_unlock(&dev->struct_mutex);
848 849 850 851
	return ret;
}

/**
852 853
 * Called when user space prepares to use an object with the CPU, either
 * through the mmap ioctl's mapping or a GTT mapping.
854 855 856
 */
int
i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
857
			  struct drm_file *file)
858 859
{
	struct drm_i915_gem_set_domain *args = data;
860
	struct drm_i915_gem_object *obj;
861 862
	uint32_t read_domains = args->read_domains;
	uint32_t write_domain = args->write_domain;
863 864 865 866 867
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

868
	/* Only handle setting domains to types used by the CPU. */
869
	if (write_domain & I915_GEM_GPU_DOMAINS)
870 871
		return -EINVAL;

872
	if (read_domains & I915_GEM_GPU_DOMAINS)
873 874 875 876 877 878 879 880
		return -EINVAL;

	/* Having something in the write domain implies it's in the read
	 * domain, and only that read domain.  Enforce that in the request.
	 */
	if (write_domain != 0 && read_domains != write_domain)
		return -EINVAL;

881
	ret = i915_mutex_lock_interruptible(dev);
882
	if (ret)
883
		return ret;
884

885
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
886
	if (&obj->base == NULL) {
887 888
		ret = -ENOENT;
		goto unlock;
889
	}
890

891 892
	if (read_domains & I915_GEM_DOMAIN_GTT) {
		ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
893 894 895 896 897 898 899

		/* Silently promote "you're not bound, there was nothing to do"
		 * to success, since the client was just asking us to
		 * make sure everything was done.
		 */
		if (ret == -EINVAL)
			ret = 0;
900
	} else {
901
		ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
902 903
	}

904
	drm_gem_object_unreference(&obj->base);
905
unlock:
906 907 908 909 910 911 912 913 914
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Called when user space has done writes to this buffer
 */
int
i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
915
			 struct drm_file *file)
916 917
{
	struct drm_i915_gem_sw_finish *args = data;
918
	struct drm_i915_gem_object *obj;
919 920 921 922 923
	int ret = 0;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

924
	ret = i915_mutex_lock_interruptible(dev);
925
	if (ret)
926
		return ret;
927

928
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
929
	if (&obj->base == NULL) {
930 931
		ret = -ENOENT;
		goto unlock;
932 933 934
	}

	/* Pinned buffers may be scanout, so flush the cache */
935
	if (obj->pin_count)
936 937
		i915_gem_object_flush_cpu_write_domain(obj);

938
	drm_gem_object_unreference(&obj->base);
939
unlock:
940 941 942 943 944 945 946 947 948 949 950 951 952
	mutex_unlock(&dev->struct_mutex);
	return ret;
}

/**
 * Maps the contents of an object, returning the address it is mapped
 * into.
 *
 * While the mapping holds a reference on the contents of the object, it doesn't
 * imply a ref on the object itself.
 */
int
i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
953
		    struct drm_file *file)
954 955 956 957 958 959 960 961
{
	struct drm_i915_gem_mmap *args = data;
	struct drm_gem_object *obj;
	unsigned long addr;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

962
	obj = drm_gem_object_lookup(dev, file, args->handle);
963
	if (obj == NULL)
964
		return -ENOENT;
965 966 967 968 969 970

	down_write(&current->mm->mmap_sem);
	addr = do_mmap(obj->filp, 0, args->size,
		       PROT_READ | PROT_WRITE, MAP_SHARED,
		       args->offset);
	up_write(&current->mm->mmap_sem);
971
	drm_gem_object_unreference_unlocked(obj);
972 973 974 975 976 977 978 979
	if (IS_ERR((void *)addr))
		return addr;

	args->addr_ptr = (uint64_t) addr;

	return 0;
}

980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997
/**
 * i915_gem_fault - fault a page into the GTT
 * vma: VMA in question
 * vmf: fault info
 *
 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
 * from userspace.  The fault handler takes care of binding the object to
 * the GTT (if needed), allocating and programming a fence register (again,
 * only if needed based on whether the old reg is still valid or the object
 * is tiled) and inserting a new PTE into the faulting process.
 *
 * Note that the faulting process may involve evicting existing objects
 * from the GTT and/or fence registers to make room.  So performance may
 * suffer if the GTT working set is large or there are few fence registers
 * left.
 */
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
{
998 999
	struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
	struct drm_device *dev = obj->base.dev;
1000
	drm_i915_private_t *dev_priv = dev->dev_private;
1001 1002 1003
	pgoff_t page_offset;
	unsigned long pfn;
	int ret = 0;
1004
	bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1005 1006 1007 1008 1009

	/* We don't use vmf->pgoff since that has the fake offset */
	page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
		PAGE_SHIFT;

1010 1011 1012
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		goto out;
1013

C
Chris Wilson 已提交
1014 1015
	trace_i915_gem_object_fault(obj, page_offset, true, write);

1016
	/* Now bind it into the GTT if needed */
1017 1018 1019 1020
	if (!obj->map_and_fenceable) {
		ret = i915_gem_object_unbind(obj);
		if (ret)
			goto unlock;
1021
	}
1022
	if (!obj->gtt_space) {
1023
		ret = i915_gem_object_bind_to_gtt(obj, 0, true);
1024 1025
		if (ret)
			goto unlock;
1026

1027 1028 1029 1030
		ret = i915_gem_object_set_to_gtt_domain(obj, write);
		if (ret)
			goto unlock;
	}
1031

1032 1033 1034
	if (!obj->has_global_gtt_mapping)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

1035 1036 1037
	if (obj->tiling_mode == I915_TILING_NONE)
		ret = i915_gem_object_put_fence(obj);
	else
1038
		ret = i915_gem_object_get_fence(obj, NULL);
1039 1040
	if (ret)
		goto unlock;
1041

1042 1043
	if (i915_gem_object_is_inactive(obj))
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1044

1045 1046
	obj->fault_mappable = true;

1047
	pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
1048 1049 1050 1051
		page_offset;

	/* Finally, remap it using the new GTT offset */
	ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
1052
unlock:
1053
	mutex_unlock(&dev->struct_mutex);
1054
out:
1055
	switch (ret) {
1056
	case -EIO:
1057
	case -EAGAIN:
1058 1059 1060 1061 1062 1063 1064
		/* Give the error handler a chance to run and move the
		 * objects off the GPU active list. Next time we service the
		 * fault, we should be able to transition the page into the
		 * GTT without touching the GPU (and so avoid further
		 * EIO/EGAIN). If the GPU is wedged, then there is no issue
		 * with coherency, just lost writes.
		 */
1065
		set_need_resched();
1066 1067
	case 0:
	case -ERESTARTSYS:
1068
	case -EINTR:
1069
		return VM_FAULT_NOPAGE;
1070 1071 1072
	case -ENOMEM:
		return VM_FAULT_OOM;
	default:
1073
		return VM_FAULT_SIGBUS;
1074 1075 1076
	}
}

1077 1078 1079 1080
/**
 * i915_gem_release_mmap - remove physical page mappings
 * @obj: obj in question
 *
1081
 * Preserve the reservation of the mmapping with the DRM core code, but
1082 1083 1084 1085 1086 1087 1088 1089 1090
 * relinquish ownership of the pages back to the system.
 *
 * It is vital that we remove the page mapping if we have mapped a tiled
 * object through the GTT and then lose the fence register due to
 * resource pressure. Similarly if the object has been moved out of the
 * aperture, than pages mapped into userspace must be revoked. Removing the
 * mapping will then trigger a page fault on the next user access, allowing
 * fixup by i915_gem_fault().
 */
1091
void
1092
i915_gem_release_mmap(struct drm_i915_gem_object *obj)
1093
{
1094 1095
	if (!obj->fault_mappable)
		return;
1096

1097 1098 1099 1100
	if (obj->base.dev->dev_mapping)
		unmap_mapping_range(obj->base.dev->dev_mapping,
				    (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
				    obj->base.size, 1);
1101

1102
	obj->fault_mappable = false;
1103 1104
}

1105
static uint32_t
1106
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
1107
{
1108
	uint32_t gtt_size;
1109 1110

	if (INTEL_INFO(dev)->gen >= 4 ||
1111 1112
	    tiling_mode == I915_TILING_NONE)
		return size;
1113 1114 1115

	/* Previous chips need a power-of-two fence region when tiling */
	if (INTEL_INFO(dev)->gen == 3)
1116
		gtt_size = 1024*1024;
1117
	else
1118
		gtt_size = 512*1024;
1119

1120 1121
	while (gtt_size < size)
		gtt_size <<= 1;
1122

1123
	return gtt_size;
1124 1125
}

1126 1127 1128 1129 1130
/**
 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
 * @obj: object to check
 *
 * Return the required GTT alignment for an object, taking into account
1131
 * potential fence register mapping.
1132 1133
 */
static uint32_t
1134 1135 1136
i915_gem_get_gtt_alignment(struct drm_device *dev,
			   uint32_t size,
			   int tiling_mode)
1137 1138 1139 1140 1141
{
	/*
	 * Minimum alignment is 4k (GTT page size), but might be greater
	 * if a fence register is needed for the object.
	 */
1142
	if (INTEL_INFO(dev)->gen >= 4 ||
1143
	    tiling_mode == I915_TILING_NONE)
1144 1145
		return 4096;

1146 1147 1148 1149
	/*
	 * Previous chips need to be aligned to the size of the smallest
	 * fence register that can contain the object.
	 */
1150
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1151 1152
}

1153 1154 1155
/**
 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
 *					 unfenced object
1156 1157 1158
 * @dev: the device
 * @size: size of the object
 * @tiling_mode: tiling mode of the object
1159 1160 1161 1162
 *
 * Return the required GTT alignment for an object, only taking into account
 * unfenced tiled surface requirements.
 */
1163
uint32_t
1164 1165 1166
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode)
1167 1168 1169 1170 1171
{
	/*
	 * Minimum alignment is 4k (GTT page size) for sane hw.
	 */
	if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
1172
	    tiling_mode == I915_TILING_NONE)
1173 1174
		return 4096;

1175 1176 1177
	/* Previous hardware however needs to be aligned to a power-of-two
	 * tile height. The simplest method for determining this is to reuse
	 * the power-of-tile object size.
1178
	 */
1179
	return i915_gem_get_gtt_size(dev, size, tiling_mode);
1180 1181
}

1182
int
1183 1184 1185 1186
i915_gem_mmap_gtt(struct drm_file *file,
		  struct drm_device *dev,
		  uint32_t handle,
		  uint64_t *offset)
1187
{
1188
	struct drm_i915_private *dev_priv = dev->dev_private;
1189
	struct drm_i915_gem_object *obj;
1190 1191 1192 1193 1194
	int ret;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

1195
	ret = i915_mutex_lock_interruptible(dev);
1196
	if (ret)
1197
		return ret;
1198

1199
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
1200
	if (&obj->base == NULL) {
1201 1202 1203
		ret = -ENOENT;
		goto unlock;
	}
1204

1205
	if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
1206
		ret = -E2BIG;
1207
		goto out;
1208 1209
	}

1210
	if (obj->madv != I915_MADV_WILLNEED) {
1211
		DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1212 1213
		ret = -EINVAL;
		goto out;
1214 1215
	}

1216
	if (!obj->base.map_list.map) {
1217
		ret = drm_gem_create_mmap_offset(&obj->base);
1218 1219
		if (ret)
			goto out;
1220 1221
	}

1222
	*offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
1223

1224
out:
1225
	drm_gem_object_unreference(&obj->base);
1226
unlock:
1227
	mutex_unlock(&dev->struct_mutex);
1228
	return ret;
1229 1230
}

1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
/**
 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
 * @dev: DRM device
 * @data: GTT mapping ioctl data
 * @file: GEM object info
 *
 * Simply returns the fake offset to userspace so it can mmap it.
 * The mmap call will end up in drm_gem_mmap(), which will set things
 * up so we can get faults in the handler above.
 *
 * The fault handler will take care of binding the object into the GTT
 * (since it may have been evicted to make room for something), allocating
 * a fence register, and mapping the appropriate aperture address into
 * userspace.
 */
int
i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file)
{
	struct drm_i915_gem_mmap_gtt *args = data;

	if (!(dev->driver->driver_features & DRIVER_GEM))
		return -ENODEV;

	return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
}


1259
static int
1260
i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
			      gfp_t gfpmask)
{
	int page_count, i;
	struct address_space *mapping;
	struct inode *inode;
	struct page *page;

	/* Get the list of pages out of our struct file.  They'll be pinned
	 * at this point until we release them.
	 */
1271 1272 1273 1274
	page_count = obj->base.size / PAGE_SIZE;
	BUG_ON(obj->pages != NULL);
	obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
	if (obj->pages == NULL)
1275 1276
		return -ENOMEM;

1277
	inode = obj->base.filp->f_path.dentry->d_inode;
1278
	mapping = inode->i_mapping;
1279 1280
	gfpmask |= mapping_gfp_mask(mapping);

1281
	for (i = 0; i < page_count; i++) {
1282
		page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
1283 1284 1285
		if (IS_ERR(page))
			goto err_pages;

1286
		obj->pages[i] = page;
1287 1288
	}

1289
	if (i915_gem_object_needs_bit17_swizzle(obj))
1290 1291 1292 1293 1294 1295
		i915_gem_object_do_bit_17_swizzle(obj);

	return 0;

err_pages:
	while (i--)
1296
		page_cache_release(obj->pages[i]);
1297

1298 1299
	drm_free_large(obj->pages);
	obj->pages = NULL;
1300 1301 1302
	return PTR_ERR(page);
}

1303
static void
1304
i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
1305
{
1306
	int page_count = obj->base.size / PAGE_SIZE;
1307 1308
	int i;

1309
	BUG_ON(obj->madv == __I915_MADV_PURGED);
1310

1311
	if (i915_gem_object_needs_bit17_swizzle(obj))
1312 1313
		i915_gem_object_save_bit_17_swizzle(obj);

1314 1315
	if (obj->madv == I915_MADV_DONTNEED)
		obj->dirty = 0;
1316 1317

	for (i = 0; i < page_count; i++) {
1318 1319
		if (obj->dirty)
			set_page_dirty(obj->pages[i]);
1320

1321 1322
		if (obj->madv == I915_MADV_WILLNEED)
			mark_page_accessed(obj->pages[i]);
1323

1324
		page_cache_release(obj->pages[i]);
1325
	}
1326
	obj->dirty = 0;
1327

1328 1329
	drm_free_large(obj->pages);
	obj->pages = NULL;
1330 1331
}

1332
void
1333
i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1334 1335
			       struct intel_ring_buffer *ring,
			       u32 seqno)
1336
{
1337
	struct drm_device *dev = obj->base.dev;
1338
	struct drm_i915_private *dev_priv = dev->dev_private;
1339

1340
	BUG_ON(ring == NULL);
1341
	obj->ring = ring;
1342 1343

	/* Add a reference if we're newly entering the active list. */
1344 1345 1346
	if (!obj->active) {
		drm_gem_object_reference(&obj->base);
		obj->active = 1;
1347
	}
1348

1349
	/* Move from whatever list we were on to the tail of execution. */
1350 1351
	list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
	list_move_tail(&obj->ring_list, &ring->active_list);
1352

1353
	obj->last_rendering_seqno = seqno;
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371
	if (obj->fenced_gpu_access) {
		struct drm_i915_fence_reg *reg;

		BUG_ON(obj->fence_reg == I915_FENCE_REG_NONE);

		obj->last_fenced_seqno = seqno;
		obj->last_fenced_ring = ring;

		reg = &dev_priv->fence_regs[obj->fence_reg];
		list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
	}
}

static void
i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
{
	list_del_init(&obj->ring_list);
	obj->last_rendering_seqno = 0;
1372 1373
}

1374
static void
1375
i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
1376
{
1377
	struct drm_device *dev = obj->base.dev;
1378 1379
	drm_i915_private_t *dev_priv = dev->dev_private;

1380 1381
	BUG_ON(!obj->active);
	list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404

	i915_gem_object_move_off_active(obj);
}

static void
i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
{
	struct drm_device *dev = obj->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (obj->pin_count != 0)
		list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
	else
		list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);

	BUG_ON(!list_empty(&obj->gpu_write_list));
	BUG_ON(!obj->active);
	obj->ring = NULL;

	i915_gem_object_move_off_active(obj);
	obj->fenced_gpu_access = false;

	obj->active = 0;
1405
	obj->pending_gpu_write = false;
1406 1407 1408
	drm_gem_object_unreference(&obj->base);

	WARN_ON(i915_verify_lists(dev));
1409
}
1410

1411 1412
/* Immediately discard the backing storage */
static void
1413
i915_gem_object_truncate(struct drm_i915_gem_object *obj)
1414
{
C
Chris Wilson 已提交
1415
	struct inode *inode;
1416

1417 1418 1419
	/* Our goal here is to return as much of the memory as
	 * is possible back to the system as we are called from OOM.
	 * To do this we must instruct the shmfs to drop all of its
1420
	 * backing pages, *now*.
1421
	 */
1422
	inode = obj->base.filp->f_path.dentry->d_inode;
1423
	shmem_truncate_range(inode, 0, (loff_t)-1);
C
Chris Wilson 已提交
1424

1425 1426 1427
	if (obj->base.map_list.map)
		drm_gem_free_mmap_offset(&obj->base);

1428
	obj->madv = __I915_MADV_PURGED;
1429 1430 1431
}

static inline int
1432
i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
1433
{
1434
	return obj->madv == I915_MADV_DONTNEED;
1435 1436
}

1437
static void
C
Chris Wilson 已提交
1438 1439
i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
			       uint32_t flush_domains)
1440
{
1441
	struct drm_i915_gem_object *obj, *next;
1442

1443
	list_for_each_entry_safe(obj, next,
1444
				 &ring->gpu_write_list,
1445
				 gpu_write_list) {
1446 1447
		if (obj->base.write_domain & flush_domains) {
			uint32_t old_write_domain = obj->base.write_domain;
1448

1449 1450
			obj->base.write_domain = 0;
			list_del_init(&obj->gpu_write_list);
1451
			i915_gem_object_move_to_active(obj, ring,
C
Chris Wilson 已提交
1452
						       i915_gem_next_request_seqno(ring));
1453 1454

			trace_i915_gem_object_change_domain(obj,
1455
							    obj->base.read_domains,
1456 1457 1458 1459
							    old_write_domain);
		}
	}
}
1460

1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482
static u32
i915_gem_get_seqno(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	u32 seqno = dev_priv->next_seqno;

	/* reserve 0 for non-seqno */
	if (++dev_priv->next_seqno == 0)
		dev_priv->next_seqno = 1;

	return seqno;
}

u32
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
{
	if (ring->outstanding_lazy_request == 0)
		ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);

	return ring->outstanding_lazy_request;
}

1483
int
C
Chris Wilson 已提交
1484
i915_add_request(struct intel_ring_buffer *ring,
1485
		 struct drm_file *file,
C
Chris Wilson 已提交
1486
		 struct drm_i915_gem_request *request)
1487
{
C
Chris Wilson 已提交
1488
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1489
	uint32_t seqno;
1490
	u32 request_ring_position;
1491
	int was_empty;
1492 1493 1494
	int ret;

	BUG_ON(request == NULL);
1495
	seqno = i915_gem_next_request_seqno(ring);
1496

1497 1498 1499 1500 1501 1502 1503
	/* Record the position of the start of the request so that
	 * should we detect the updated seqno part-way through the
	 * GPU processing the request, we never over-estimate the
	 * position of the head.
	 */
	request_ring_position = intel_ring_get_tail(ring);

1504 1505 1506
	ret = ring->add_request(ring, &seqno);
	if (ret)
	    return ret;
1507

C
Chris Wilson 已提交
1508
	trace_i915_gem_request_add(ring, seqno);
1509 1510

	request->seqno = seqno;
1511
	request->ring = ring;
1512
	request->tail = request_ring_position;
1513
	request->emitted_jiffies = jiffies;
1514 1515 1516
	was_empty = list_empty(&ring->request_list);
	list_add_tail(&request->list, &ring->request_list);

C
Chris Wilson 已提交
1517 1518 1519
	if (file) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

1520
		spin_lock(&file_priv->mm.lock);
1521
		request->file_priv = file_priv;
1522
		list_add_tail(&request->client_list,
1523
			      &file_priv->mm.request_list);
1524
		spin_unlock(&file_priv->mm.lock);
1525
	}
1526

1527
	ring->outstanding_lazy_request = 0;
C
Chris Wilson 已提交
1528

B
Ben Gamari 已提交
1529
	if (!dev_priv->mm.suspended) {
1530 1531 1532 1533 1534
		if (i915_enable_hangcheck) {
			mod_timer(&dev_priv->hangcheck_timer,
				  jiffies +
				  msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
		}
B
Ben Gamari 已提交
1535
		if (was_empty)
1536 1537
			queue_delayed_work(dev_priv->wq,
					   &dev_priv->mm.retire_work, HZ);
B
Ben Gamari 已提交
1538
	}
1539
	return 0;
1540 1541
}

1542 1543
static inline void
i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1544
{
1545
	struct drm_i915_file_private *file_priv = request->file_priv;
1546

1547 1548
	if (!file_priv)
		return;
C
Chris Wilson 已提交
1549

1550
	spin_lock(&file_priv->mm.lock);
1551 1552 1553 1554
	if (request->file_priv) {
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
1555
	spin_unlock(&file_priv->mm.lock);
1556 1557
}

1558 1559
static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
				      struct intel_ring_buffer *ring)
1560
{
1561 1562
	while (!list_empty(&ring->request_list)) {
		struct drm_i915_gem_request *request;
1563

1564 1565 1566
		request = list_first_entry(&ring->request_list,
					   struct drm_i915_gem_request,
					   list);
1567

1568
		list_del(&request->list);
1569
		i915_gem_request_remove_from_client(request);
1570 1571
		kfree(request);
	}
1572

1573
	while (!list_empty(&ring->active_list)) {
1574
		struct drm_i915_gem_object *obj;
1575

1576 1577 1578
		obj = list_first_entry(&ring->active_list,
				       struct drm_i915_gem_object,
				       ring_list);
1579

1580 1581 1582
		obj->base.write_domain = 0;
		list_del_init(&obj->gpu_write_list);
		i915_gem_object_move_to_inactive(obj);
1583 1584 1585
	}
}

1586 1587 1588 1589 1590
static void i915_gem_reset_fences(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

1591
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
1592
		struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
1593 1594 1595 1596 1597 1598 1599 1600
		struct drm_i915_gem_object *obj = reg->obj;

		if (!obj)
			continue;

		if (obj->tiling_mode)
			i915_gem_release_mmap(obj);

1601 1602 1603 1604 1605
		reg->obj->fence_reg = I915_FENCE_REG_NONE;
		reg->obj->fenced_gpu_access = false;
		reg->obj->last_fenced_seqno = 0;
		reg->obj->last_fenced_ring = NULL;
		i915_gem_clear_fence_reg(dev, reg);
1606 1607 1608
	}
}

1609
void i915_gem_reset(struct drm_device *dev)
1610
{
1611
	struct drm_i915_private *dev_priv = dev->dev_private;
1612
	struct drm_i915_gem_object *obj;
1613
	int i;
1614

1615 1616
	for (i = 0; i < I915_NUM_RINGS; i++)
		i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
1617 1618 1619 1620 1621 1622

	/* Remove anything from the flushing lists. The GPU cache is likely
	 * to be lost on reset along with the data, so simply move the
	 * lost bo to the inactive list.
	 */
	while (!list_empty(&dev_priv->mm.flushing_list)) {
1623
		obj = list_first_entry(&dev_priv->mm.flushing_list,
1624 1625
				      struct drm_i915_gem_object,
				      mm_list);
1626

1627 1628 1629
		obj->base.write_domain = 0;
		list_del_init(&obj->gpu_write_list);
		i915_gem_object_move_to_inactive(obj);
1630 1631 1632 1633 1634
	}

	/* Move everything out of the GPU domains to ensure we do any
	 * necessary invalidation upon reuse.
	 */
1635
	list_for_each_entry(obj,
1636
			    &dev_priv->mm.inactive_list,
1637
			    mm_list)
1638
	{
1639
		obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
1640
	}
1641 1642

	/* The fence registers are invalidated so clear them out */
1643
	i915_gem_reset_fences(dev);
1644 1645 1646 1647 1648
}

/**
 * This function clears the request list as sequence numbers are passed.
 */
1649
void
C
Chris Wilson 已提交
1650
i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
1651 1652
{
	uint32_t seqno;
1653
	int i;
1654

C
Chris Wilson 已提交
1655
	if (list_empty(&ring->request_list))
1656 1657
		return;

C
Chris Wilson 已提交
1658
	WARN_ON(i915_verify_lists(ring->dev));
1659

1660
	seqno = ring->get_seqno(ring);
1661

1662
	for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
1663 1664 1665
		if (seqno >= ring->sync_seqno[i])
			ring->sync_seqno[i] = 0;

1666
	while (!list_empty(&ring->request_list)) {
1667 1668
		struct drm_i915_gem_request *request;

1669
		request = list_first_entry(&ring->request_list,
1670 1671 1672
					   struct drm_i915_gem_request,
					   list);

1673
		if (!i915_seqno_passed(seqno, request->seqno))
1674 1675
			break;

C
Chris Wilson 已提交
1676
		trace_i915_gem_request_retire(ring, request->seqno);
1677 1678 1679 1680 1681 1682
		/* We know the GPU must have read the request to have
		 * sent us the seqno + interrupt, so use the position
		 * of tail of the request to update the last known position
		 * of the GPU head.
		 */
		ring->last_retired_head = request->tail;
1683 1684

		list_del(&request->list);
1685
		i915_gem_request_remove_from_client(request);
1686 1687
		kfree(request);
	}
1688

1689 1690 1691 1692
	/* Move any buffers on the active list that are no longer referenced
	 * by the ringbuffer to the flushing/inactive lists as appropriate.
	 */
	while (!list_empty(&ring->active_list)) {
1693
		struct drm_i915_gem_object *obj;
1694

1695
		obj = list_first_entry(&ring->active_list,
1696 1697
				      struct drm_i915_gem_object,
				      ring_list);
1698

1699
		if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
1700
			break;
1701

1702
		if (obj->base.write_domain != 0)
1703 1704 1705
			i915_gem_object_move_to_flushing(obj);
		else
			i915_gem_object_move_to_inactive(obj);
1706
	}
1707

C
Chris Wilson 已提交
1708 1709
	if (unlikely(ring->trace_irq_seqno &&
		     i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
1710
		ring->irq_put(ring);
C
Chris Wilson 已提交
1711
		ring->trace_irq_seqno = 0;
1712
	}
1713

C
Chris Wilson 已提交
1714
	WARN_ON(i915_verify_lists(ring->dev));
1715 1716
}

1717 1718 1719 1720
void
i915_gem_retire_requests(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1721
	int i;
1722

1723
	if (!list_empty(&dev_priv->mm.deferred_free_list)) {
1724
	    struct drm_i915_gem_object *obj, *next;
1725 1726 1727 1728 1729 1730

	    /* We must be careful that during unbind() we do not
	     * accidentally infinitely recurse into retire requests.
	     * Currently:
	     *   retire -> free -> unbind -> wait -> retire_ring
	     */
1731
	    list_for_each_entry_safe(obj, next,
1732
				     &dev_priv->mm.deferred_free_list,
1733
				     mm_list)
1734
		    i915_gem_free_object_tail(obj);
1735 1736
	}

1737
	for (i = 0; i < I915_NUM_RINGS; i++)
C
Chris Wilson 已提交
1738
		i915_gem_retire_requests_ring(&dev_priv->ring[i]);
1739 1740
}

1741
static void
1742 1743 1744 1745
i915_gem_retire_work_handler(struct work_struct *work)
{
	drm_i915_private_t *dev_priv;
	struct drm_device *dev;
1746 1747
	bool idle;
	int i;
1748 1749 1750 1751 1752

	dev_priv = container_of(work, drm_i915_private_t,
				mm.retire_work.work);
	dev = dev_priv->dev;

1753 1754 1755 1756 1757 1758
	/* Come back later if the device is busy... */
	if (!mutex_trylock(&dev->struct_mutex)) {
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
		return;
	}

1759
	i915_gem_retire_requests(dev);
1760

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771
	/* Send a periodic flush down the ring so we don't hold onto GEM
	 * objects indefinitely.
	 */
	idle = true;
	for (i = 0; i < I915_NUM_RINGS; i++) {
		struct intel_ring_buffer *ring = &dev_priv->ring[i];

		if (!list_empty(&ring->gpu_write_list)) {
			struct drm_i915_gem_request *request;
			int ret;

C
Chris Wilson 已提交
1772 1773
			ret = i915_gem_flush_ring(ring,
						  0, I915_GEM_GPU_DOMAINS);
1774 1775
			request = kzalloc(sizeof(*request), GFP_KERNEL);
			if (ret || request == NULL ||
C
Chris Wilson 已提交
1776
			    i915_add_request(ring, NULL, request))
1777 1778 1779 1780 1781 1782 1783
			    kfree(request);
		}

		idle &= list_empty(&ring->request_list);
	}

	if (!dev_priv->mm.suspended && !idle)
1784
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1785

1786 1787 1788
	mutex_unlock(&dev->struct_mutex);
}

C
Chris Wilson 已提交
1789 1790 1791 1792
/**
 * Waits for a sequence number to be signaled, and cleans up the
 * request and object lists appropriately for that event.
 */
1793
int
C
Chris Wilson 已提交
1794
i915_wait_request(struct intel_ring_buffer *ring,
1795 1796
		  uint32_t seqno,
		  bool do_retire)
1797
{
C
Chris Wilson 已提交
1798
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1799
	u32 ier;
1800 1801 1802 1803
	int ret = 0;

	BUG_ON(seqno == 0);

1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
	if (atomic_read(&dev_priv->mm.wedged)) {
		struct completion *x = &dev_priv->error_completion;
		bool recovery_complete;
		unsigned long flags;

		/* Give the error handler a chance to run. */
		spin_lock_irqsave(&x->wait.lock, flags);
		recovery_complete = x->done > 0;
		spin_unlock_irqrestore(&x->wait.lock, flags);

		return recovery_complete ? -EIO : -EAGAIN;
	}
1816

1817
	if (seqno == ring->outstanding_lazy_request) {
1818 1819 1820 1821
		struct drm_i915_gem_request *request;

		request = kzalloc(sizeof(*request), GFP_KERNEL);
		if (request == NULL)
1822
			return -ENOMEM;
1823

C
Chris Wilson 已提交
1824
		ret = i915_add_request(ring, NULL, request);
1825 1826 1827 1828 1829 1830
		if (ret) {
			kfree(request);
			return ret;
		}

		seqno = request->seqno;
1831
	}
1832

1833
	if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
C
Chris Wilson 已提交
1834
		if (HAS_PCH_SPLIT(ring->dev))
1835 1836 1837
			ier = I915_READ(DEIER) | I915_READ(GTIER);
		else
			ier = I915_READ(IER);
1838 1839 1840
		if (!ier) {
			DRM_ERROR("something (likely vbetool) disabled "
				  "interrupts, re-enabling\n");
1841 1842
			ring->dev->driver->irq_preinstall(ring->dev);
			ring->dev->driver->irq_postinstall(ring->dev);
1843 1844
		}

C
Chris Wilson 已提交
1845
		trace_i915_gem_request_wait_begin(ring, seqno);
C
Chris Wilson 已提交
1846

1847
		ring->waiting_seqno = seqno;
1848
		if (ring->irq_get(ring)) {
1849
			if (dev_priv->mm.interruptible)
1850 1851 1852 1853 1854 1855 1856 1857 1858
				ret = wait_event_interruptible(ring->irq_queue,
							       i915_seqno_passed(ring->get_seqno(ring), seqno)
							       || atomic_read(&dev_priv->mm.wedged));
			else
				wait_event(ring->irq_queue,
					   i915_seqno_passed(ring->get_seqno(ring), seqno)
					   || atomic_read(&dev_priv->mm.wedged));

			ring->irq_put(ring);
1859 1860 1861
		} else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
							     seqno) ||
					   atomic_read(&dev_priv->mm.wedged), 3000))
1862
			ret = -EBUSY;
1863
		ring->waiting_seqno = 0;
C
Chris Wilson 已提交
1864

C
Chris Wilson 已提交
1865
		trace_i915_gem_request_wait_end(ring, seqno);
1866
	}
1867
	if (atomic_read(&dev_priv->mm.wedged))
1868
		ret = -EAGAIN;
1869 1870 1871 1872 1873 1874

	/* Directly dispatch request retiring.  While we have the work queue
	 * to handle this, the waiter on a request often wants an associated
	 * buffer to have made it to the inactive list, and we would need
	 * a separate wait queue to handle that.
	 */
1875
	if (ret == 0 && do_retire)
C
Chris Wilson 已提交
1876
		i915_gem_retire_requests_ring(ring);
1877 1878 1879 1880 1881 1882 1883 1884

	return ret;
}

/**
 * Ensures that all rendering to the object has completed and the object is
 * safe to unbind from the GTT or access from the CPU.
 */
1885
int
1886
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
1887 1888 1889
{
	int ret;

1890 1891
	/* This function only exists to support waiting for existing rendering,
	 * not for emitting required flushes.
1892
	 */
1893
	BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
1894 1895 1896 1897

	/* If there is rendering queued on the buffer being evicted, wait for
	 * it.
	 */
1898
	if (obj->active) {
1899 1900
		ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
					true);
1901
		if (ret)
1902 1903 1904 1905 1906 1907
			return ret;
	}

	return 0;
}

1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
{
	u32 old_write_domain, old_read_domains;

	/* Act a barrier for all accesses through the GTT */
	mb();

	/* Force a pagefault for domain tracking on next user access */
	i915_gem_release_mmap(obj);

1918 1919 1920
	if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
		return;

1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
	old_read_domains = obj->base.read_domains;
	old_write_domain = obj->base.write_domain;

	obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
	obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);
}

1932 1933 1934
/**
 * Unbinds an object from the GTT aperture.
 */
1935
int
1936
i915_gem_object_unbind(struct drm_i915_gem_object *obj)
1937
{
1938
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1939 1940
	int ret = 0;

1941
	if (obj->gtt_space == NULL)
1942 1943
		return 0;

1944
	if (obj->pin_count != 0) {
1945 1946 1947 1948
		DRM_ERROR("Attempting to unbind pinned buffer\n");
		return -EINVAL;
	}

1949 1950 1951 1952 1953 1954 1955 1956
	ret = i915_gem_object_finish_gpu(obj);
	if (ret == -ERESTARTSYS)
		return ret;
	/* Continue on if we fail due to EIO, the GPU is hung so we
	 * should be safe and we need to cleanup or else we might
	 * cause memory corruption through use-after-free.
	 */

1957
	i915_gem_object_finish_gtt(obj);
1958

1959 1960
	/* Move the object to the CPU domain to ensure that
	 * any possible CPU writes while it's not in the GTT
1961
	 * are flushed when we go to remap it.
1962
	 */
1963 1964
	if (ret == 0)
		ret = i915_gem_object_set_to_cpu_domain(obj, 1);
1965
	if (ret == -ERESTARTSYS)
1966
		return ret;
1967
	if (ret) {
1968 1969 1970
		/* In the event of a disaster, abandon all caches and
		 * hope for the best.
		 */
1971
		i915_gem_clflush_object(obj);
1972
		obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
1973
	}
1974

1975
	/* release the fence reg _after_ flushing */
1976 1977 1978
	ret = i915_gem_object_put_fence(obj);
	if (ret == -ERESTARTSYS)
		return ret;
1979

C
Chris Wilson 已提交
1980 1981
	trace_i915_gem_object_unbind(obj);

1982 1983
	if (obj->has_global_gtt_mapping)
		i915_gem_gtt_unbind_object(obj);
1984 1985 1986 1987
	if (obj->has_aliasing_ppgtt_mapping) {
		i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
		obj->has_aliasing_ppgtt_mapping = 0;
	}
1988
	i915_gem_gtt_finish_object(obj);
1989

1990
	i915_gem_object_put_pages_gtt(obj);
1991

1992
	list_del_init(&obj->gtt_list);
1993
	list_del_init(&obj->mm_list);
1994
	/* Avoid an unnecessary call to unbind on rebind. */
1995
	obj->map_and_fenceable = true;
1996

1997 1998 1999
	drm_mm_put_block(obj->gtt_space);
	obj->gtt_space = NULL;
	obj->gtt_offset = 0;
2000

2001
	if (i915_gem_object_is_purgeable(obj))
2002 2003
		i915_gem_object_truncate(obj);

2004
	return ret;
2005 2006
}

2007
int
C
Chris Wilson 已提交
2008
i915_gem_flush_ring(struct intel_ring_buffer *ring,
2009 2010 2011
		    uint32_t invalidate_domains,
		    uint32_t flush_domains)
{
2012 2013
	int ret;

2014 2015 2016
	if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
		return 0;

C
Chris Wilson 已提交
2017 2018
	trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);

2019 2020 2021 2022
	ret = ring->flush(ring, invalidate_domains, flush_domains);
	if (ret)
		return ret;

2023 2024 2025
	if (flush_domains & I915_GEM_GPU_DOMAINS)
		i915_gem_process_flushing_list(ring, flush_domains);

2026
	return 0;
2027 2028
}

2029
static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
2030
{
2031 2032
	int ret;

2033
	if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
2034 2035
		return 0;

2036
	if (!list_empty(&ring->gpu_write_list)) {
C
Chris Wilson 已提交
2037
		ret = i915_gem_flush_ring(ring,
2038
				    I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
2039 2040 2041 2042
		if (ret)
			return ret;
	}

2043 2044
	return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
				 do_retire);
2045 2046
}

2047
int i915_gpu_idle(struct drm_device *dev, bool do_retire)
2048 2049
{
	drm_i915_private_t *dev_priv = dev->dev_private;
2050
	int ret, i;
2051 2052

	/* Flush everything onto the inactive list. */
2053
	for (i = 0; i < I915_NUM_RINGS; i++) {
2054
		ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
2055 2056 2057
		if (ret)
			return ret;
	}
2058

2059
	return 0;
2060 2061
}

2062 2063
static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
				       struct intel_ring_buffer *pipelined)
2064
{
2065
	struct drm_device *dev = obj->base.dev;
2066
	drm_i915_private_t *dev_priv = dev->dev_private;
2067 2068
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2069 2070
	uint64_t val;

2071
	val = (uint64_t)((obj->gtt_offset + size - 4096) &
2072
			 0xfffff000) << 32;
2073 2074
	val |= obj->gtt_offset & 0xfffff000;
	val |= (uint64_t)((obj->stride / 128) - 1) <<
2075 2076
		SANDYBRIDGE_FENCE_PITCH_SHIFT;

2077
	if (obj->tiling_mode == I915_TILING_Y)
2078 2079 2080
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 6);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
		intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
		intel_ring_emit(pipelined, (u32)val);
		intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
		intel_ring_emit(pipelined, (u32)(val >> 32));
		intel_ring_advance(pipelined);
	} else
		I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);

	return 0;
2097 2098
}

2099 2100
static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2101
{
2102
	struct drm_device *dev = obj->base.dev;
2103
	drm_i915_private_t *dev_priv = dev->dev_private;
2104 2105
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2106 2107
	uint64_t val;

2108
	val = (uint64_t)((obj->gtt_offset + size - 4096) &
2109
		    0xfffff000) << 32;
2110 2111 2112
	val |= obj->gtt_offset & 0xfffff000;
	val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
	if (obj->tiling_mode == I915_TILING_Y)
2113 2114 2115
		val |= 1 << I965_FENCE_TILING_Y_SHIFT;
	val |= I965_FENCE_REG_VALID;

2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 6);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
		intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
		intel_ring_emit(pipelined, (u32)val);
		intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
		intel_ring_emit(pipelined, (u32)(val >> 32));
		intel_ring_advance(pipelined);
	} else
		I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);

	return 0;
2132 2133
}

2134 2135
static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2136
{
2137
	struct drm_device *dev = obj->base.dev;
2138
	drm_i915_private_t *dev_priv = dev->dev_private;
2139
	u32 size = obj->gtt_space->size;
2140
	u32 fence_reg, val, pitch_val;
2141
	int tile_width;
2142

2143 2144 2145 2146 2147 2148
	if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
		 (size & -size) != size ||
		 (obj->gtt_offset & (size - 1)),
		 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
		 obj->gtt_offset, obj->map_and_fenceable, size))
		return -EINVAL;
2149

2150
	if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
2151
		tile_width = 128;
2152
	else
2153 2154 2155
		tile_width = 512;

	/* Note: pitch better be a power of two tile widths */
2156
	pitch_val = obj->stride / tile_width;
2157
	pitch_val = ffs(pitch_val) - 1;
2158

2159 2160
	val = obj->gtt_offset;
	if (obj->tiling_mode == I915_TILING_Y)
2161
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2162
	val |= I915_FENCE_SIZE_BITS(size);
2163 2164 2165
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

2166
	fence_reg = obj->fence_reg;
2167 2168
	if (fence_reg < 8)
		fence_reg = FENCE_REG_830_0 + fence_reg * 4;
2169
	else
2170
		fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185

	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 4);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(pipelined, fence_reg);
		intel_ring_emit(pipelined, val);
		intel_ring_advance(pipelined);
	} else
		I915_WRITE(fence_reg, val);

	return 0;
2186 2187
}

2188 2189
static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
				struct intel_ring_buffer *pipelined)
2190
{
2191
	struct drm_device *dev = obj->base.dev;
2192
	drm_i915_private_t *dev_priv = dev->dev_private;
2193 2194
	u32 size = obj->gtt_space->size;
	int regnum = obj->fence_reg;
2195 2196 2197
	uint32_t val;
	uint32_t pitch_val;

2198 2199 2200 2201 2202 2203
	if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
		 (size & -size) != size ||
		 (obj->gtt_offset & (size - 1)),
		 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
		 obj->gtt_offset, size))
		return -EINVAL;
2204

2205
	pitch_val = obj->stride / 128;
2206 2207
	pitch_val = ffs(pitch_val) - 1;

2208 2209
	val = obj->gtt_offset;
	if (obj->tiling_mode == I915_TILING_Y)
2210
		val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2211
	val |= I830_FENCE_SIZE_BITS(size);
2212 2213 2214
	val |= pitch_val << I830_FENCE_PITCH_SHIFT;
	val |= I830_FENCE_REG_VALID;

2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
	if (pipelined) {
		int ret = intel_ring_begin(pipelined, 4);
		if (ret)
			return ret;

		intel_ring_emit(pipelined, MI_NOOP);
		intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
		intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
		intel_ring_emit(pipelined, val);
		intel_ring_advance(pipelined);
	} else
		I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);

	return 0;
2229 2230
}

2231 2232 2233 2234 2235 2236 2237
static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	return i915_seqno_passed(ring->get_seqno(ring), seqno);
}

static int
i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
2238
			    struct intel_ring_buffer *pipelined)
2239 2240 2241 2242
{
	int ret;

	if (obj->fenced_gpu_access) {
2243
		if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
2244
			ret = i915_gem_flush_ring(obj->last_fenced_ring,
2245 2246 2247 2248
						  0, obj->base.write_domain);
			if (ret)
				return ret;
		}
2249 2250 2251 2252 2253 2254 2255

		obj->fenced_gpu_access = false;
	}

	if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
		if (!ring_passed_seqno(obj->last_fenced_ring,
				       obj->last_fenced_seqno)) {
C
Chris Wilson 已提交
2256
			ret = i915_wait_request(obj->last_fenced_ring,
2257 2258
						obj->last_fenced_seqno,
						true);
2259 2260 2261 2262 2263 2264 2265 2266
			if (ret)
				return ret;
		}

		obj->last_fenced_seqno = 0;
		obj->last_fenced_ring = NULL;
	}

2267 2268 2269 2270 2271 2272
	/* Ensure that all CPU reads are completed before installing a fence
	 * and all writes before removing the fence.
	 */
	if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
		mb();

2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	return 0;
}

int
i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
{
	int ret;

	if (obj->tiling_mode)
		i915_gem_release_mmap(obj);

2284
	ret = i915_gem_object_flush_fence(obj, NULL);
2285 2286 2287 2288 2289
	if (ret)
		return ret;

	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2290 2291

		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
		i915_gem_clear_fence_reg(obj->base.dev,
					 &dev_priv->fence_regs[obj->fence_reg]);

		obj->fence_reg = I915_FENCE_REG_NONE;
	}

	return 0;
}

static struct drm_i915_fence_reg *
i915_find_fence_reg(struct drm_device *dev,
		    struct intel_ring_buffer *pipelined)
2304 2305
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2306 2307
	struct drm_i915_fence_reg *reg, *first, *avail;
	int i;
2308 2309

	/* First try to find a free reg */
2310
	avail = NULL;
2311 2312 2313
	for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
		reg = &dev_priv->fence_regs[i];
		if (!reg->obj)
2314
			return reg;
2315

2316
		if (!reg->pin_count)
2317
			avail = reg;
2318 2319
	}

2320 2321
	if (avail == NULL)
		return NULL;
2322 2323

	/* None available, try to steal one or wait for a user to finish */
2324 2325
	avail = first = NULL;
	list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
2326
		if (reg->pin_count)
2327 2328
			continue;

2329 2330 2331 2332 2333 2334 2335 2336 2337
		if (first == NULL)
			first = reg;

		if (!pipelined ||
		    !reg->obj->last_fenced_ring ||
		    reg->obj->last_fenced_ring == pipelined) {
			avail = reg;
			break;
		}
2338 2339
	}

2340 2341
	if (avail == NULL)
		avail = first;
2342

2343
	return avail;
2344 2345
}

2346
/**
2347
 * i915_gem_object_get_fence - set up a fence reg for an object
2348
 * @obj: object to map through a fence reg
2349 2350
 * @pipelined: ring on which to queue the change, or NULL for CPU access
 * @interruptible: must we wait uninterruptibly for the register to retire?
2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
 *
 * When mapping objects through the GTT, userspace wants to be able to write
 * to them without having to worry about swizzling if the object is tiled.
 *
 * This function walks the fence regs looking for a free one for @obj,
 * stealing one if it can't find any.
 *
 * It then sets up the reg based on the object's properties: address, pitch
 * and tiling format.
 */
2361
int
2362
i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
2363
			  struct intel_ring_buffer *pipelined)
2364
{
2365
	struct drm_device *dev = obj->base.dev;
J
Jesse Barnes 已提交
2366
	struct drm_i915_private *dev_priv = dev->dev_private;
2367
	struct drm_i915_fence_reg *reg;
2368
	int ret;
2369

2370 2371 2372
	/* XXX disable pipelining. There are bugs. Shocking. */
	pipelined = NULL;

2373
	/* Just update our place in the LRU if our fence is getting reused. */
2374 2375
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		reg = &dev_priv->fence_regs[obj->fence_reg];
2376
		list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2377

2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
		if (obj->tiling_changed) {
			ret = i915_gem_object_flush_fence(obj, pipelined);
			if (ret)
				return ret;

			if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
				pipelined = NULL;

			if (pipelined) {
				reg->setup_seqno =
					i915_gem_next_request_seqno(pipelined);
				obj->last_fenced_seqno = reg->setup_seqno;
				obj->last_fenced_ring = pipelined;
			}

			goto update;
		}
2395 2396 2397 2398 2399

		if (!pipelined) {
			if (reg->setup_seqno) {
				if (!ring_passed_seqno(obj->last_fenced_ring,
						       reg->setup_seqno)) {
C
Chris Wilson 已提交
2400
					ret = i915_wait_request(obj->last_fenced_ring,
2401 2402
								reg->setup_seqno,
								true);
2403 2404 2405 2406 2407 2408 2409 2410
					if (ret)
						return ret;
				}

				reg->setup_seqno = 0;
			}
		} else if (obj->last_fenced_ring &&
			   obj->last_fenced_ring != pipelined) {
2411
			ret = i915_gem_object_flush_fence(obj, pipelined);
2412 2413 2414 2415
			if (ret)
				return ret;
		}

2416 2417 2418
		return 0;
	}

2419 2420
	reg = i915_find_fence_reg(dev, pipelined);
	if (reg == NULL)
2421
		return -EDEADLK;
2422

2423
	ret = i915_gem_object_flush_fence(obj, pipelined);
2424
	if (ret)
2425
		return ret;
2426

2427 2428 2429 2430 2431 2432 2433 2434
	if (reg->obj) {
		struct drm_i915_gem_object *old = reg->obj;

		drm_gem_object_reference(&old->base);

		if (old->tiling_mode)
			i915_gem_release_mmap(old);

2435
		ret = i915_gem_object_flush_fence(old, pipelined);
2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446
		if (ret) {
			drm_gem_object_unreference(&old->base);
			return ret;
		}

		if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
			pipelined = NULL;

		old->fence_reg = I915_FENCE_REG_NONE;
		old->last_fenced_ring = pipelined;
		old->last_fenced_seqno =
C
Chris Wilson 已提交
2447
			pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
2448 2449 2450 2451

		drm_gem_object_unreference(&old->base);
	} else if (obj->last_fenced_seqno == 0)
		pipelined = NULL;
2452

2453
	reg->obj = obj;
2454 2455 2456
	list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
	obj->fence_reg = reg - dev_priv->fence_regs;
	obj->last_fenced_ring = pipelined;
2457

2458
	reg->setup_seqno =
C
Chris Wilson 已提交
2459
		pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
2460 2461 2462 2463
	obj->last_fenced_seqno = reg->setup_seqno;

update:
	obj->tiling_changed = false;
2464
	switch (INTEL_INFO(dev)->gen) {
2465
	case 7:
2466
	case 6:
2467
		ret = sandybridge_write_fence_reg(obj, pipelined);
2468 2469 2470
		break;
	case 5:
	case 4:
2471
		ret = i965_write_fence_reg(obj, pipelined);
2472 2473
		break;
	case 3:
2474
		ret = i915_write_fence_reg(obj, pipelined);
2475 2476
		break;
	case 2:
2477
		ret = i830_write_fence_reg(obj, pipelined);
2478 2479
		break;
	}
2480

2481
	return ret;
2482 2483 2484 2485 2486 2487 2488
}

/**
 * i915_gem_clear_fence_reg - clear out fence register info
 * @obj: object to clear
 *
 * Zeroes out the fence register itself and clears out the associated
2489
 * data structures in dev_priv and obj.
2490 2491
 */
static void
2492 2493
i915_gem_clear_fence_reg(struct drm_device *dev,
			 struct drm_i915_fence_reg *reg)
2494
{
J
Jesse Barnes 已提交
2495
	drm_i915_private_t *dev_priv = dev->dev_private;
2496
	uint32_t fence_reg = reg - dev_priv->fence_regs;
2497

2498
	switch (INTEL_INFO(dev)->gen) {
2499
	case 7:
2500
	case 6:
2501
		I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
2502 2503 2504
		break;
	case 5:
	case 4:
2505
		I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
2506 2507
		break;
	case 3:
2508 2509
		if (fence_reg >= 8)
			fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
2510
		else
2511
	case 2:
2512
			fence_reg = FENCE_REG_830_0 + fence_reg * 4;
2513 2514

		I915_WRITE(fence_reg, 0);
2515
		break;
2516
	}
2517

2518
	list_del_init(&reg->lru_list);
2519 2520
	reg->obj = NULL;
	reg->setup_seqno = 0;
2521
	reg->pin_count = 0;
2522 2523
}

2524 2525 2526 2527
/**
 * Finds free space in the GTT aperture and binds the object there.
 */
static int
2528
i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
2529
			    unsigned alignment,
2530
			    bool map_and_fenceable)
2531
{
2532
	struct drm_device *dev = obj->base.dev;
2533 2534
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_mm_node *free_space;
2535
	gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
2536
	u32 size, fence_size, fence_alignment, unfenced_alignment;
2537
	bool mappable, fenceable;
2538
	int ret;
2539

2540
	if (obj->madv != I915_MADV_WILLNEED) {
2541 2542 2543 2544
		DRM_ERROR("Attempting to bind a purgeable object\n");
		return -EINVAL;
	}

2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
	fence_size = i915_gem_get_gtt_size(dev,
					   obj->base.size,
					   obj->tiling_mode);
	fence_alignment = i915_gem_get_gtt_alignment(dev,
						     obj->base.size,
						     obj->tiling_mode);
	unfenced_alignment =
		i915_gem_get_unfenced_gtt_alignment(dev,
						    obj->base.size,
						    obj->tiling_mode);
2555

2556
	if (alignment == 0)
2557 2558
		alignment = map_and_fenceable ? fence_alignment :
						unfenced_alignment;
2559
	if (map_and_fenceable && alignment & (fence_alignment - 1)) {
2560 2561 2562 2563
		DRM_ERROR("Invalid object alignment requested %u\n", alignment);
		return -EINVAL;
	}

2564
	size = map_and_fenceable ? fence_size : obj->base.size;
2565

2566 2567 2568
	/* If the object is bigger than the entire aperture, reject it early
	 * before evicting everything in a vain attempt to find space.
	 */
2569
	if (obj->base.size >
2570
	    (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
2571 2572 2573 2574
		DRM_ERROR("Attempting to bind an object larger than the aperture\n");
		return -E2BIG;
	}

2575
 search_free:
2576
	if (map_and_fenceable)
2577 2578
		free_space =
			drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
2579
						    size, alignment, 0,
2580 2581 2582 2583
						    dev_priv->mm.gtt_mappable_end,
						    0);
	else
		free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2584
						size, alignment, 0);
2585 2586

	if (free_space != NULL) {
2587
		if (map_and_fenceable)
2588
			obj->gtt_space =
2589
				drm_mm_get_block_range_generic(free_space,
2590
							       size, alignment, 0,
2591 2592 2593
							       dev_priv->mm.gtt_mappable_end,
							       0);
		else
2594
			obj->gtt_space =
2595
				drm_mm_get_block(free_space, size, alignment);
2596
	}
2597
	if (obj->gtt_space == NULL) {
2598 2599 2600
		/* If the gtt is empty and we're still having trouble
		 * fitting our object in, we're out of memory.
		 */
2601 2602
		ret = i915_gem_evict_something(dev, size, alignment,
					       map_and_fenceable);
2603
		if (ret)
2604
			return ret;
2605

2606 2607 2608
		goto search_free;
	}

2609
	ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
2610
	if (ret) {
2611 2612
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
2613 2614

		if (ret == -ENOMEM) {
2615 2616
			/* first try to reclaim some memory by clearing the GTT */
			ret = i915_gem_evict_everything(dev, false);
2617 2618
			if (ret) {
				/* now try to shrink everyone else */
2619 2620 2621
				if (gfpmask) {
					gfpmask = 0;
					goto search_free;
2622 2623
				}

2624
				return -ENOMEM;
2625 2626 2627 2628 2629
			}

			goto search_free;
		}

2630 2631 2632
		return ret;
	}

2633
	ret = i915_gem_gtt_prepare_object(obj);
2634
	if (ret) {
2635
		i915_gem_object_put_pages_gtt(obj);
2636 2637
		drm_mm_put_block(obj->gtt_space);
		obj->gtt_space = NULL;
2638

2639
		if (i915_gem_evict_everything(dev, false))
2640 2641 2642
			return ret;

		goto search_free;
2643
	}
2644 2645 2646

	if (!dev_priv->mm.aliasing_ppgtt)
		i915_gem_gtt_bind_object(obj, obj->cache_level);
2647

2648
	list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
2649
	list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
2650

2651 2652 2653 2654
	/* Assert that the object is not currently in any GPU domain. As it
	 * wasn't in the GTT, there shouldn't be any way it could have been in
	 * a GPU cache
	 */
2655 2656
	BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
	BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2657

2658
	obj->gtt_offset = obj->gtt_space->start;
C
Chris Wilson 已提交
2659

2660
	fenceable =
2661
		obj->gtt_space->size == fence_size &&
2662
		(obj->gtt_space->start & (fence_alignment - 1)) == 0;
2663

2664
	mappable =
2665
		obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
2666

2667
	obj->map_and_fenceable = mappable && fenceable;
2668

C
Chris Wilson 已提交
2669
	trace_i915_gem_object_bind(obj, map_and_fenceable);
2670 2671 2672 2673
	return 0;
}

void
2674
i915_gem_clflush_object(struct drm_i915_gem_object *obj)
2675 2676 2677 2678 2679
{
	/* If we don't have a page list set up, then we're not pinned
	 * to GPU, and we can ignore the cache flush because it'll happen
	 * again at bind time.
	 */
2680
	if (obj->pages == NULL)
2681 2682
		return;

2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	/* If the GPU is snooping the contents of the CPU cache,
	 * we do not need to manually clear the CPU cache lines.  However,
	 * the caches are only snooped when the render cache is
	 * flushed/invalidated.  As we always have to emit invalidations
	 * and flushes when moving into and out of the RENDER domain, correct
	 * snooping behaviour occurs naturally as the result of our domain
	 * tracking.
	 */
	if (obj->cache_level != I915_CACHE_NONE)
		return;

C
Chris Wilson 已提交
2694
	trace_i915_gem_object_clflush(obj);
2695

2696
	drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
2697 2698
}

2699
/** Flushes any GPU write domain for the object if it's dirty. */
2700
static int
2701
i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
2702
{
2703
	if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
2704
		return 0;
2705 2706

	/* Queue the GPU write cache flushing we need. */
C
Chris Wilson 已提交
2707
	return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
2708 2709 2710 2711
}

/** Flushes the GTT write domain for the object if it's dirty. */
static void
2712
i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
2713
{
C
Chris Wilson 已提交
2714 2715
	uint32_t old_write_domain;

2716
	if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
2717 2718
		return;

2719
	/* No actual flushing is required for the GTT write domain.  Writes
2720 2721
	 * to it immediately go to main memory as far as we know, so there's
	 * no chipset flush.  It also doesn't land in render cache.
2722 2723 2724 2725
	 *
	 * However, we do have to enforce the order so that all writes through
	 * the GTT land before any writes to the device, such as updates to
	 * the GATT itself.
2726
	 */
2727 2728
	wmb();

2729 2730
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2731 2732

	trace_i915_gem_object_change_domain(obj,
2733
					    obj->base.read_domains,
C
Chris Wilson 已提交
2734
					    old_write_domain);
2735 2736 2737 2738
}

/** Flushes the CPU write domain for the object if it's dirty. */
static void
2739
i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
2740
{
C
Chris Wilson 已提交
2741
	uint32_t old_write_domain;
2742

2743
	if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
2744 2745 2746
		return;

	i915_gem_clflush_object(obj);
2747
	intel_gtt_chipset_flush();
2748 2749
	old_write_domain = obj->base.write_domain;
	obj->base.write_domain = 0;
C
Chris Wilson 已提交
2750 2751

	trace_i915_gem_object_change_domain(obj,
2752
					    obj->base.read_domains,
C
Chris Wilson 已提交
2753
					    old_write_domain);
2754 2755
}

2756 2757 2758 2759 2760 2761
/**
 * Moves a single object to the GTT read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
J
Jesse Barnes 已提交
2762
int
2763
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2764
{
C
Chris Wilson 已提交
2765
	uint32_t old_write_domain, old_read_domains;
2766
	int ret;
2767

2768
	/* Not valid to be called on unbound objects. */
2769
	if (obj->gtt_space == NULL)
2770 2771
		return -EINVAL;

2772 2773 2774
	if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
		return 0;

2775 2776 2777 2778
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

2779
	if (obj->pending_gpu_write || write) {
2780
		ret = i915_gem_object_wait_rendering(obj);
2781 2782 2783
		if (ret)
			return ret;
	}
2784

2785
	i915_gem_object_flush_cpu_write_domain(obj);
C
Chris Wilson 已提交
2786

2787 2788
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
2789

2790 2791 2792
	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
2793 2794
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
2795
	if (write) {
2796 2797 2798
		obj->base.read_domains = I915_GEM_DOMAIN_GTT;
		obj->base.write_domain = I915_GEM_DOMAIN_GTT;
		obj->dirty = 1;
2799 2800
	}

C
Chris Wilson 已提交
2801 2802 2803 2804
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

2805 2806 2807
	return 0;
}

2808 2809 2810
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level)
{
2811 2812
	struct drm_device *dev = obj->base.dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839
	int ret;

	if (obj->cache_level == cache_level)
		return 0;

	if (obj->pin_count) {
		DRM_DEBUG("can not change the cache level of pinned objects\n");
		return -EBUSY;
	}

	if (obj->gtt_space) {
		ret = i915_gem_object_finish_gpu(obj);
		if (ret)
			return ret;

		i915_gem_object_finish_gtt(obj);

		/* Before SandyBridge, you could not use tiling or fence
		 * registers with snooped memory, so relinquish any fences
		 * currently pointing to our region in the aperture.
		 */
		if (INTEL_INFO(obj->base.dev)->gen < 6) {
			ret = i915_gem_object_put_fence(obj);
			if (ret)
				return ret;
		}

2840 2841
		if (obj->has_global_gtt_mapping)
			i915_gem_gtt_bind_object(obj, cache_level);
2842 2843 2844
		if (obj->has_aliasing_ppgtt_mapping)
			i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
					       obj, cache_level);
2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873
	}

	if (cache_level == I915_CACHE_NONE) {
		u32 old_read_domains, old_write_domain;

		/* If we're coming from LLC cached, then we haven't
		 * actually been tracking whether the data is in the
		 * CPU cache or not, since we only allow one bit set
		 * in obj->write_domain and have been skipping the clflushes.
		 * Just set it to the CPU cache for now.
		 */
		WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
		WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);

		old_read_domains = obj->base.read_domains;
		old_write_domain = obj->base.write_domain;

		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;

		trace_i915_gem_object_change_domain(obj,
						    old_read_domains,
						    old_write_domain);
	}

	obj->cache_level = cache_level;
	return 0;
}

2874
/*
2875 2876 2877 2878 2879 2880 2881 2882
 * Prepare buffer for display plane (scanout, cursors, etc).
 * Can be called from an uninterruptible phase (modesetting) and allows
 * any flushes to be pipelined (for pageflips).
 *
 * For the display plane, we want to be in the GTT but out of any write
 * domains. So in many ways this looks like set_to_gtt_domain() apart from the
 * ability to pipeline the waits, pinning and any additional subtleties
 * that may differentiate the display plane from ordinary buffers.
2883 2884
 */
int
2885 2886
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2887
				     struct intel_ring_buffer *pipelined)
2888
{
2889
	u32 old_read_domains, old_write_domain;
2890 2891
	int ret;

2892 2893 2894 2895
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

2896
	if (pipelined != obj->ring) {
2897
		ret = i915_gem_object_wait_rendering(obj);
2898
		if (ret == -ERESTARTSYS)
2899 2900 2901
			return ret;
	}

2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
	/* The display engine is not coherent with the LLC cache on gen6.  As
	 * a result, we make sure that the pinning that is about to occur is
	 * done with uncached PTEs. This is lowest common denominator for all
	 * chipsets.
	 *
	 * However for gen6+, we could do better by using the GFDT bit instead
	 * of uncaching, which would allow us to flush all the LLC-cached data
	 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
	 */
	ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
	if (ret)
		return ret;

2915 2916 2917 2918 2919 2920 2921 2922
	/* As the user may map the buffer once pinned in the display plane
	 * (e.g. libkms for the bootup splash), we have to ensure that we
	 * always use map_and_fenceable for all scanout buffers.
	 */
	ret = i915_gem_object_pin(obj, alignment, true);
	if (ret)
		return ret;

2923 2924
	i915_gem_object_flush_cpu_write_domain(obj);

2925
	old_write_domain = obj->base.write_domain;
2926
	old_read_domains = obj->base.read_domains;
2927 2928 2929 2930 2931

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2932
	obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
2933 2934 2935

	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
2936
					    old_write_domain);
2937 2938 2939 2940

	return 0;
}

2941
int
2942
i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
2943
{
2944 2945
	int ret;

2946
	if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
2947 2948
		return 0;

2949
	if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
2950
		ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
2951 2952 2953
		if (ret)
			return ret;
	}
2954

2955 2956 2957 2958
	ret = i915_gem_object_wait_rendering(obj);
	if (ret)
		return ret;

2959 2960
	/* Ensure that we invalidate the GPU's caches and TLBs. */
	obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
2961
	return 0;
2962 2963
}

2964 2965 2966 2967 2968 2969
/**
 * Moves a single object to the CPU read, and possibly write domain.
 *
 * This function returns when the move is complete, including waiting on
 * flushes to occur.
 */
2970
int
2971
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
2972
{
C
Chris Wilson 已提交
2973
	uint32_t old_write_domain, old_read_domains;
2974 2975
	int ret;

2976 2977 2978
	if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
		return 0;

2979 2980 2981 2982
	ret = i915_gem_object_flush_gpu_write_domain(obj);
	if (ret)
		return ret;

2983
	ret = i915_gem_object_wait_rendering(obj);
2984
	if (ret)
2985
		return ret;
2986

2987
	i915_gem_object_flush_gtt_write_domain(obj);
2988

2989 2990
	old_write_domain = obj->base.write_domain;
	old_read_domains = obj->base.read_domains;
C
Chris Wilson 已提交
2991

2992
	/* Flush the CPU cache if it's still invalid. */
2993
	if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2994 2995
		i915_gem_clflush_object(obj);

2996
		obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
2997 2998 2999 3000 3001
	}

	/* It should now be out of any other write domains, and we can update
	 * the domain values for our changes.
	 */
3002
	BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3003 3004 3005 3006 3007

	/* If we're writing through the CPU, then the GPU read domains will
	 * need to be invalidated at next use.
	 */
	if (write) {
3008 3009
		obj->base.read_domains = I915_GEM_DOMAIN_CPU;
		obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3010
	}
3011

C
Chris Wilson 已提交
3012 3013 3014 3015
	trace_i915_gem_object_change_domain(obj,
					    old_read_domains,
					    old_write_domain);

3016 3017 3018
	return 0;
}

3019 3020 3021
/* Throttle our rendering by waiting until the ring has completed our requests
 * emitted over 20 msec ago.
 *
3022 3023 3024 3025
 * Note that if we were to use the current jiffies each time around the loop,
 * we wouldn't escape the function with any frames outstanding if the time to
 * render a frame was over 20ms.
 *
3026 3027 3028
 * This should get us reasonable parallelism between CPU and GPU but also
 * relatively low latency when blocking on a particular request to finish.
 */
3029
static int
3030
i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3031
{
3032 3033
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_file_private *file_priv = file->driver_priv;
3034
	unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
3035 3036 3037 3038
	struct drm_i915_gem_request *request;
	struct intel_ring_buffer *ring = NULL;
	u32 seqno = 0;
	int ret;
3039

3040 3041 3042
	if (atomic_read(&dev_priv->mm.wedged))
		return -EIO;

3043
	spin_lock(&file_priv->mm.lock);
3044
	list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
3045 3046
		if (time_after_eq(request->emitted_jiffies, recent_enough))
			break;
3047

3048 3049
		ring = request->ring;
		seqno = request->seqno;
3050
	}
3051
	spin_unlock(&file_priv->mm.lock);
3052

3053 3054
	if (seqno == 0)
		return 0;
3055

3056
	ret = 0;
3057
	if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
3058 3059 3060 3061 3062
		/* And wait for the seqno passing without holding any locks and
		 * causing extra latency for others. This is safe as the irq
		 * generation is designed to be run atomically and so is
		 * lockless.
		 */
3063 3064 3065 3066 3067
		if (ring->irq_get(ring)) {
			ret = wait_event_interruptible(ring->irq_queue,
						       i915_seqno_passed(ring->get_seqno(ring), seqno)
						       || atomic_read(&dev_priv->mm.wedged));
			ring->irq_put(ring);
3068

3069 3070
			if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
				ret = -EIO;
3071 3072
		} else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
							     seqno) ||
3073 3074
				    atomic_read(&dev_priv->mm.wedged), 3000)) {
			ret = -EBUSY;
3075
		}
3076 3077
	}

3078 3079
	if (ret == 0)
		queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
3080 3081 3082 3083

	return ret;
}

3084
int
3085 3086
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    uint32_t alignment,
3087
		    bool map_and_fenceable)
3088
{
3089
	struct drm_device *dev = obj->base.dev;
C
Chris Wilson 已提交
3090
	struct drm_i915_private *dev_priv = dev->dev_private;
3091 3092
	int ret;

3093
	BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
3094
	WARN_ON(i915_verify_lists(dev));
3095

3096 3097 3098 3099
	if (obj->gtt_space != NULL) {
		if ((alignment && obj->gtt_offset & (alignment - 1)) ||
		    (map_and_fenceable && !obj->map_and_fenceable)) {
			WARN(obj->pin_count,
3100
			     "bo is already pinned with incorrect alignment:"
3101 3102
			     " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
			     " obj->map_and_fenceable=%d\n",
3103
			     obj->gtt_offset, alignment,
3104
			     map_and_fenceable,
3105
			     obj->map_and_fenceable);
3106 3107 3108 3109 3110 3111
			ret = i915_gem_object_unbind(obj);
			if (ret)
				return ret;
		}
	}

3112
	if (obj->gtt_space == NULL) {
3113
		ret = i915_gem_object_bind_to_gtt(obj, alignment,
3114
						  map_and_fenceable);
3115
		if (ret)
3116
			return ret;
3117
	}
J
Jesse Barnes 已提交
3118

3119 3120 3121
	if (!obj->has_global_gtt_mapping && map_and_fenceable)
		i915_gem_gtt_bind_object(obj, obj->cache_level);

3122 3123 3124
	if (obj->pin_count++ == 0) {
		if (!obj->active)
			list_move_tail(&obj->mm_list,
C
Chris Wilson 已提交
3125
				       &dev_priv->mm.pinned_list);
3126
	}
3127
	obj->pin_mappable |= map_and_fenceable;
3128

3129
	WARN_ON(i915_verify_lists(dev));
3130 3131 3132 3133
	return 0;
}

void
3134
i915_gem_object_unpin(struct drm_i915_gem_object *obj)
3135
{
3136
	struct drm_device *dev = obj->base.dev;
3137 3138
	drm_i915_private_t *dev_priv = dev->dev_private;

3139
	WARN_ON(i915_verify_lists(dev));
3140 3141
	BUG_ON(obj->pin_count == 0);
	BUG_ON(obj->gtt_space == NULL);
3142

3143 3144 3145
	if (--obj->pin_count == 0) {
		if (!obj->active)
			list_move_tail(&obj->mm_list,
3146
				       &dev_priv->mm.inactive_list);
3147
		obj->pin_mappable = false;
3148
	}
3149
	WARN_ON(i915_verify_lists(dev));
3150 3151 3152 3153
}

int
i915_gem_pin_ioctl(struct drm_device *dev, void *data,
3154
		   struct drm_file *file)
3155 3156
{
	struct drm_i915_gem_pin *args = data;
3157
	struct drm_i915_gem_object *obj;
3158 3159
	int ret;

3160 3161 3162
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3163

3164
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3165
	if (&obj->base == NULL) {
3166 3167
		ret = -ENOENT;
		goto unlock;
3168 3169
	}

3170
	if (obj->madv != I915_MADV_WILLNEED) {
C
Chris Wilson 已提交
3171
		DRM_ERROR("Attempting to pin a purgeable buffer\n");
3172 3173
		ret = -EINVAL;
		goto out;
3174 3175
	}

3176
	if (obj->pin_filp != NULL && obj->pin_filp != file) {
J
Jesse Barnes 已提交
3177 3178
		DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3179 3180
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3181 3182
	}

3183 3184 3185
	obj->user_pin_count++;
	obj->pin_filp = file;
	if (obj->user_pin_count == 1) {
3186
		ret = i915_gem_object_pin(obj, args->alignment, true);
3187 3188
		if (ret)
			goto out;
3189 3190 3191 3192 3193
	}

	/* XXX - flush the CPU caches for pinned objects
	 * as the X server doesn't manage domains yet
	 */
3194
	i915_gem_object_flush_cpu_write_domain(obj);
3195
	args->offset = obj->gtt_offset;
3196
out:
3197
	drm_gem_object_unreference(&obj->base);
3198
unlock:
3199
	mutex_unlock(&dev->struct_mutex);
3200
	return ret;
3201 3202 3203 3204
}

int
i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
3205
		     struct drm_file *file)
3206 3207
{
	struct drm_i915_gem_pin *args = data;
3208
	struct drm_i915_gem_object *obj;
3209
	int ret;
3210

3211 3212 3213
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;
3214

3215
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3216
	if (&obj->base == NULL) {
3217 3218
		ret = -ENOENT;
		goto unlock;
3219
	}
3220

3221
	if (obj->pin_filp != file) {
J
Jesse Barnes 已提交
3222 3223
		DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
			  args->handle);
3224 3225
		ret = -EINVAL;
		goto out;
J
Jesse Barnes 已提交
3226
	}
3227 3228 3229
	obj->user_pin_count--;
	if (obj->user_pin_count == 0) {
		obj->pin_filp = NULL;
J
Jesse Barnes 已提交
3230 3231
		i915_gem_object_unpin(obj);
	}
3232

3233
out:
3234
	drm_gem_object_unreference(&obj->base);
3235
unlock:
3236
	mutex_unlock(&dev->struct_mutex);
3237
	return ret;
3238 3239 3240 3241
}

int
i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3242
		    struct drm_file *file)
3243 3244
{
	struct drm_i915_gem_busy *args = data;
3245
	struct drm_i915_gem_object *obj;
3246 3247
	int ret;

3248
	ret = i915_mutex_lock_interruptible(dev);
3249
	if (ret)
3250
		return ret;
3251

3252
	obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3253
	if (&obj->base == NULL) {
3254 3255
		ret = -ENOENT;
		goto unlock;
3256
	}
3257

3258 3259 3260 3261
	/* Count all active objects as busy, even if they are currently not used
	 * by the gpu. Users of this interface expect objects to eventually
	 * become non-busy without any further actions, therefore emit any
	 * necessary flushes here.
3262
	 */
3263
	args->busy = obj->active;
3264 3265 3266 3267 3268 3269
	if (args->busy) {
		/* Unconditionally flush objects, even when the gpu still uses this
		 * object. Userspace calling this function indicates that it wants to
		 * use this buffer rather sooner than later, so issuing the required
		 * flush earlier is beneficial.
		 */
3270
		if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
C
Chris Wilson 已提交
3271
			ret = i915_gem_flush_ring(obj->ring,
3272
						  0, obj->base.write_domain);
3273 3274 3275 3276
		} else if (obj->ring->outstanding_lazy_request ==
			   obj->last_rendering_seqno) {
			struct drm_i915_gem_request *request;

3277 3278 3279
			/* This ring is not being cleared by active usage,
			 * so emit a request to do so.
			 */
3280
			request = kzalloc(sizeof(*request), GFP_KERNEL);
3281
			if (request) {
3282
				ret = i915_add_request(obj->ring, NULL, request);
3283 3284 3285
				if (ret)
					kfree(request);
			} else
3286 3287
				ret = -ENOMEM;
		}
3288 3289 3290 3291 3292 3293

		/* Update the active list for the hardware's current position.
		 * Otherwise this only updates on a delayed timer or when irqs
		 * are actually unmasked, and our working set ends up being
		 * larger than required.
		 */
C
Chris Wilson 已提交
3294
		i915_gem_retire_requests_ring(obj->ring);
3295

3296
		args->busy = obj->active;
3297
	}
3298

3299
	drm_gem_object_unreference(&obj->base);
3300
unlock:
3301
	mutex_unlock(&dev->struct_mutex);
3302
	return ret;
3303 3304 3305 3306 3307 3308
}

int
i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv)
{
3309
	return i915_gem_ring_throttle(dev, file_priv);
3310 3311
}

3312 3313 3314 3315 3316
int
i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	struct drm_i915_gem_madvise *args = data;
3317
	struct drm_i915_gem_object *obj;
3318
	int ret;
3319 3320 3321 3322 3323 3324 3325 3326 3327

	switch (args->madv) {
	case I915_MADV_DONTNEED:
	case I915_MADV_WILLNEED:
	    break;
	default:
	    return -EINVAL;
	}

3328 3329 3330 3331
	ret = i915_mutex_lock_interruptible(dev);
	if (ret)
		return ret;

3332
	obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
3333
	if (&obj->base == NULL) {
3334 3335
		ret = -ENOENT;
		goto unlock;
3336 3337
	}

3338
	if (obj->pin_count) {
3339 3340
		ret = -EINVAL;
		goto out;
3341 3342
	}

3343 3344
	if (obj->madv != __I915_MADV_PURGED)
		obj->madv = args->madv;
3345

3346
	/* if the object is no longer bound, discard its backing storage */
3347 3348
	if (i915_gem_object_is_purgeable(obj) &&
	    obj->gtt_space == NULL)
3349 3350
		i915_gem_object_truncate(obj);

3351
	args->retained = obj->madv != __I915_MADV_PURGED;
C
Chris Wilson 已提交
3352

3353
out:
3354
	drm_gem_object_unreference(&obj->base);
3355
unlock:
3356
	mutex_unlock(&dev->struct_mutex);
3357
	return ret;
3358 3359
}

3360 3361
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size)
3362
{
3363
	struct drm_i915_private *dev_priv = dev->dev_private;
3364
	struct drm_i915_gem_object *obj;
3365
	struct address_space *mapping;
3366

3367 3368 3369
	obj = kzalloc(sizeof(*obj), GFP_KERNEL);
	if (obj == NULL)
		return NULL;
3370

3371 3372 3373 3374
	if (drm_gem_object_init(dev, &obj->base, size) != 0) {
		kfree(obj);
		return NULL;
	}
3375

3376 3377 3378
	mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
	mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);

3379 3380
	i915_gem_info_add_obj(dev_priv, size);

3381 3382
	obj->base.write_domain = I915_GEM_DOMAIN_CPU;
	obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3383

3384 3385
	if (HAS_LLC(dev)) {
		/* On some devices, we can have the GPU use the LLC (the CPU
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400
		 * cache) for about a 10% performance improvement
		 * compared to uncached.  Graphics requests other than
		 * display scanout are coherent with the CPU in
		 * accessing this cache.  This means in this mode we
		 * don't need to clflush on the CPU side, and on the
		 * GPU side we only need to flush internal caches to
		 * get data visible to the CPU.
		 *
		 * However, we maintain the display planes as UC, and so
		 * need to rebind when first used as such.
		 */
		obj->cache_level = I915_CACHE_LLC;
	} else
		obj->cache_level = I915_CACHE_NONE;

3401
	obj->base.driver_private = NULL;
3402
	obj->fence_reg = I915_FENCE_REG_NONE;
3403
	INIT_LIST_HEAD(&obj->mm_list);
D
Daniel Vetter 已提交
3404
	INIT_LIST_HEAD(&obj->gtt_list);
3405
	INIT_LIST_HEAD(&obj->ring_list);
3406
	INIT_LIST_HEAD(&obj->exec_list);
3407 3408
	INIT_LIST_HEAD(&obj->gpu_write_list);
	obj->madv = I915_MADV_WILLNEED;
3409 3410
	/* Avoid an unnecessary call to unbind on the first bind. */
	obj->map_and_fenceable = true;
3411

3412
	return obj;
3413 3414 3415 3416 3417
}

int i915_gem_init_object(struct drm_gem_object *obj)
{
	BUG();
3418

3419 3420 3421
	return 0;
}

3422
static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
3423
{
3424
	struct drm_device *dev = obj->base.dev;
3425 3426
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3427

3428 3429
	ret = i915_gem_object_unbind(obj);
	if (ret == -ERESTARTSYS) {
3430
		list_move(&obj->mm_list,
3431 3432 3433
			  &dev_priv->mm.deferred_free_list);
		return;
	}
3434

3435 3436
	trace_i915_gem_object_destroy(obj);

3437
	if (obj->base.map_list.map)
3438
		drm_gem_free_mmap_offset(&obj->base);
3439

3440 3441
	drm_gem_object_release(&obj->base);
	i915_gem_info_remove_obj(dev_priv, obj->base.size);
3442

3443 3444
	kfree(obj->bit_17);
	kfree(obj);
3445 3446
}

3447
void i915_gem_free_object(struct drm_gem_object *gem_obj)
3448
{
3449 3450
	struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
	struct drm_device *dev = obj->base.dev;
3451

3452
	while (obj->pin_count > 0)
3453 3454
		i915_gem_object_unpin(obj);

3455
	if (obj->phys_obj)
3456 3457 3458 3459 3460
		i915_gem_detach_phys_object(dev, obj);

	i915_gem_free_object_tail(obj);
}

3461 3462 3463 3464 3465
int
i915_gem_idle(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3466

3467
	mutex_lock(&dev->struct_mutex);
C
Chris Wilson 已提交
3468

3469
	if (dev_priv->mm.suspended) {
3470 3471
		mutex_unlock(&dev->struct_mutex);
		return 0;
3472 3473
	}

3474
	ret = i915_gpu_idle(dev, true);
3475 3476
	if (ret) {
		mutex_unlock(&dev->struct_mutex);
3477
		return ret;
3478
	}
3479

3480 3481
	/* Under UMS, be paranoid and evict. */
	if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
3482
		ret = i915_gem_evict_inactive(dev, false);
3483 3484 3485 3486 3487 3488
		if (ret) {
			mutex_unlock(&dev->struct_mutex);
			return ret;
		}
	}

3489 3490
	i915_gem_reset_fences(dev);

3491 3492 3493 3494 3495
	/* Hack!  Don't let anybody do execbuf while we don't control the chip.
	 * We need to replace this with a semaphore, or something.
	 * And not confound mm.suspended!
	 */
	dev_priv->mm.suspended = 1;
3496
	del_timer_sync(&dev_priv->hangcheck_timer);
3497 3498

	i915_kernel_lost_context(dev);
3499
	i915_gem_cleanup_ringbuffer(dev);
3500

3501 3502
	mutex_unlock(&dev->struct_mutex);

3503 3504 3505
	/* Cancel the retire work handler, which should be idle now. */
	cancel_delayed_work_sync(&dev_priv->mm.retire_work);

3506 3507 3508
	return 0;
}

3509 3510 3511 3512
void i915_gem_init_swizzling(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;

3513
	if (INTEL_INFO(dev)->gen < 5 ||
3514 3515 3516 3517 3518 3519
	    dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
		return;

	I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
				 DISP_TILE_SURFACE_SWIZZLING);

3520 3521 3522
	if (IS_GEN5(dev))
		return;

3523 3524 3525 3526 3527 3528
	I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
	if (IS_GEN6(dev))
		I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
	else
		I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
}
D
Daniel Vetter 已提交
3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565

void i915_gem_init_ppgtt(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	uint32_t pd_offset;
	struct intel_ring_buffer *ring;
	int i;

	if (!dev_priv->mm.aliasing_ppgtt)
		return;

	pd_offset = dev_priv->mm.aliasing_ppgtt->pd_offset;
	pd_offset /= 64; /* in cachelines, */
	pd_offset <<= 16;

	if (INTEL_INFO(dev)->gen == 6) {
		uint32_t ecochk = I915_READ(GAM_ECOCHK);
		I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
				       ECOCHK_PPGTT_CACHE64B);
		I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
	} else if (INTEL_INFO(dev)->gen >= 7) {
		I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
		/* GFX_MODE is per-ring on gen7+ */
	}

	for (i = 0; i < I915_NUM_RINGS; i++) {
		ring = &dev_priv->ring[i];

		if (INTEL_INFO(dev)->gen >= 7)
			I915_WRITE(RING_MODE_GEN7(ring),
				   GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));

		I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
		I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
	}
}

3566
int
3567
i915_gem_init_hw(struct drm_device *dev)
3568 3569 3570
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret;
3571

3572 3573
	i915_gem_init_swizzling(dev);

3574
	ret = intel_init_render_ring_buffer(dev);
3575
	if (ret)
3576
		return ret;
3577 3578

	if (HAS_BSD(dev)) {
3579
		ret = intel_init_bsd_ring_buffer(dev);
3580 3581
		if (ret)
			goto cleanup_render_ring;
3582
	}
3583

3584 3585 3586 3587 3588 3589
	if (HAS_BLT(dev)) {
		ret = intel_init_blt_ring_buffer(dev);
		if (ret)
			goto cleanup_bsd_ring;
	}

3590 3591
	dev_priv->next_seqno = 1;

D
Daniel Vetter 已提交
3592 3593
	i915_gem_init_ppgtt(dev);

3594 3595
	return 0;

3596
cleanup_bsd_ring:
3597
	intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
3598
cleanup_render_ring:
3599
	intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
3600 3601 3602 3603 3604 3605 3606
	return ret;
}

void
i915_gem_cleanup_ringbuffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3607
	int i;
3608

3609 3610
	for (i = 0; i < I915_NUM_RINGS; i++)
		intel_cleanup_ring_buffer(&dev_priv->ring[i]);
3611 3612
}

3613 3614 3615 3616 3617
int
i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
3618
	int ret, i;
3619

J
Jesse Barnes 已提交
3620 3621 3622
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3623
	if (atomic_read(&dev_priv->mm.wedged)) {
3624
		DRM_ERROR("Reenabling wedged hardware, good luck\n");
3625
		atomic_set(&dev_priv->mm.wedged, 0);
3626 3627 3628
	}

	mutex_lock(&dev->struct_mutex);
3629 3630
	dev_priv->mm.suspended = 0;

3631
	ret = i915_gem_init_hw(dev);
3632 3633
	if (ret != 0) {
		mutex_unlock(&dev->struct_mutex);
3634
		return ret;
3635
	}
3636

3637
	BUG_ON(!list_empty(&dev_priv->mm.active_list));
3638 3639
	BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
	BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
3640 3641 3642 3643
	for (i = 0; i < I915_NUM_RINGS; i++) {
		BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
		BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
	}
3644
	mutex_unlock(&dev->struct_mutex);
3645

3646 3647 3648
	ret = drm_irq_install(dev);
	if (ret)
		goto cleanup_ringbuffer;
3649

3650
	return 0;
3651 3652 3653 3654 3655 3656 3657 3658

cleanup_ringbuffer:
	mutex_lock(&dev->struct_mutex);
	i915_gem_cleanup_ringbuffer(dev);
	dev_priv->mm.suspended = 1;
	mutex_unlock(&dev->struct_mutex);

	return ret;
3659 3660 3661 3662 3663 3664
}

int
i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv)
{
J
Jesse Barnes 已提交
3665 3666 3667
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return 0;

3668
	drm_irq_uninstall(dev);
3669
	return i915_gem_idle(dev);
3670 3671 3672 3673 3674 3675 3676
}

void
i915_gem_lastclose(struct drm_device *dev)
{
	int ret;

3677 3678 3679
	if (drm_core_check_feature(dev, DRIVER_MODESET))
		return;

3680 3681 3682
	ret = i915_gem_idle(dev);
	if (ret)
		DRM_ERROR("failed to idle hardware: %d\n", ret);
3683 3684
}

3685 3686 3687 3688 3689 3690 3691 3692
static void
init_ring_lists(struct intel_ring_buffer *ring)
{
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);
}

3693 3694 3695
void
i915_gem_load(struct drm_device *dev)
{
3696
	int i;
3697 3698
	drm_i915_private_t *dev_priv = dev->dev_private;

3699
	INIT_LIST_HEAD(&dev_priv->mm.active_list);
3700 3701
	INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
	INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
C
Chris Wilson 已提交
3702
	INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
3703
	INIT_LIST_HEAD(&dev_priv->mm.fence_list);
3704
	INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
D
Daniel Vetter 已提交
3705
	INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
3706 3707
	for (i = 0; i < I915_NUM_RINGS; i++)
		init_ring_lists(&dev_priv->ring[i]);
3708
	for (i = 0; i < I915_MAX_NUM_FENCES; i++)
3709
		INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
3710 3711
	INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
			  i915_gem_retire_work_handler);
3712
	init_completion(&dev_priv->error_completion);
3713

3714 3715 3716 3717 3718 3719 3720 3721 3722 3723
	/* On GEN3 we really need to make sure the ARB C3 LP bit is set */
	if (IS_GEN3(dev)) {
		u32 tmp = I915_READ(MI_ARB_STATE);
		if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
			/* arb state is a masked write, so set bit + bit in mask */
			tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
			I915_WRITE(MI_ARB_STATE, tmp);
		}
	}

3724 3725
	dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;

3726
	/* Old X drivers will take 0-2 for front, back, depth buffers */
3727 3728
	if (!drm_core_check_feature(dev, DRIVER_MODESET))
		dev_priv->fence_reg_start = 3;
3729

3730
	if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
3731 3732 3733 3734
		dev_priv->num_fence_regs = 16;
	else
		dev_priv->num_fence_regs = 8;

3735
	/* Initialize fence registers to zero */
3736 3737
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
		i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
3738
	}
3739

3740
	i915_gem_detect_bit_6_swizzle(dev);
3741
	init_waitqueue_head(&dev_priv->pending_flip_queue);
3742

3743 3744
	dev_priv->mm.interruptible = true;

3745 3746 3747
	dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
	dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
	register_shrinker(&dev_priv->mm.inactive_shrinker);
3748
}
3749 3750 3751 3752 3753

/*
 * Create a physically contiguous memory object for this object
 * e.g. for cursor + overlay regs
 */
3754 3755
static int i915_gem_init_phys_object(struct drm_device *dev,
				     int id, int size, int align)
3756 3757 3758 3759 3760 3761 3762 3763
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;
	int ret;

	if (dev_priv->mm.phys_objs[id - 1] || !size)
		return 0;

3764
	phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
3765 3766 3767 3768 3769
	if (!phys_obj)
		return -ENOMEM;

	phys_obj->id = id;

3770
	phys_obj->handle = drm_pci_alloc(dev, size, align);
3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782
	if (!phys_obj->handle) {
		ret = -ENOMEM;
		goto kfree_obj;
	}
#ifdef CONFIG_X86
	set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif

	dev_priv->mm.phys_objs[id - 1] = phys_obj;

	return 0;
kfree_obj:
3783
	kfree(phys_obj);
3784 3785 3786
	return ret;
}

3787
static void i915_gem_free_phys_object(struct drm_device *dev, int id)
3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_i915_gem_phys_object *phys_obj;

	if (!dev_priv->mm.phys_objs[id - 1])
		return;

	phys_obj = dev_priv->mm.phys_objs[id - 1];
	if (phys_obj->cur_obj) {
		i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
	}

#ifdef CONFIG_X86
	set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
#endif
	drm_pci_free(dev, phys_obj->handle);
	kfree(phys_obj);
	dev_priv->mm.phys_objs[id - 1] = NULL;
}

void i915_gem_free_all_phys_object(struct drm_device *dev)
{
	int i;

3812
	for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
3813 3814 3815 3816
		i915_gem_free_phys_object(dev, i);
}

void i915_gem_detach_phys_object(struct drm_device *dev,
3817
				 struct drm_i915_gem_object *obj)
3818
{
3819
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3820
	char *vaddr;
3821 3822 3823
	int i;
	int page_count;

3824
	if (!obj->phys_obj)
3825
		return;
3826
	vaddr = obj->phys_obj->handle->vaddr;
3827

3828
	page_count = obj->base.size / PAGE_SIZE;
3829
	for (i = 0; i < page_count; i++) {
3830
		struct page *page = shmem_read_mapping_page(mapping, i);
3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841
		if (!IS_ERR(page)) {
			char *dst = kmap_atomic(page);
			memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
			kunmap_atomic(dst);

			drm_clflush_pages(&page, 1);

			set_page_dirty(page);
			mark_page_accessed(page);
			page_cache_release(page);
		}
3842
	}
3843
	intel_gtt_chipset_flush();
3844

3845 3846
	obj->phys_obj->cur_obj = NULL;
	obj->phys_obj = NULL;
3847 3848 3849 3850
}

int
i915_gem_attach_phys_object(struct drm_device *dev,
3851
			    struct drm_i915_gem_object *obj,
3852 3853
			    int id,
			    int align)
3854
{
3855
	struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3856 3857 3858 3859 3860 3861 3862 3863
	drm_i915_private_t *dev_priv = dev->dev_private;
	int ret = 0;
	int page_count;
	int i;

	if (id > I915_MAX_PHYS_OBJECT)
		return -EINVAL;

3864 3865
	if (obj->phys_obj) {
		if (obj->phys_obj->id == id)
3866 3867 3868 3869 3870 3871 3872
			return 0;
		i915_gem_detach_phys_object(dev, obj);
	}

	/* create a new object */
	if (!dev_priv->mm.phys_objs[id - 1]) {
		ret = i915_gem_init_phys_object(dev, id,
3873
						obj->base.size, align);
3874
		if (ret) {
3875 3876
			DRM_ERROR("failed to init phys object %d size: %zu\n",
				  id, obj->base.size);
3877
			return ret;
3878 3879 3880 3881
		}
	}

	/* bind to the object */
3882 3883
	obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
	obj->phys_obj->cur_obj = obj;
3884

3885
	page_count = obj->base.size / PAGE_SIZE;
3886 3887

	for (i = 0; i < page_count; i++) {
3888 3889 3890
		struct page *page;
		char *dst, *src;

3891
		page = shmem_read_mapping_page(mapping, i);
3892 3893
		if (IS_ERR(page))
			return PTR_ERR(page);
3894

3895
		src = kmap_atomic(page);
3896
		dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
3897
		memcpy(dst, src, PAGE_SIZE);
P
Peter Zijlstra 已提交
3898
		kunmap_atomic(src);
3899

3900 3901 3902
		mark_page_accessed(page);
		page_cache_release(page);
	}
3903

3904 3905 3906 3907
	return 0;
}

static int
3908 3909
i915_gem_phys_pwrite(struct drm_device *dev,
		     struct drm_i915_gem_object *obj,
3910 3911 3912
		     struct drm_i915_gem_pwrite *args,
		     struct drm_file *file_priv)
{
3913
	void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
3914
	char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
3915

3916 3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928
	if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
		unsigned long unwritten;

		/* The physical object once assigned is fixed for the lifetime
		 * of the obj, so we can safely drop the lock and continue
		 * to access vaddr.
		 */
		mutex_unlock(&dev->struct_mutex);
		unwritten = copy_from_user(vaddr, user_data, args->size);
		mutex_lock(&dev->struct_mutex);
		if (unwritten)
			return -EFAULT;
	}
3929

3930
	intel_gtt_chipset_flush();
3931 3932
	return 0;
}
3933

3934
void i915_gem_release(struct drm_device *dev, struct drm_file *file)
3935
{
3936
	struct drm_i915_file_private *file_priv = file->driver_priv;
3937 3938 3939 3940 3941

	/* Clean up our request list when the client is going away, so that
	 * later retire_requests won't dereference our soon-to-be-gone
	 * file_priv.
	 */
3942
	spin_lock(&file_priv->mm.lock);
3943 3944 3945 3946 3947 3948 3949 3950 3951
	while (!list_empty(&file_priv->mm.request_list)) {
		struct drm_i915_gem_request *request;

		request = list_first_entry(&file_priv->mm.request_list,
					   struct drm_i915_gem_request,
					   client_list);
		list_del(&request->client_list);
		request->file_priv = NULL;
	}
3952
	spin_unlock(&file_priv->mm.lock);
3953
}
3954

3955 3956 3957 3958 3959 3960 3961
static int
i915_gpu_is_active(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	int lists_empty;

	lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
3962
		      list_empty(&dev_priv->mm.active_list);
3963 3964 3965 3966

	return !lists_empty;
}

3967
static int
3968
i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
3969
{
3970 3971 3972 3973 3974 3975
	struct drm_i915_private *dev_priv =
		container_of(shrinker,
			     struct drm_i915_private,
			     mm.inactive_shrinker);
	struct drm_device *dev = dev_priv->dev;
	struct drm_i915_gem_object *obj, *next;
3976
	int nr_to_scan = sc->nr_to_scan;
3977 3978 3979
	int cnt;

	if (!mutex_trylock(&dev->struct_mutex))
3980
		return 0;
3981 3982 3983

	/* "fast-path" to count number of available objects */
	if (nr_to_scan == 0) {
3984 3985 3986 3987 3988 3989 3990
		cnt = 0;
		list_for_each_entry(obj,
				    &dev_priv->mm.inactive_list,
				    mm_list)
			cnt++;
		mutex_unlock(&dev->struct_mutex);
		return cnt / 100 * sysctl_vfs_cache_pressure;
3991 3992
	}

3993
rescan:
3994
	/* first scan for clean buffers */
3995
	i915_gem_retire_requests(dev);
3996

3997 3998 3999 4000
	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
		if (i915_gem_object_is_purgeable(obj)) {
4001 4002
			if (i915_gem_object_unbind(obj) == 0 &&
			    --nr_to_scan == 0)
4003
				break;
4004 4005 4006 4007
		}
	}

	/* second pass, evict/count anything still on the inactive list */
4008 4009 4010 4011
	cnt = 0;
	list_for_each_entry_safe(obj, next,
				 &dev_priv->mm.inactive_list,
				 mm_list) {
4012 4013
		if (nr_to_scan &&
		    i915_gem_object_unbind(obj) == 0)
4014
			nr_to_scan--;
4015
		else
4016 4017 4018 4019
			cnt++;
	}

	if (nr_to_scan && i915_gpu_is_active(dev)) {
4020 4021 4022 4023 4024 4025
		/*
		 * We are desperate for pages, so as a last resort, wait
		 * for the GPU to finish and discard whatever we can.
		 * This has a dramatic impact to reduce the number of
		 * OOM-killer events whilst running the GPU aggressively.
		 */
4026
		if (i915_gpu_idle(dev, true) == 0)
4027 4028
			goto rescan;
	}
4029 4030
	mutex_unlock(&dev->struct_mutex);
	return cnt / 100 * sysctl_vfs_cache_pressure;
4031
}