i915_drv.h 59.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53 54

#include <drm/intel-gtt.h>
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
55
#include <drm/drm_auth.h>
56
#include <drm/drm_cache.h>
57
#include <drm/drm_util.h>
58
#include <drm/drm_dsc.h>
59
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
60
#include <drm/drm_connector.h>
61
#include <drm/i915_mei_hdcp_interface.h>
62
#include <drm/ttm/ttm_device.h>
63 64 65

#include "i915_params.h"
#include "i915_reg.h"
66
#include "i915_utils.h"
67

68 69 70
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
71
#include "display/intel_dmc.h"
72
#include "display/intel_dpll_mgr.h"
73
#include "display/intel_dsb.h"
74
#include "display/intel_frontbuffer.h"
75
#include "display/intel_global_state.h"
76
#include "display/intel_gmbus.h"
77 78
#include "display/intel_opregion.h"

79
#include "gem/i915_gem_context_types.h"
80
#include "gem/i915_gem_shrinker.h"
81
#include "gem/i915_gem_stolen.h"
82
#include "gem/i915_gem_lmem.h"
83

84
#include "gt/intel_engine.h"
85
#include "gt/intel_gt_types.h"
86
#include "gt/intel_region_lmem.h"
87
#include "gt/intel_workarounds.h"
88
#include "gt/uc/intel_uc.h"
89

90
#include "intel_device_info.h"
91
#include "intel_memory_region.h"
92
#include "intel_pch.h"
93
#include "intel_runtime_pm.h"
94
#include "intel_step.h"
95
#include "intel_uncore.h"
96
#include "intel_wakeref.h"
97
#include "intel_wopcm.h"
98

99
#include "i915_gem.h"
100
#include "i915_gem_gtt.h"
101
#include "i915_gpu_error.h"
102
#include "i915_perf_types.h"
103
#include "i915_request.h"
104
#include "i915_scheduler.h"
105
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
106
#include "i915_vma.h"
107
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
108

109

L
Linus Torvalds 已提交
110 111 112 113 114
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
115 116
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
117

118 119
struct drm_i915_gem_object;

120 121 122 123 124 125
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
126
	HPD_PORT_A,
127 128 129
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
130
	HPD_PORT_E,
131 132 133 134 135 136
	HPD_PORT_TC1,
	HPD_PORT_TC2,
	HPD_PORT_TC3,
	HPD_PORT_TC4,
	HPD_PORT_TC5,
	HPD_PORT_TC6,
137

138 139 140
	HPD_NUM_PINS
};

141 142 143
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

144 145
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
146

147
struct i915_hotplug {
148
	struct delayed_work hotplug_work;
149

150 151
	const u32 *hpd, *pch_hpd;

152 153 154 155 156 157 158 159 160 161
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
162
	u32 retry_bits;
163 164 165 166 167 168
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

169 170 171
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
172
	unsigned int hpd_storm_threshold;
173 174
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
175

176 177 178 179 180 181 182 183 184 185
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

186 187 188 189 190 191
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
192

193
struct drm_i915_private;
194
struct i915_mm_struct;
195
struct i915_mmu_object;
196

197 198
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
199 200 201 202 203

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
204

205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266
	/** @proto_context_lock: Guards all struct i915_gem_proto_context
	 * operations
	 *
	 * This not only guards @proto_context_xa, but is always held
	 * whenever we manipulate any struct i915_gem_proto_context,
	 * including finalizing it on first actual use of the GEM context.
	 *
	 * See i915_gem_proto_context.
	 */
	struct mutex proto_context_lock;

	/** @proto_context_xa: xarray of struct i915_gem_proto_context
	 *
	 * Historically, the context uAPI allowed for two methods of
	 * setting context parameters: SET_CONTEXT_PARAM and
	 * CONTEXT_CREATE_EXT_SETPARAM.  The former is allowed to be called
	 * at any time while the later happens as part of
	 * GEM_CONTEXT_CREATE.  Everything settable via one was settable
	 * via the other.  While some params are fairly simple and setting
	 * them on a live context is harmless such as the context priority,
	 * others are far trickier such as the VM or the set of engines.
	 * In order to swap out the VM, for instance, we have to delay
	 * until all current in-flight work is complete, swap in the new
	 * VM, and then continue.  This leads to a plethora of potential
	 * race conditions we'd really rather avoid.
	 *
	 * We have since disallowed setting these more complex parameters
	 * on active contexts.  This works by delaying the creation of the
	 * actual context until after the client is done configuring it
	 * with SET_CONTEXT_PARAM.  From the perspective of the client, it
	 * has the same u32 context ID the whole time.  From the
	 * perspective of i915, however, it's a struct i915_gem_proto_context
	 * right up until the point where we attempt to do something which
	 * the proto-context can't handle.  Then the struct i915_gem_context
	 * gets created.
	 *
	 * This is accomplished via a little xarray dance.  When
	 * GEM_CONTEXT_CREATE is called, we create a struct
	 * i915_gem_proto_context, reserve a slot in @context_xa but leave
	 * it NULL, and place the proto-context in the corresponding slot
	 * in @proto_context_xa.  Then, in i915_gem_context_lookup(), we
	 * first check @context_xa.  If it's there, we return the struct
	 * i915_gem_context and we're done.  If it's not, we look in
	 * @proto_context_xa and, if we find it there, we create the actual
	 * context and kill the proto-context.
	 *
	 * In order for this dance to work properly, everything which ever
	 * touches a struct i915_gem_proto_context is guarded by
	 * @proto_context_lock, including context creation.  Yes, this
	 * means context creation now takes a giant global lock but it
	 * can't really be helped and that should never be on any driver's
	 * fast-path anyway.
	 */
	struct xarray proto_context_xa;

	/** @context_xa: xarray of fully created i915_gem_context
	 *
	 * Write access to this xarray is guarded by @proto_context_lock.
	 * Otherwise, writers may race with finalize_create_context_locked().
	 *
	 * See @proto_context_xa.
	 */
267
	struct xarray context_xa;
268
	struct xarray vm_xa;
269

270
	unsigned int bsd_engine;
271

272 273 274 275 276 277 278
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
279
 */
280 281 282 283 284 285 286
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
287 288
};

L
Linus Torvalds 已提交
289 290 291
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
292 293
 * 1.2: Add Power Management
 * 1.3: Add vblank support
294
 * 1.4: Fix cmdbuffer path, add heap destroy
295
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
296 297
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
298 299
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
300
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
301 302
#define DRIVER_PATCHLEVEL	0

303 304 305
struct intel_overlay;
struct intel_overlay_error_state;

306
struct sdvo_device_mapping {
C
Chris Wilson 已提交
307
	u8 initialized;
308 309 310
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
311
	u8 i2c_pin;
312
	u8 ddc_pin;
313 314
};

315
struct intel_connector;
316
struct intel_encoder;
317
struct intel_atomic_state;
318
struct intel_cdclk_config;
319 320
struct intel_cdclk_state;
struct intel_cdclk_vals;
321
struct intel_initial_plane_config;
322
struct intel_crtc;
323 324
struct intel_limit;
struct dpll;
325

326
struct drm_i915_display_funcs {
327
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
328
			  struct intel_cdclk_config *cdclk_config);
329
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
330
			  const struct intel_cdclk_config *cdclk_config,
331
			  enum pipe pipe);
332
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
333 334
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
335 336 337 338
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
339
	void (*initial_watermarks)(struct intel_atomic_state *state,
340
				   struct intel_crtc *crtc);
341
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
342
					 struct intel_crtc *crtc);
343
	void (*optimize_watermarks)(struct intel_atomic_state *state,
344
				    struct intel_crtc *crtc);
345
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
346
	void (*update_wm)(struct intel_crtc *crtc);
347
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
348
	u8 (*calc_voltage_level)(int cdclk);
349 350 351
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
352
				struct intel_crtc_state *);
353 354
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
355 356
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
357 358 359 360
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
361
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
362
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
363 364 365 366 367 368
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
369 370
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
371
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
372
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
373 374 375 376 377
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
378

379
	int (*color_check)(struct intel_crtc_state *crtc_state);
380 381 382 383 384 385 386 387 388 389 390 391 392
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
393
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
394
	void (*read_luts)(struct intel_crtc_state *crtc_state);
395 396
};

397

398 399
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

400
struct intel_fbc {
P
Paulo Zanoni 已提交
401 402 403
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
404 405
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
406
	struct intel_crtc *crtc;
407

408
	struct drm_mm_node compressed_fb;
409
	struct drm_mm_node compressed_llb;
410

411
	u8 limit;
412

413 414
	bool false_color;

415
	bool active;
416
	bool activated;
417
	bool flip_pending;
418

419 420 421
	bool underrun_detected;
	struct work_struct underrun_work;

422 423 424 425 426
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
427 428 429
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
430
			u32 hsw_bdw_pixel_rate;
431 432 433 434 435 436 437
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
438 439 440 441 442 443 444 445
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
446

447
			u16 pixel_blend_mode;
448 449 450
		} plane;

		struct {
451
			const struct drm_format_info *format;
452
			unsigned int stride;
453
			u64 modifier;
454
		} fb;
455 456

		unsigned int fence_y_offset;
457
		u16 gen9_wa_cfb_stride;
458
		u16 interval;
459
		s8 fence_id;
460
		bool psr2_active;
461 462
	} state_cache;

463 464 465 466 467 468 469
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
470 471 472
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
473
			enum i9xx_plane_id i9xx_plane;
474 475 476
		} crtc;

		struct {
477
			const struct drm_format_info *format;
478
			unsigned int stride;
479
			u64 modifier;
480 481 482
		} fb;

		int cfb_size;
483
		unsigned int fence_y_offset;
484
		u16 gen9_wa_cfb_stride;
485
		u16 interval;
486
		s8 fence_id;
487
		bool plane_visible;
488 489
	} params;

490
	const char *no_fbc_reason;
491 492
};

493
/*
494 495 496 497 498 499 500 501 502 503 504 505 506 507
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
508 509
};

510
struct intel_dp;
511 512 513 514 515 516 517 518 519
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

520
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
521
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
522
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
523
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
524
#define QUIRK_INCREASE_T12_DELAY (1<<6)
525
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
526
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
527

528
struct intel_fbdev;
529
struct intel_fbc_work;
530

531 532
struct intel_gmbus {
	struct i2c_adapter adapter;
533
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
534
	u32 force_bit;
535
	u32 reg0;
536
	i915_reg_t gpio_reg;
537
	struct i2c_algo_bit_data bit_algo;
538 539 540
	struct drm_i915_private *dev_priv;
};

541
struct i915_suspend_saved_registers {
542
	u32 saveDSPARB;
J
Jesse Barnes 已提交
543 544
	u32 saveSWF0[16];
	u32 saveSWF1[16];
545
	u32 saveSWF3[3];
546
	u16 saveGCDGMBUS;
547
};
548

549
struct vlv_s0ix_state;
550

551
#define MAX_L3_SLICES 2
552
struct intel_l3_parity {
553
	u32 *remap_info[MAX_L3_SLICES];
554
	struct work_struct error_work;
555
	int which_slice;
556 557
};

558
struct i915_gem_mm {
559 560 561 562 563 564 565
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
566 567
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
568 569 570 571
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

572 573 574
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

575
	/**
576
	 * List of objects which are purgeable.
577
	 */
578 579
	struct list_head purge_list;

580
	/**
581
	 * List of objects which have allocated pages and are shrinkable.
582
	 */
583
	struct list_head shrink_list;
584

585 586 587 588 589
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
590 591 592 593 594
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
595

M
Matthew Auld 已提交
596 597 598 599 600
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

601 602
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

603
	struct notifier_block oom_notifier;
604
	struct notifier_block vmap_notifier;
605
	struct shrinker shrinker;
606

607
#ifdef CONFIG_MMU_NOTIFIER
608
	/**
609 610
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
611
	 */
612
	rwlock_t notifier_lock;
613
#endif
614

615 616 617
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
618 619
};

620 621
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

622 623 624 625 626 627 628 629 630
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

631 632 633
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

634 635
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

636 637 638
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

639
struct ddi_vbt_port_info {
640
	/* Non-NULL if port present. */
641
	struct intel_bios_encoder_data *devdata;
642

643 644
	int max_tmds_clock;

645
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
646
	u8 hdmi_level_shift;
647
	u8 hdmi_level_shift_set:1;
648

649 650
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
651

652
	int dp_max_link_rate;		/* 0 for not limited by VBT */
653 654
};

R
Rodrigo Vivi 已提交
655 656 657 658 659
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
660 661
};

662
struct intel_vbt_data {
663 664 665
	/* bdb version */
	u16 version;

666 667 668 669 670 671 672 673
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
674
	unsigned int int_lvds_support:1;
675 676
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
677
	unsigned int panel_type:4;
678 679
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
680
	enum drm_panel_orientation orientation;
681

682 683
	enum drrs_support_type drrs_type;

684 685 686 687 688
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
689
		bool low_vswing;
690 691 692
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
693
		bool hobl;
694
	} edp;
695

R
Rodrigo Vivi 已提交
696
	struct {
697
		bool enable;
R
Rodrigo Vivi 已提交
698 699 700 701
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
702 703
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
704
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
705 706
	} psr;

707 708
	struct {
		u16 pwm_freq_hz;
709
		bool present;
710
		bool active_low_pwm;
711
		u8 min_brightness;	/* min_brightness/255 of max */
712
		u8 controller;		/* brightness controller number */
713
		enum intel_backlight_type type;
714 715
	} backlight;

716 717 718
	/* MIPI DSI */
	struct {
		u16 panel_id;
719 720
		struct mipi_config *config;
		struct mipi_pps_data *pps;
721 722
		u16 bl_ports;
		u16 cabc_ports;
723 724 725
		u8 seq_version;
		u32 size;
		u8 *data;
726
		const u8 *sequence[MIPI_SEQ_MAX];
727
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
728
		enum drm_panel_orientation orientation;
729 730
	} dsi;

731 732
	int crt_ddc_pin;

733
	struct list_head display_devices;
734 735

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
736
	struct sdvo_device_mapping sdvo_mappings[2];
737 738
};

739 740 741 742 743
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

744
struct ilk_wm_values {
745 746 747
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
748 749 750 751
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

752
struct g4x_pipe_wm {
753 754
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
755
};
756

757
struct g4x_sr_wm {
758 759 760
	u16 plane;
	u16 cursor;
	u16 fbc;
761 762 763
};

struct vlv_wm_ddl_values {
764
	u8 plane[I915_MAX_PLANES];
765
};
766

767
struct vlv_wm_values {
768 769
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
770
	struct vlv_wm_ddl_values ddl[3];
771
	u8 level;
772
	bool cxsr;
773 774
};

775 776 777 778 779 780 781 782 783
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

784
struct skl_ddb_entry {
785
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
786 787
};

788
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
789
{
790
	return entry->end - entry->start;
791 792
}

793 794 795 796 797 798 799 800 801
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

802
struct i915_frontbuffer_tracking {
803
	spinlock_t lock;
804 805 806 807 808 809 810 811 812

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

813
struct i915_virtual_gpu {
814
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
815
	bool active;
816
	u32 caps;
817 818
};

819
struct intel_cdclk_config {
820
	unsigned int cdclk, vco, ref, bypass;
821
	u8 voltage_level;
822 823
};

824 825
struct i915_selftest_stash {
	atomic_t counter;
826
	struct ida mock_region_instances;
827 828
};

829
struct drm_i915_private {
830 831
	struct drm_device drm;

832 833 834
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

835 836 837
	/* i915 device parameters */
	struct i915_params params;

838
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
839
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
840
	struct intel_driver_caps caps;
841

842 843 844
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
845
	 * backed by stolen memory. Note that stolen_usable_size tells us
846 847 848 849
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
850 851 852 853
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
854

855 856 857 858 859 860 861 862 863
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
864
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
865

866
	struct intel_uncore uncore;
867
	struct intel_uncore_mmio_debug mmio_debug;
868

869 870
	struct i915_virtual_gpu vgpu;

871
	struct intel_gvt *gvt;
872

873 874
	struct intel_wopcm wopcm;

875
	struct intel_dmc dmc;
876

877
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
878

879 880 881 882 883
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
884 885
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
886
	 */
887
	u32 gpio_mmio_base;
888

889 890
	u32 hsw_psr_mmio_adjust;

891
	/* MMIO base address for MIPI regs */
892
	u32 mipi_mmio_base;
893

894
	u32 pps_mmio_base;
895

896 897
	wait_queue_head_t gmbus_wait_queue;

898
	struct pci_dev *bridge_dev;
899 900

	struct rb_root uabi_engines;
901 902 903 904 905 906

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

907 908
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
909 910
	/* Sideband mailbox protection */
	struct mutex sb_lock;
911
	struct pm_qos_request sb_qos;
912 913

	/** Cached value of IMR to avoid reads in updating the bitfield */
914 915 916 917
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
918
	u32 pipestat_irq_mask[I915_MAX_PIPES];
919

920
	struct i915_hotplug hotplug;
921
	struct intel_fbc fbc;
922
	struct i915_drrs drrs;
923
	struct intel_opregion opregion;
924
	struct intel_vbt_data vbt;
925

926 927
	bool preserve_bios_swizzle;

928 929 930
	/* overlay */
	struct intel_overlay *overlay;

931
	/* backlight registers and fields in struct intel_panel */
932
	struct mutex backlight_lock;
933

V
Ville Syrjälä 已提交
934 935 936
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

937
	unsigned int fsb_freq, mem_freq, is_ddr3;
938
	unsigned int skl_preferred_vco_freq;
939
	unsigned int max_cdclk_freq;
940

M
Mika Kahola 已提交
941
	unsigned int max_dotclk_freq;
942
	unsigned int hpll_freq;
943
	unsigned int fdi_pll_freq;
944
	unsigned int czclk_freq;
945

946
	struct {
947 948
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
949

950 951
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
952 953

		struct intel_global_obj obj;
954
	} cdclk;
955

956 957 958 959 960 961 962
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

963 964 965 966 967 968 969
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
970 971
	struct workqueue_struct *wq;

972 973
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
974 975
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
976

977 978 979 980 981
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
982
	unsigned short pch_id;
983 984 985

	unsigned long quirks;

986
	struct drm_atomic_state *modeset_restore_state;
987
	struct drm_modeset_acquire_ctx reset_ctx;
988

989
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
990

991
	struct i915_gem_mm mm;
992 993 994

	/* Kernel Modesetting */

995 996
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
997

998 999 1000 1001 1002
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
1003
	 */
1004 1005 1006 1007 1008 1009
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
1010 1011 1012 1013 1014

		struct {
			int nssc;
			int ssc;
		} ref_clks;
1015
	} dpll;
1016

1017 1018
	struct list_head global_obj_list;

1019
	/*
1020 1021
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
1022
	 */
1023
	u8 active_pipes;
1024

1025 1026
	struct i915_frontbuffer_tracking fb_tracking;

1027 1028 1029 1030 1031
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1032
	bool mchbar_need_disable;
1033

1034 1035
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
1036 1037 1038 1039 1040 1041 1042 1043
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

1044 1045 1046 1047 1048
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1049

1050
	struct i915_power_domains power_domains;
1051

1052
	struct i915_gpu_error gpu_error;
1053

1054 1055
	struct drm_i915_gem_object *vlv_pctx;

1056 1057
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1058
	struct work_struct fbdev_suspend_work;
1059 1060

	struct drm_property *broadcast_rgb_property;
1061
	struct drm_property *force_audio_property;
1062

I
Imre Deak 已提交
1063
	/* hda/i915 audio component */
1064
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1065
	bool audio_component_registered;
1066 1067 1068 1069 1070
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1071
	int audio_power_refcount;
1072
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1073

1074
	u32 fdi_rx_config;
1075

1076
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1077
	u32 chv_phy_control;
1078 1079 1080 1081 1082 1083
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1084
	u32 bxt_phy_grc;
1085

1086
	u32 suspend_count;
1087
	bool power_domains_suspended;
1088
	struct i915_suspend_saved_registers regfile;
1089
	struct vlv_s0ix_state *vlv_s0ix_state;
1090

1091
	enum {
1092 1093 1094 1095 1096
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1097

1098 1099
	u32 sagv_block_time_us;

1100 1101 1102 1103 1104 1105 1106
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1107
		u16 pri_latency[5];
1108
		/* sprite */
1109
		u16 spr_latency[5];
1110
		/* cursor */
1111
		u16 cur_latency[5];
1112 1113 1114 1115 1116
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1117
		u16 skl_latency[8];
1118 1119

		/* current hardware state */
1120 1121
		union {
			struct ilk_wm_values hw;
1122
			struct vlv_wm_values vlv;
1123
			struct g4x_wm_values g4x;
1124
		};
1125

1126
		u8 max_level;
1127 1128 1129 1130

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1131
		 * crtc_state->wm.need_postvbl_update.
1132 1133
		 */
		struct mutex wm_mutex;
1134 1135
	} wm;

1136
	struct dram_info {
1137
		bool wm_lv_0_adjust_needed;
1138
		u8 num_channels;
1139
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1140 1141 1142 1143 1144
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
1145 1146 1147
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
1148
		} type;
1149
		u8 num_qgv_points;
1150
		u8 num_psf_gv_points;
1151 1152
	} dram_info;

1153
	struct intel_bw_info {
1154 1155
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1156 1157
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
1158
		u8 num_qgv_points;
1159
		u8 num_psf_gv_points;
1160
		u8 num_planes;
1161 1162
	} max_bw[6];

1163
	struct intel_global_obj bw_obj;
1164

1165
	struct intel_runtime_pm runtime_pm;
1166

1167
	struct i915_perf perf;
1168

1169
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1170
	struct intel_gt gt;
1171 1172

	struct {
1173 1174 1175 1176
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1187
	} gem;
1188

1189 1190
	u8 framestart_delay;

1191 1192 1193
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

1194 1195
	u8 pch_ssc_use;

1196 1197
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1198

1199 1200
	bool irq_enabled;

1201 1202 1203
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1204 1205
	bool ipc_enabled;

1206 1207
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1208

1209 1210 1211 1212 1213 1214
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1215 1216
	struct i915_pmu pmu;

1217 1218 1219 1220 1221 1222
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1223 1224 1225
	/* The TTM device structure. */
	struct ttm_device bdev;

1226 1227
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1228 1229 1230 1231
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1232
};
L
Linus Torvalds 已提交
1233

1234 1235
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1236
	return container_of(dev, struct drm_i915_private, drm);
1237 1238
}

1239
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1240
{
1241 1242 1243 1244 1245 1246
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1247 1248
}

1249
/* Simple iterator over all initialised engines */
1250 1251 1252 1253 1254
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1255 1256

/* Iterator over subset of engines selected by mask */
1257
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1258
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1259
	     (tmp__) ? \
1260
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1261
	     0;)
1262

1263 1264 1265 1266 1267 1268 1269 1270
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1271 1272 1273 1274 1275
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1276
#define I915_GTT_OFFSET_NONE ((u32)-1)
1277

1278 1279
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1280
 * considered to be the frontbuffer for the given plane interface-wise. This
1281 1282 1283 1284 1285
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1286
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1287 1288 1289 1290 1291
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1292
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1293
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1294
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1295 1296
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1297

1298
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1299
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1300
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1301

1302
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1303

1304 1305
#define IP_VER(ver, rel)		((ver) << 8 | (rel))

1306
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics_ver)
1307 1308
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics_ver, \
					       INTEL_INFO(i915)->graphics_rel)
1309 1310
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))
1311

1312
#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media_ver)
1313 1314
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media_ver, \
					       INTEL_INFO(i915)->media_rel)
1315 1316
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))
1317

1318
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
1319
#define IS_DISPLAY_VER(i915, from, until) \
1320
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))
1321

1322
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1323

1324 1325
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1326 1327
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
#define INTEL_GT_STEP(__i915) (RUNTIME_INFO(__i915)->step.gt_step)
1328 1329 1330

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
1331
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
1332 1333 1334

#define IS_GT_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GT_STEP(__i915) == STEP_NONE), \
1335
	 INTEL_GT_STEP(__i915) >= (since) && INTEL_GT_STEP(__i915) < (until))
1336

1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1366
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1398

1399
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1400
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1401

T
Tvrtko Ursulin 已提交
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1414
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1415 1416
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1417 1418 1419
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1420
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1421
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1422
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1423
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1424 1425 1426 1427 1428 1429 1430 1431 1432
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1433
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
1434
#define IS_CANNONLAKE(dev_priv)	0
1435
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1436 1437
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1438
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1439
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1440
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1441
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1442
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1443
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
1444 1445 1446 1447 1448
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
1449 1450
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1451 1452 1453 1454
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1455
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1456
				 INTEL_INFO(dev_priv)->gt == 3)
1457 1458
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1459
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1460
				 INTEL_INFO(dev_priv)->gt == 3)
1461
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1462
				 INTEL_INFO(dev_priv)->gt == 1)
1463
/* ULX machines are also considered ULT. */
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1474
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1475
				 INTEL_INFO(dev_priv)->gt == 2)
1476
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1477
				 INTEL_INFO(dev_priv)->gt == 3)
1478
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1479
				 INTEL_INFO(dev_priv)->gt == 4)
1480
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1481
				 INTEL_INFO(dev_priv)->gt == 2)
1482
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1483
				 INTEL_INFO(dev_priv)->gt == 3)
1484 1485
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1486 1487
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1488
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1489
				 INTEL_INFO(dev_priv)->gt == 2)
1490
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1491
				 INTEL_INFO(dev_priv)->gt == 3)
1492 1493 1494 1495 1496 1497 1498 1499

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1500 1501
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1502

1503 1504 1505 1506 1507 1508
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1509
#define IS_SKL_GT_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GT_STEP(p, since, until))
1510

1511 1512 1513 1514
#define IS_KBL_GT_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GT_STEP(dev_priv, since, until))
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1515

1516 1517 1518 1519
#define IS_JSL_EHL_GT_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GT_STEP(p, since, until))
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1520

1521
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1522 1523
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1524

1525
#define IS_TGL_UY_GT_STEP(__i915, since, until) \
1526 1527
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
1528

1529
#define IS_TGL_GT_STEP(__i915, since, until) \
1530 1531
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1532

1533 1534
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1535

1536 1537 1538 1539
#define IS_DG1_GT_STEP(p, since, until) \
	(IS_DG1(p) && IS_GT_STEP(p, since, until))
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1540

1541
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1542 1543
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1544

1545
#define IS_ADLS_GT_STEP(__i915, since, until) \
1546 1547
	(IS_ALDERLAKE_S(__i915) && \
	 IS_GT_STEP(__i915, since, until))
1548

1549 1550 1551 1552 1553 1554 1555 1556
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

#define IS_ADLP_GT_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_GT_STEP(__i915, since, until))

1557 1558
#define IS_XEHPSDV_GT_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GT_STEP(__i915, since, until))
1559

M
Matt Roper 已提交
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581
/*
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked
 * to create two variants (G10 and G11) which have distinct workaround sets.
 * The G11 fork of the DG2 design resets the GT stepping back to "A0" for its
 * first iteration, even though it's more similar to a G10 B0 stepping in terms
 * of functionality and workarounds.  However the display stepping does not
 * reset in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10 or G11 DG2.
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
 * relation to a specific subplatform (G10 or G11), whereas display workarounds
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
#define IS_DG2_GT_STEP(__i915, variant, since, until) \
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
	 IS_GT_STEP(__i915, since, until))

#define IS_DG2_DISP_STEP(__i915, since, until) \
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1582 1583 1584
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1585

1586
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1587
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1588

1589
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1590 1591
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1592
	((gt)->info.engine_mask &						\
1593
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1594
})
1595 1596 1597 1598
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1599

1600 1601 1602 1603
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1604
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1605

1606 1607
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1608
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1609
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1610
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1611

1612
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1613

1614
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1615
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1616
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1617
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1618 1619 1620

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1621
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1622 1623 1624 1625 1626
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1627 1628
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1629
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1630
})
1631

1632
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1633
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1634
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1635

1636
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1637
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1638

1639
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1640
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1641

1642
/* WaRsDisableCoarsePowerGating:skl,cnl */
1643
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1644
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1645

1646
#define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
1647
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1648 1649
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1650

1651 1652 1653
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1654 1655
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1656 1657
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1658

1659
#define HAS_FW_BLC(dev_priv)	(GRAPHICS_VER(dev_priv) > 2)
1660
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
1661
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
1662

1663
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1664

1665
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1666

1667
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1668
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1669
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1670
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1671 1672
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1673
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (GRAPHICS_VER(dev_priv) >= 12)
1674
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1675

1676 1677
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1678
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1679

1680 1681
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1682
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1683

1684
#define HAS_MSO(i915)		(GRAPHICS_VER(i915) >= 12)
1685

1686 1687
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1688

1689 1690 1691
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

1692
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1693

1694
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1695
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1696

1697
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1698

1699
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1700

1701 1702
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1703

R
Rodrigo Vivi 已提交
1704
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1705

1706
#define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
1707

1708
/* DPF == dynamic parity feature */
1709
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1710 1711
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1712

1713
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1714
#define GEN9_FREQ_SCALER 3
1715

1716
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1717

1718
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1719

1720
#define HAS_VRR(i915)	(GRAPHICS_VER(i915) >= 12)
1721

1722
/* Only valid when HAS_DISPLAY() is true */
1723
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1724
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1725

1726 1727 1728 1729 1730
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1731 1732 1733
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1734
static inline bool intel_vtd_active(void)
1735 1736
{
#ifdef CONFIG_INTEL_IOMMU
1737
	if (intel_iommu_gfx_mapped)
1738 1739
		return true;
#endif
1740 1741

	/* Running as a guest, we assume the host is enforcing VT'd */
1742
	return run_as_guest();
1743 1744
}

1745 1746
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1747
	return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active();
1748 1749
}

1750
static inline bool
1751
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *i915)
1752
{
1753 1754 1755 1756 1757 1758 1759
	return IS_BROXTON(i915) && intel_vtd_active();
}

static inline bool
intel_vm_no_concurrent_access_wa(struct drm_i915_private *i915)
{
	return IS_CHERRYVIEW(i915) || intel_ggtt_update_needs_vtd_wa(i915);
1760 1761
}

1762
/* i915_drv.c */
1763 1764
extern const struct dev_pm_ops i915_pm_ops;

1765
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1766
void i915_driver_remove(struct drm_i915_private *i915);
1767
void i915_driver_shutdown(struct drm_i915_private *i915);
1768 1769 1770

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1771

1772 1773 1774
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1775
/* i915_gem.c */
1776 1777
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1778
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1779
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1780

1781 1782
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1783 1784
	/*
	 * A single pass should suffice to release all the freed objects (along
1785 1786 1787 1788 1789
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1790 1791
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1792
		rcu_barrier();
1793
	}
1794 1795
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1806
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1807 1808
	 *
	 */
1809
	int pass = 3;
1810
	do {
1811
		flush_workqueue(i915->wq);
1812
		rcu_barrier();
1813
		i915_gem_drain_freed_objects(i915);
1814
	} while (--pass);
1815
	drain_workqueue(i915->wq);
1816 1817
}

C
Chris Wilson 已提交
1818
struct i915_vma * __must_check
1819 1820 1821 1822 1823 1824
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1825 1826
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1827 1828 1829 1830
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1831

1832 1833 1834
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1835
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1836
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1837
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1838

1839 1840
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1841 1842 1843
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1844

1845
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1846

M
Mika Kuoppala 已提交
1847 1848
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1849
	return atomic_read(&error->reset_count);
1850
}
1851

1852
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1853
					  const struct intel_engine_cs *engine)
1854
{
1855
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1856 1857
}

1858
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1859 1860
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1861
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1862
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1863
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1864
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1865
void i915_gem_resume(struct drm_i915_private *dev_priv);
1866

1867
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1868

1869 1870 1871
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1872 1873 1874
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1875
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1876

1877 1878 1879 1880 1881
static inline struct i915_address_space *
i915_gem_vm_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_address_space *vm;

1882
	xa_lock(&file_priv->vm_xa);
1883
	vm = xa_load(&file_priv->vm_xa, id);
1884 1885 1886
	if (vm)
		kref_get(&vm->ref);
	xa_unlock(&file_priv->vm_xa);
1887 1888 1889 1890

	return vm;
}

1891
/* i915_gem_evict.c */
1892
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1893
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1894
					  unsigned long color,
1895
					  u64 start, u64 end,
1896
					  unsigned flags);
1897 1898 1899
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1900
int i915_gem_evict_vm(struct i915_address_space *vm);
1901

1902 1903 1904
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1905
				phys_addr_t size);
1906

1907
/* i915_gem_tiling.c */
1908
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1909
{
1910
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1911

1912
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1913
		i915_gem_object_is_tiled(obj);
1914 1915
}

1916 1917 1918 1919 1920
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1921
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1922

1923
/* i915_cmd_parser.c */
1924
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1925
int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1926
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1927
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1928
			    struct i915_vma *batch,
1929 1930
			    unsigned long batch_offset,
			    unsigned long batch_length,
1931
			    struct i915_vma *shadow,
1932
			    bool trampoline);
1933
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1934

1935 1936 1937 1938
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1939
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1940 1941
}

B
Ben Widawsky 已提交
1942 1943
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1944

1945
/* i915_mm.c */
1946 1947 1948
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);
1949 1950 1951
int remap_io_sg(struct vm_area_struct *vma,
		unsigned long addr, unsigned long size,
		struct scatterlist *sgl, resource_size_t iobase);
1952

1953 1954
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
1955 1956
	if (GRAPHICS_VER(i915) >= 11)
		return ICL_HWS_CSB_WRITE_INDEX;
1957 1958 1959 1960
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1961
static inline enum i915_map_type
1962 1963
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1964
{
1965 1966 1967 1968 1969 1970
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1971 1972
}

L
Linus Torvalds 已提交
1973
#endif