i915_drv.h 56.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53 54 55

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
56
#include <drm/drm_auth.h>
57
#include <drm/drm_cache.h>
58
#include <drm/drm_util.h>
59
#include <drm/drm_dsc.h>
60
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
61
#include <drm/drm_connector.h>
62
#include <drm/i915_mei_hdcp_interface.h>
63 64 65

#include "i915_params.h"
#include "i915_reg.h"
66
#include "i915_utils.h"
67

68 69 70
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
71
#include "display/intel_dmc.h"
72
#include "display/intel_dpll_mgr.h"
73
#include "display/intel_dsb.h"
74
#include "display/intel_frontbuffer.h"
75
#include "display/intel_global_state.h"
76
#include "display/intel_gmbus.h"
77 78
#include "display/intel_opregion.h"

79
#include "gem/i915_gem_context_types.h"
80
#include "gem/i915_gem_shrinker.h"
81 82
#include "gem/i915_gem_stolen.h"

83
#include "gt/intel_engine.h"
84
#include "gt/intel_gt_types.h"
85
#include "gt/intel_region_lmem.h"
86
#include "gt/intel_workarounds.h"
87
#include "gt/uc/intel_uc.h"
88

89
#include "intel_device_info.h"
90
#include "intel_memory_region.h"
91
#include "intel_pch.h"
92
#include "intel_runtime_pm.h"
93
#include "intel_step.h"
94
#include "intel_uncore.h"
95
#include "intel_wakeref.h"
96
#include "intel_wopcm.h"
97

98
#include "i915_gem.h"
99
#include "i915_gem_gtt.h"
100
#include "i915_gpu_error.h"
101
#include "i915_perf_types.h"
102
#include "i915_request.h"
103
#include "i915_scheduler.h"
104
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
105
#include "i915_vma.h"
106
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
107

108

L
Linus Torvalds 已提交
109 110 111 112 113
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
114 115
#define DRIVER_DATE		"20201103"
#define DRIVER_TIMESTAMP	1604406085
L
Linus Torvalds 已提交
116

117 118
struct drm_i915_gem_object;

119 120 121 122 123 124
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
125
	HPD_PORT_A,
126 127 128
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
129
	HPD_PORT_E,
130 131 132 133 134 135
	HPD_PORT_TC1,
	HPD_PORT_TC2,
	HPD_PORT_TC3,
	HPD_PORT_TC4,
	HPD_PORT_TC5,
	HPD_PORT_TC6,
136

137 138 139
	HPD_NUM_PINS
};

140 141 142
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

143 144
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
145

146
struct i915_hotplug {
147
	struct delayed_work hotplug_work;
148

149 150
	const u32 *hpd, *pch_hpd;

151 152 153 154 155 156 157 158 159 160
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
161
	u32 retry_bits;
162 163 164 165 166 167
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

168 169 170
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
171
	unsigned int hpd_storm_threshold;
172 173
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
174

175 176 177 178 179 180 181 182 183 184
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

185 186 187 188 189 190
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
191

192
struct drm_i915_private;
193
struct i915_mm_struct;
194
struct i915_mmu_object;
195

196 197
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
198 199 200 201 202

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
203

204
	struct xarray context_xa;
205
	struct xarray vm_xa;
206

207
	unsigned int bsd_engine;
208

209 210 211 212 213 214 215
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
216
 */
217 218 219 220 221 222 223
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
224 225
};

L
Linus Torvalds 已提交
226 227 228
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
229 230
 * 1.2: Add Power Management
 * 1.3: Add vblank support
231
 * 1.4: Fix cmdbuffer path, add heap destroy
232
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
233 234
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
235 236
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
237
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
238 239
#define DRIVER_PATCHLEVEL	0

240 241 242
struct intel_overlay;
struct intel_overlay_error_state;

243
struct sdvo_device_mapping {
C
Chris Wilson 已提交
244
	u8 initialized;
245 246 247
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
248
	u8 i2c_pin;
249
	u8 ddc_pin;
250 251
};

252
struct intel_connector;
253
struct intel_encoder;
254
struct intel_atomic_state;
255
struct intel_cdclk_config;
256 257
struct intel_cdclk_state;
struct intel_cdclk_vals;
258
struct intel_initial_plane_config;
259
struct intel_crtc;
260 261
struct intel_limit;
struct dpll;
262

263
struct drm_i915_display_funcs {
264
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
265
			  struct intel_cdclk_config *cdclk_config);
266
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
267
			  const struct intel_cdclk_config *cdclk_config,
268
			  enum pipe pipe);
269
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
270 271
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
272 273
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
274
	void (*initial_watermarks)(struct intel_atomic_state *state,
275
				   struct intel_crtc *crtc);
276
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
277
					 struct intel_crtc *crtc);
278
	void (*optimize_watermarks)(struct intel_atomic_state *state,
279
				    struct intel_crtc *crtc);
280
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
281
	void (*update_wm)(struct intel_crtc *crtc);
282
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
283
	u8 (*calc_voltage_level)(int cdclk);
284 285 286
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
287
				struct intel_crtc_state *);
288 289
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
290 291
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
292 293 294 295
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
296
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
297
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
298 299 300 301 302 303
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
304 305
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
306
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
307
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
308 309 310 311 312
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
313

314
	int (*color_check)(struct intel_crtc_state *crtc_state);
315 316 317 318 319 320 321 322 323 324 325 326 327
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
328
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
329
	void (*read_luts)(struct intel_crtc_state *crtc_state);
330 331
};

332 333
enum i915_cache_level {
	I915_CACHE_NONE = 0,
334 335 336 337 338
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
339
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
340 341
};

342 343
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

344
struct intel_fbc {
P
Paulo Zanoni 已提交
345 346 347
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
348 349
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
350
	struct intel_crtc *crtc;
351

352
	struct drm_mm_node compressed_fb;
353 354
	struct drm_mm_node *compressed_llb;

355 356
	u8 limit;

357 358
	bool false_color;

359
	bool active;
360
	bool activated;
361
	bool flip_pending;
362

363 364 365
	bool underrun_detected;
	struct work_struct underrun_work;

366 367 368 369 370
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
371 372 373
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
374
			u32 hsw_bdw_pixel_rate;
375 376 377 378 379 380 381
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
382 383 384 385 386 387 388 389
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
390

391
			u16 pixel_blend_mode;
392 393 394
		} plane;

		struct {
395
			const struct drm_format_info *format;
396
			unsigned int stride;
397
			u64 modifier;
398
		} fb;
399 400

		unsigned int fence_y_offset;
401
		u16 gen9_wa_cfb_stride;
402
		u16 interval;
403
		s8 fence_id;
404
		bool psr2_active;
405 406
	} state_cache;

407 408 409 410 411 412 413
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
414 415 416
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
417
			enum i9xx_plane_id i9xx_plane;
418 419 420
		} crtc;

		struct {
421
			const struct drm_format_info *format;
422
			unsigned int stride;
423
			u64 modifier;
424 425 426
		} fb;

		int cfb_size;
427
		unsigned int fence_y_offset;
428
		u16 gen9_wa_cfb_stride;
429
		u16 interval;
430
		s8 fence_id;
431
		bool plane_visible;
432 433
	} params;

434
	const char *no_fbc_reason;
435 436
};

437
/*
438 439 440 441 442 443 444 445 446 447 448 449 450 451
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
452 453
};

454
struct intel_dp;
455 456 457 458 459 460 461 462 463
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

464
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
465
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
466
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
467
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
468
#define QUIRK_INCREASE_T12_DELAY (1<<6)
469
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
470
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
471

472
struct intel_fbdev;
473
struct intel_fbc_work;
474

475 476
struct intel_gmbus {
	struct i2c_adapter adapter;
477
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
478
	u32 force_bit;
479
	u32 reg0;
480
	i915_reg_t gpio_reg;
481
	struct i2c_algo_bit_data bit_algo;
482 483 484
	struct drm_i915_private *dev_priv;
};

485
struct i915_suspend_saved_registers {
486
	u32 saveDSPARB;
J
Jesse Barnes 已提交
487 488
	u32 saveSWF0[16];
	u32 saveSWF1[16];
489
	u32 saveSWF3[3];
490
	u16 saveGCDGMBUS;
491
};
492

493
struct vlv_s0ix_state;
494

495
#define MAX_L3_SLICES 2
496
struct intel_l3_parity {
497
	u32 *remap_info[MAX_L3_SLICES];
498
	struct work_struct error_work;
499
	int which_slice;
500 501
};

502 503 504
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
505 506 507 508
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

509 510 511
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

512
	/**
513
	 * List of objects which are purgeable.
514
	 */
515 516
	struct list_head purge_list;

517
	/**
518
	 * List of objects which have allocated pages and are shrinkable.
519
	 */
520
	struct list_head shrink_list;
521

522 523 524 525 526
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
527 528 529 530 531
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
532

M
Matthew Auld 已提交
533 534 535 536 537
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

538 539
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

540
	struct notifier_block oom_notifier;
541
	struct notifier_block vmap_notifier;
542
	struct shrinker shrinker;
543

544
#ifdef CONFIG_MMU_NOTIFIER
545
	/**
546 547
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
548
	 */
549
	spinlock_t notifier_lock;
550
#endif
551

552 553 554
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
555 556
};

557 558
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

559 560 561 562 563 564 565 566 567
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

568 569 570
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

571 572
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

573
struct ddi_vbt_port_info {
574
	/* Non-NULL if port present. */
575
	struct intel_bios_encoder_data *devdata;
576

577 578
	int max_tmds_clock;

579
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
580
	u8 hdmi_level_shift;
581
	u8 hdmi_level_shift_set:1;
582

583 584
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
585

586
	int dp_max_link_rate;		/* 0 for not limited by VBT */
587 588
};

R
Rodrigo Vivi 已提交
589 590 591 592 593
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
594 595
};

596
struct intel_vbt_data {
597 598 599
	/* bdb version */
	u16 version;

600 601 602 603 604 605 606 607
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
608
	unsigned int int_lvds_support:1;
609 610
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
611
	unsigned int panel_type:4;
612 613
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
614
	enum drm_panel_orientation orientation;
615

616 617
	enum drrs_support_type drrs_type;

618 619 620 621 622
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
623
		bool low_vswing;
624 625 626
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
627
		bool hobl;
628
	} edp;
629

R
Rodrigo Vivi 已提交
630
	struct {
631
		bool enable;
R
Rodrigo Vivi 已提交
632 633 634 635
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
636 637
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
638
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
639 640
	} psr;

641 642
	struct {
		u16 pwm_freq_hz;
643
		bool present;
644
		bool active_low_pwm;
645
		u8 min_brightness;	/* min_brightness/255 of max */
646
		u8 controller;		/* brightness controller number */
647
		enum intel_backlight_type type;
648 649
	} backlight;

650 651 652
	/* MIPI DSI */
	struct {
		u16 panel_id;
653 654
		struct mipi_config *config;
		struct mipi_pps_data *pps;
655 656
		u16 bl_ports;
		u16 cabc_ports;
657 658 659
		u8 seq_version;
		u32 size;
		u8 *data;
660
		const u8 *sequence[MIPI_SEQ_MAX];
661
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
662
		enum drm_panel_orientation orientation;
663 664
	} dsi;

665 666
	int crt_ddc_pin;

667
	struct list_head display_devices;
668 669

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
670
	struct sdvo_device_mapping sdvo_mappings[2];
671 672
};

673 674 675 676 677
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

678
struct ilk_wm_values {
679 680 681
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
682 683 684 685
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

686
struct g4x_pipe_wm {
687 688
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
689
};
690

691
struct g4x_sr_wm {
692 693 694
	u16 plane;
	u16 cursor;
	u16 fbc;
695 696 697
};

struct vlv_wm_ddl_values {
698
	u8 plane[I915_MAX_PLANES];
699
};
700

701
struct vlv_wm_values {
702 703
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
704
	struct vlv_wm_ddl_values ddl[3];
705
	u8 level;
706
	bool cxsr;
707 708
};

709 710 711 712 713 714 715 716 717
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

718
struct skl_ddb_entry {
719
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
720 721
};

722
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
723
{
724
	return entry->end - entry->start;
725 726
}

727 728 729 730 731 732 733 734 735
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

736
struct i915_frontbuffer_tracking {
737
	spinlock_t lock;
738 739 740 741 742 743 744 745 746

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

747
struct i915_virtual_gpu {
748
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
749
	bool active;
750
	u32 caps;
751 752
};

753
struct intel_cdclk_config {
754
	unsigned int cdclk, vco, ref, bypass;
755
	u8 voltage_level;
756 757
};

758 759 760 761
struct i915_selftest_stash {
	atomic_t counter;
};

762
struct drm_i915_private {
763 764
	struct drm_device drm;

765 766 767
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

768 769 770
	/* i915 device parameters */
	struct i915_params params;

771
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
772
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
773
	struct intel_driver_caps caps;
774

775 776 777
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
778
	 * backed by stolen memory. Note that stolen_usable_size tells us
779 780 781 782
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
783 784 785 786
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
787

788 789 790 791 792 793 794 795 796
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
797
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
798

799
	struct intel_uncore uncore;
800
	struct intel_uncore_mmio_debug mmio_debug;
801

802 803
	struct i915_virtual_gpu vgpu;

804
	struct intel_gvt *gvt;
805

806 807
	struct intel_wopcm wopcm;

808
	struct intel_dmc dmc;
809

810
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
811

812 813 814 815 816
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
817 818
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
819
	 */
820
	u32 gpio_mmio_base;
821

822 823
	u32 hsw_psr_mmio_adjust;

824
	/* MMIO base address for MIPI regs */
825
	u32 mipi_mmio_base;
826

827
	u32 pps_mmio_base;
828

829 830
	wait_queue_head_t gmbus_wait_queue;

831
	struct pci_dev *bridge_dev;
832 833

	struct rb_root uabi_engines;
834 835 836 837 838 839

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

840 841
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
842 843
	/* Sideband mailbox protection */
	struct mutex sb_lock;
844
	struct pm_qos_request sb_qos;
845 846

	/** Cached value of IMR to avoid reads in updating the bitfield */
847 848 849 850
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
851
	u32 pipestat_irq_mask[I915_MAX_PIPES];
852

853
	struct i915_hotplug hotplug;
854
	struct intel_fbc fbc;
855
	struct i915_drrs drrs;
856
	struct intel_opregion opregion;
857
	struct intel_vbt_data vbt;
858

859 860
	bool preserve_bios_swizzle;

861 862 863
	/* overlay */
	struct intel_overlay *overlay;

864
	/* backlight registers and fields in struct intel_panel */
865
	struct mutex backlight_lock;
866

V
Ville Syrjälä 已提交
867 868 869
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

870
	unsigned int fsb_freq, mem_freq, is_ddr3;
871
	unsigned int skl_preferred_vco_freq;
872
	unsigned int max_cdclk_freq;
873

M
Mika Kahola 已提交
874
	unsigned int max_dotclk_freq;
875
	unsigned int hpll_freq;
876
	unsigned int fdi_pll_freq;
877
	unsigned int czclk_freq;
878

879
	struct {
880 881
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
882

883 884
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
885 886

		struct intel_global_obj obj;
887
	} cdclk;
888

889 890 891 892 893 894 895
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

896 897 898 899 900 901 902
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
903 904
	struct workqueue_struct *wq;

905 906
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
907 908
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
909

910 911 912 913 914
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
915
	unsigned short pch_id;
916 917 918

	unsigned long quirks;

919
	struct drm_atomic_state *modeset_restore_state;
920
	struct drm_modeset_acquire_ctx reset_ctx;
921

922
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
923

924
	struct i915_gem_mm mm;
925 926 927

	/* Kernel Modesetting */

928 929
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
930

931 932 933 934 935
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
936
	 */
937 938 939 940 941 942
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
943 944 945 946 947

		struct {
			int nssc;
			int ssc;
		} ref_clks;
948
	} dpll;
949

950 951
	struct list_head global_obj_list;

952
	/*
953 954
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
955
	 */
956
	u8 active_pipes;
957

958
	struct i915_wa_list gt_wa_list;
959

960 961
	struct i915_frontbuffer_tracking fb_tracking;

962 963 964 965 966
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

967
	bool mchbar_need_disable;
968

969 970
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
971 972 973 974 975 976 977 978
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

979 980 981 982 983
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
984

985
	struct i915_power_domains power_domains;
986

987
	struct i915_gpu_error gpu_error;
988

989 990
	struct drm_i915_gem_object *vlv_pctx;

991 992
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
993
	struct work_struct fbdev_suspend_work;
994 995

	struct drm_property *broadcast_rgb_property;
996
	struct drm_property *force_audio_property;
997

I
Imre Deak 已提交
998
	/* hda/i915 audio component */
999
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1000
	bool audio_component_registered;
1001 1002 1003 1004 1005
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1006
	int audio_power_refcount;
1007
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1008

1009
	u32 fdi_rx_config;
1010

1011
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1012
	u32 chv_phy_control;
1013 1014 1015 1016 1017 1018
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1019
	u32 bxt_phy_grc;
1020

1021
	u32 suspend_count;
1022
	bool power_domains_suspended;
1023
	struct i915_suspend_saved_registers regfile;
1024
	struct vlv_s0ix_state *vlv_s0ix_state;
1025

1026
	enum {
1027 1028 1029 1030 1031
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1032

1033 1034
	u32 sagv_block_time_us;

1035 1036 1037 1038 1039 1040 1041
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1042
		u16 pri_latency[5];
1043
		/* sprite */
1044
		u16 spr_latency[5];
1045
		/* cursor */
1046
		u16 cur_latency[5];
1047 1048 1049 1050 1051
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1052
		u16 skl_latency[8];
1053 1054

		/* current hardware state */
1055 1056
		union {
			struct ilk_wm_values hw;
1057
			struct vlv_wm_values vlv;
1058
			struct g4x_wm_values g4x;
1059
		};
1060

1061
		u8 max_level;
1062 1063 1064 1065

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1066
		 * crtc_state->wm.need_postvbl_update.
1067 1068
		 */
		struct mutex wm_mutex;
1069 1070
	} wm;

1071
	struct dram_info {
1072
		bool wm_lv_0_adjust_needed;
1073
		u8 num_channels;
1074
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1075 1076 1077 1078 1079
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
1080 1081 1082
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
1083
		} type;
1084
		u8 num_qgv_points;
1085 1086
	} dram_info;

1087
	struct intel_bw_info {
1088 1089
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1090 1091
		u8 num_qgv_points;
		u8 num_planes;
1092 1093
	} max_bw[6];

1094
	struct intel_global_obj bw_obj;
1095

1096
	struct intel_runtime_pm runtime_pm;
1097

1098
	struct i915_perf perf;
1099

1100
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1101
	struct intel_gt gt;
1102 1103

	struct {
1104 1105 1106 1107
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
1108 1109 1110 1111 1112 1113 1114 1115 1116 1117

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1118
	} gem;
1119

1120 1121
	u8 framestart_delay;

1122 1123 1124
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

1125 1126
	u8 pch_ssc_use;

1127 1128
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1129

1130 1131 1132
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1133 1134
	bool ipc_enabled;

1135 1136
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1137

1138 1139 1140 1141 1142 1143
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1144 1145
	struct i915_pmu pmu;

1146 1147 1148 1149 1150 1151
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1152 1153
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1154 1155 1156 1157
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1158
};
L
Linus Torvalds 已提交
1159

1160 1161
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1162
	return container_of(dev, struct drm_i915_private, drm);
1163 1164
}

1165
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1166
{
1167 1168 1169 1170 1171 1172
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1173 1174
}

1175
/* Simple iterator over all initialised engines */
1176 1177 1178 1179 1180
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1181 1182

/* Iterator over subset of engines selected by mask */
1183
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1184
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1185
	     (tmp__) ? \
1186
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1187
	     0;)
1188

1189 1190 1191 1192 1193 1194 1195 1196
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1197 1198 1199 1200 1201
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1202
#define I915_GTT_OFFSET_NONE ((u32)-1)
1203

1204 1205
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1206
 * considered to be the frontbuffer for the given plane interface-wise. This
1207 1208 1209 1210 1211
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1212
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1213 1214 1215 1216 1217
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1218
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1219
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1220
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1221 1222
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1223

1224
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1225
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1226
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1227

1228
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1229

1230 1231 1232 1233
/*
 * Deprecated: this will be replaced by individual IP checks:
 * GRAPHICS_VER(), MEDIA_VER() and DISPLAY_VER()
 */
1234
#define INTEL_GEN(dev_priv)		GRAPHICS_VER(dev_priv)
1235 1236 1237 1238 1239
/*
 * Deprecated: use IS_GRAPHICS_VER(), IS_MEDIA_VER() and IS_DISPLAY_VER() as
 * appropriate.
 */
#define IS_GEN_RANGE(dev_priv, s, e)	IS_GRAPHICS_VER(dev_priv, (s), (e))
1240 1241 1242 1243
/*
 * Deprecated: use GRAPHICS_VER(), MEDIA_VER() and DISPLAY_VER() as appropriate.
 */
#define IS_GEN(dev_priv, n)		(GRAPHICS_VER(dev_priv) == (n))
1244 1245 1246 1247 1248 1249 1250 1251 1252

#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics_ver)
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media_ver)
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

1253
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
1254
#define IS_DISPLAY_VER(i915, from, until) \
1255 1256
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

1257
#define REVID_FOREVER		0xff
1258
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
1259

1260 1261
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1262 1263 1264 1265 1266 1267 1268 1269
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1270 1271
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
#define INTEL_GT_STEP(__i915) (RUNTIME_INFO(__i915)->step.gt_step)
1272 1273 1274 1275 1276 1277 1278 1279 1280

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) <= (until))

#define IS_GT_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GT_STEP(__i915) == STEP_NONE), \
	 INTEL_GT_STEP(__i915) >= (since) && INTEL_GT_STEP(__i915) <= (until))

1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

1310
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1342

1343
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1344
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1345

T
Tvrtko Ursulin 已提交
1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1358
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1359 1360
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1361 1362 1363
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
1364
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
1365
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1366
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1367
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1368 1369 1370 1371 1372 1373 1374 1375 1376
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1377
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
T
Tvrtko Ursulin 已提交
1378
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1379
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1380 1381
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1382
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1383
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1384
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1385
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
1386
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
1387 1388
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1389 1390 1391 1392
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1393
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1394
				 INTEL_INFO(dev_priv)->gt == 3)
1395 1396
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1397
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1398
				 INTEL_INFO(dev_priv)->gt == 3)
1399
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1400
				 INTEL_INFO(dev_priv)->gt == 1)
1401
/* ULX machines are also considered ULT. */
1402 1403 1404 1405 1406 1407 1408 1409 1410 1411
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1412
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1413
				 INTEL_INFO(dev_priv)->gt == 2)
1414
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1415
				 INTEL_INFO(dev_priv)->gt == 3)
1416
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1417
				 INTEL_INFO(dev_priv)->gt == 4)
1418
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1419
				 INTEL_INFO(dev_priv)->gt == 2)
1420
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1421
				 INTEL_INFO(dev_priv)->gt == 3)
1422 1423
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1424 1425
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1426
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1427
				 INTEL_INFO(dev_priv)->gt == 2)
1428
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1429
				 INTEL_INFO(dev_priv)->gt == 3)
1430 1431 1432 1433 1434 1435 1436 1437

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1438 1439 1440 1441
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1442

1443 1444 1445 1446 1447 1448
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1449 1450 1451 1452 1453 1454
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1455 1456
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1457

1458 1459
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1460
#define BXT_REVID_A0		0x0
1461
#define BXT_REVID_A1		0x1
1462
#define BXT_REVID_B0		0x3
1463
#define BXT_REVID_B_LAST	0x8
1464
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1465

1466 1467
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1468

1469 1470 1471 1472
#define IS_KBL_GT_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GT_STEP(dev_priv, since, until))
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1473

1474 1475
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1
1476 1477
#define GLK_REVID_A2		0x2
#define GLK_REVID_B0		0x3
1478 1479 1480 1481

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1482 1483
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1484
#define CNL_REVID_C0		0x2
1485 1486 1487 1488

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1489 1490 1491 1492 1493 1494 1495 1496 1497
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

1498
#define EHL_REVID_A0            0x0
1499
#define EHL_REVID_B0            0x1
1500

1501 1502
#define IS_JSL_EHL_REVID(p, since, until) \
	(IS_JSL_EHL(p) && IS_REVID(p, since, until))
1503

1504
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1505 1506
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1507

1508
#define IS_TGL_UY_GT_STEP(__i915, since, until) \
1509 1510
	((IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
1511

1512
#define IS_TGL_GT_STEP(__i915, since, until) \
1513 1514
	(IS_TIGERLAKE(__i915) && !(IS_TGL_U(__i915) || IS_TGL_Y(__i915)) && \
	 IS_GT_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1515

1516 1517 1518 1519 1520 1521 1522
#define RKL_REVID_A0		0x0
#define RKL_REVID_B0		0x1
#define RKL_REVID_C0		0x4

#define IS_RKL_REVID(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_REVID(p, since, until))

1523 1524 1525 1526 1527 1528
#define DG1_REVID_A0		0x0
#define DG1_REVID_B0		0x1

#define IS_DG1_REVID(p, since, until) \
	(IS_DG1(p) && IS_REVID(p, since, until))

1529
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1530 1531
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1532

1533
#define IS_ADLS_GT_STEP(__i915, since, until) \
1534 1535
	(IS_ALDERLAKE_S(__i915) && \
	 IS_GT_STEP(__i915, since, until))
1536

1537 1538 1539 1540 1541 1542 1543 1544
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

#define IS_ADLP_GT_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_GT_STEP(__i915, since, until))

1545 1546 1547
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1548

1549
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1550
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1551

1552
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1553 1554
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1555
	((gt)->info.engine_mask &						\
1556
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1557
})
1558 1559 1560 1561
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1562

1563 1564 1565 1566
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1567
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1568

1569 1570
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1571
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1572
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1573
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1574

1575
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1576

1577
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1578
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1579
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1580
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1581

1582 1583
#define HAS_MASTER_UNIT_IRQ(dev_priv) (INTEL_INFO(dev_priv)->has_master_unit_irq)

1584 1585
#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1586
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1587 1588 1589 1590 1591
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1592 1593
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1594
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1595
})
1596

1597
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1598
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1599
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1600

1601
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1602
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1603

1604
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1605
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1606

1607
/* WaRsDisableCoarsePowerGating:skl,cnl */
1608 1609 1610 1611
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
	(IS_CANNONLAKE(dev_priv) ||					\
	 IS_SKL_GT3(dev_priv) ||					\
	 IS_SKL_GT4(dev_priv))
1612

1613 1614
#define HAS_GMBUS_IRQ(dev_priv) (GRAPHICS_VER(dev_priv) >= 4)
#define HAS_GMBUS_BURST_READ(dev_priv) (GRAPHICS_VER(dev_priv) >= 10 || \
R
Ramalingam C 已提交
1615 1616
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1617

1618 1619 1620
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1621 1622
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1623 1624
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1625

1626
#define HAS_FW_BLC(dev_priv)	(GRAPHICS_VER(dev_priv) > 2)
1627
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
1628
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && GRAPHICS_VER(dev_priv) >= 7)
1629

1630
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1631

1632
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1633

1634
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1635
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1636
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1637 1638
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1639
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (GRAPHICS_VER(dev_priv) >= 12)
1640
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1641

1642 1643
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1644
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1645

1646 1647
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1648
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1649

1650
#define HAS_MSO(i915)		(GRAPHICS_VER(i915) >= 12)
1651

1652 1653
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1654

1655
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1656

1657
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1658
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1659

1660
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1661

1662
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1663

1664 1665
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1666

R
Rodrigo Vivi 已提交
1667
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1668

1669
#define HAS_LSPCON(dev_priv) (IS_GRAPHICS_VER(dev_priv, 9, 10))
1670

1671
/* DPF == dynamic parity feature */
1672
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1673 1674
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1675

1676
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1677
#define GEN9_FREQ_SCALER 3
1678

1679
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1680

1681
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1682

1683
#define HAS_VRR(i915)	(GRAPHICS_VER(i915) >= 12)
1684

1685
/* Only valid when HAS_DISPLAY() is true */
1686
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1687
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1688

1689 1690 1691 1692 1693
static inline bool run_as_guest(void)
{
	return !hypervisor_is_type(X86_HYPER_NATIVE);
}

1694 1695 1696
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1697
static inline bool intel_vtd_active(void)
1698 1699
{
#ifdef CONFIG_INTEL_IOMMU
1700
	if (intel_iommu_gfx_mapped)
1701 1702
		return true;
#endif
1703 1704

	/* Running as a guest, we assume the host is enforcing VT'd */
1705
	return run_as_guest();
1706 1707
}

1708 1709
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1710
	return GRAPHICS_VER(dev_priv) >= 6 && intel_vtd_active();
1711 1712
}

1713 1714 1715
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1716
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1717 1718
}

1719
/* i915_drv.c */
1720 1721
extern const struct dev_pm_ops i915_pm_ops;

1722
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1723
void i915_driver_remove(struct drm_i915_private *i915);
1724
void i915_driver_shutdown(struct drm_i915_private *i915);
1725 1726 1727

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1728

1729 1730 1731
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1732
/* i915_gem.c */
1733 1734
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1735
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1736
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1737

M
Matthew Auld 已提交
1738 1739
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1740 1741
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1742 1743
	/*
	 * A single pass should suffice to release all the freed objects (along
1744 1745 1746 1747 1748
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1749 1750
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1751
		rcu_barrier();
1752
	}
1753 1754
}

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1765
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1766 1767
	 *
	 */
1768
	int pass = 3;
1769
	do {
1770
		flush_workqueue(i915->wq);
1771
		rcu_barrier();
1772
		i915_gem_drain_freed_objects(i915);
1773
	} while (--pass);
1774
	drain_workqueue(i915->wq);
1775 1776
}

C
Chris Wilson 已提交
1777
struct i915_vma * __must_check
1778 1779 1780 1781 1782 1783
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1784 1785
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1786 1787 1788 1789
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1790

1791 1792 1793
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1794
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1795
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1796

1797 1798
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1799 1800 1801
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1802

1803
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1804

M
Mika Kuoppala 已提交
1805 1806
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1807
	return atomic_read(&error->reset_count);
1808
}
1809

1810
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1811
					  const struct intel_engine_cs *engine)
1812
{
1813
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1814 1815
}

1816
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1817 1818
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1819
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1820
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1821
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1822
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1823
void i915_gem_resume(struct drm_i915_private *dev_priv);
1824

1825
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1826

1827 1828 1829
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1830 1831 1832
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1833
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1834

1835 1836 1837
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
1838
	return xa_load(&file_priv->context_xa, id);
1839 1840
}

1841 1842 1843 1844 1845
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1846 1847 1848 1849 1850
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1851 1852 1853 1854

	return ctx;
}

1855
/* i915_gem_evict.c */
1856
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1857
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1858
					  unsigned long color,
1859
					  u64 start, u64 end,
1860
					  unsigned flags);
1861 1862 1863
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1864
int i915_gem_evict_vm(struct i915_address_space *vm);
1865

1866 1867 1868
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1869
				phys_addr_t size);
1870

1871
/* i915_gem_tiling.c */
1872
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1873
{
1874
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1875

1876
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1877
		i915_gem_object_is_tiled(obj);
1878 1879
}

1880 1881 1882 1883 1884
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1885
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1886

1887
/* i915_cmd_parser.c */
1888
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1889
int intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1890
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1891 1892 1893
unsigned long *intel_engine_cmd_parser_alloc_jump_whitelist(u32 batch_length,
							    bool trampoline);

1894
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1895
			    struct i915_vma *batch,
1896 1897
			    unsigned long batch_offset,
			    unsigned long batch_length,
1898
			    struct i915_vma *shadow,
1899 1900 1901
			    unsigned long *jump_whitelist,
			    void *shadow_map,
			    const void *batch_map);
1902
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1903

1904 1905 1906 1907
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1908
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1909 1910
}

B
Ben Widawsky 已提交
1911 1912
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1913

1914
/* i915_mm.c */
1915 1916 1917
int remap_io_sg(struct vm_area_struct *vma,
		unsigned long addr, unsigned long size,
		struct scatterlist *sgl, resource_size_t iobase);
1918

1919 1920
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
1921
	if (GRAPHICS_VER(i915) >= 10)
1922 1923 1924 1925 1926
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

1927 1928 1929 1930 1931 1932
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
1933
#endif