i915_drv.h 57.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/dma-resv.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
70
#include "display/intel_dsb.h"
71
#include "display/intel_frontbuffer.h"
72
#include "display/intel_gmbus.h"
73 74
#include "display/intel_opregion.h"

75
#include "gem/i915_gem_context_types.h"
76
#include "gem/i915_gem_shrinker.h"
77 78
#include "gem/i915_gem_stolen.h"

79 80
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
81
#include "gt/intel_gt_types.h"
82
#include "gt/intel_workarounds.h"
83
#include "gt/uc/intel_uc.h"
84

85
#include "intel_device_info.h"
86
#include "intel_pch.h"
87
#include "intel_runtime_pm.h"
88
#include "intel_memory_region.h"
89
#include "intel_uncore.h"
90
#include "intel_wakeref.h"
91
#include "intel_wopcm.h"
92

93
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
94
#include "i915_gem_fence_reg.h"
95
#include "i915_gem_gtt.h"
96
#include "i915_gpu_error.h"
97
#include "i915_perf_types.h"
98
#include "i915_request.h"
99
#include "i915_scheduler.h"
100
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
101
#include "i915_vma.h"
102
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
103

104 105
#include "intel_region_lmem.h"

106 107
#include "intel_gvt.h"

L
Linus Torvalds 已提交
108 109 110 111 112
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
113
#define DRIVER_DATE		"20191101"
114
#define DRIVER_TIMESTAMP	1572604873
L
Linus Torvalds 已提交
115

116 117
struct drm_i915_gem_object;

118 119 120 121 122 123
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
124
	HPD_PORT_A,
125 126 127
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
128
	HPD_PORT_E,
129
	HPD_PORT_F,
130 131 132 133
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

134 135 136
	HPD_NUM_PINS
};

137 138 139
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

140 141
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
142

143
struct i915_hotplug {
144
	struct delayed_work hotplug_work;
145 146 147 148 149 150 151 152 153 154 155

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
156
	u32 retry_bits;
157 158 159 160 161 162
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

163 164 165
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
166
	unsigned int hpd_storm_threshold;
167 168
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
169

170 171 172 173 174 175 176 177 178 179
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

180 181 182 183 184 185
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
186

187
struct drm_i915_private;
188
struct i915_mm_struct;
189
struct i915_mmu_object;
190

191 192
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
193 194 195 196 197

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
198 199 200 201 202

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
203

204
	struct idr context_idr;
205
	struct mutex context_idr_lock; /* guards context_idr */
206

207 208 209
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

210
	unsigned int bsd_engine;
211

212 213 214 215 216 217 218
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
219
 */
220 221 222 223 224 225 226
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
227 228
};

L
Linus Torvalds 已提交
229 230 231
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
232 233
 * 1.2: Add Power Management
 * 1.3: Add vblank support
234
 * 1.4: Fix cmdbuffer path, add heap destroy
235
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
236 237
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
238 239
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
240
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
241 242
#define DRIVER_PATCHLEVEL	0

243 244 245
struct intel_overlay;
struct intel_overlay_error_state;

246
struct sdvo_device_mapping {
C
Chris Wilson 已提交
247
	u8 initialized;
248 249 250
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
251
	u8 i2c_pin;
252
	u8 ddc_pin;
253 254
};

255
struct intel_connector;
256
struct intel_encoder;
257
struct intel_atomic_state;
258
struct intel_crtc_state;
259
struct intel_initial_plane_config;
260
struct intel_crtc;
261 262
struct intel_limit;
struct dpll;
263
struct intel_cdclk_state;
264

265
struct drm_i915_display_funcs {
266 267
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
268
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
269 270
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
271 272
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
273 274
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
275
	void (*initial_watermarks)(struct intel_atomic_state *state,
276
				   struct intel_crtc *crtc);
277
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
278
					 struct intel_crtc *crtc);
279
	void (*optimize_watermarks)(struct intel_atomic_state *state,
280
				    struct intel_crtc *crtc);
281
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
282
	void (*update_wm)(struct intel_crtc *crtc);
283
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
284
	u8 (*calc_voltage_level)(int cdclk);
285 286 287
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
288
				struct intel_crtc_state *);
289 290
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
291 292
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
293 294 295 296
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
297
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
298
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
299 300 301 302 303 304
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
305 306
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
307
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
308
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
309 310 311 312 313
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
314

315
	int (*color_check)(struct intel_crtc_state *crtc_state);
316 317 318 319 320 321 322 323 324 325 326 327 328
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
329
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
330
	void (*read_luts)(struct intel_crtc_state *crtc_state);
331 332
};

333
struct intel_csr {
334
	struct work_struct work;
335
	const char *fw_path;
336 337 338 339 340 341
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
342 343
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
344
	u32 dc_state;
345
	u32 target_dc_state;
346
	u32 allowed_dc_mask;
347
	intel_wakeref_t wakeref;
348 349
};

350 351
enum i915_cache_level {
	I915_CACHE_NONE = 0,
352 353 354 355 356
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
357
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
358 359
};

360 361
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

362
struct intel_fbc {
P
Paulo Zanoni 已提交
363 364 365
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
366
	unsigned threshold;
367 368
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
369
	struct intel_crtc *crtc;
370

371
	struct drm_mm_node compressed_fb;
372 373
	struct drm_mm_node *compressed_llb;

374 375
	bool false_color;

376
	bool active;
377
	bool flip_pending;
378

379 380 381
	bool underrun_detected;
	struct work_struct underrun_work;

382 383 384 385 386
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
387 388 389
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
390
			u32 hsw_bdw_pixel_rate;
391 392 393 394 395 396 397
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
398 399 400 401 402 403 404 405
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
406 407

			int y;
408

409
			u16 pixel_blend_mode;
410 411 412
		} plane;

		struct {
413
			const struct drm_format_info *format;
414 415
			unsigned int stride;
		} fb;
416
		u16 gen9_wa_cfb_stride;
417
		s8 fence_id;
418 419
	} state_cache;

420 421 422 423 424 425 426
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
427 428 429
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
430
			enum i9xx_plane_id i9xx_plane;
431 432 433 434
			unsigned int fence_y_offset;
		} crtc;

		struct {
435
			const struct drm_format_info *format;
436 437 438 439
			unsigned int stride;
		} fb;

		int cfb_size;
440
		u16 gen9_wa_cfb_stride;
441
		s8 fence_id;
442
		bool plane_visible;
443 444
	} params;

445
	const char *no_fbc_reason;
446 447
};

448
/*
449 450 451 452 453 454 455 456 457 458 459 460 461 462
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
463 464
};

465
struct intel_dp;
466 467 468 469 470 471 472 473 474
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
475
struct i915_psr {
476
	struct mutex lock;
477 478 479 480 481

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
482
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
483 484 485
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
486
	bool sink_support;
487
	bool enabled;
488
	struct intel_dp *dp;
489
	enum pipe pipe;
490
	enum transcoder transcoder;
491
	bool active;
492
	struct work_struct work;
493
	unsigned busy_frontbuffer_bits;
494
	bool sink_psr2_support;
495
	bool link_standby;
496
	bool colorimetry_support;
497
	bool psr2_enabled;
498
	u8 sink_sync_latency;
499 500
	ktime_t last_entry_attempt;
	ktime_t last_exit;
501
	bool sink_not_reliable;
502
	bool irq_aux_error;
503
	u16 su_x_granularity;
504 505 506
	bool dc3co_enabled;
	u32 dc3co_exit_delay;
	struct delayed_work idle_work;
507
};
508

509
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
510
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
511
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
512
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
513
#define QUIRK_INCREASE_T12_DELAY (1<<6)
514
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
515

516
struct intel_fbdev;
517
struct intel_fbc_work;
518

519 520
struct intel_gmbus {
	struct i2c_adapter adapter;
521
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
522
	u32 force_bit;
523
	u32 reg0;
524
	i915_reg_t gpio_reg;
525
	struct i2c_algo_bit_data bit_algo;
526 527 528
	struct drm_i915_private *dev_priv;
};

529
struct i915_suspend_saved_registers {
530
	u32 saveDSPARB;
J
Jesse Barnes 已提交
531
	u32 saveFBC_CONTROL;
532 533
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
534 535
	u32 saveSWF0[16];
	u32 saveSWF1[16];
536
	u32 saveSWF3[3];
537
	u64 saveFENCE[I915_MAX_NUM_FENCES];
538
	u32 savePCH_PORT_HOTPLUG;
539
	u16 saveGCDGMBUS;
540
};
541

542
struct vlv_s0ix_state;
543

544
#define MAX_L3_SLICES 2
545
struct intel_l3_parity {
546
	u32 *remap_info[MAX_L3_SLICES];
547
	struct work_struct error_work;
548
	int which_slice;
549 550
};

551 552 553
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
554 555 556 557
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

558 559 560
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

561
	/**
562
	 * List of objects which are purgeable.
563
	 */
564 565
	struct list_head purge_list;

566
	/**
567
	 * List of objects which have allocated pages and are shrinkable.
568
	 */
569
	struct list_head shrink_list;
570

571 572 573 574 575
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
576 577 578 579 580
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
581

582 583 584
	/**
	 * Small stash of WC pages
	 */
585
	struct pagestash wc_stash;
586

M
Matthew Auld 已提交
587 588 589 590 591
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

592 593
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

594
	struct notifier_block oom_notifier;
595
	struct notifier_block vmap_notifier;
596
	struct shrinker shrinker;
597

598 599 600 601 602 603 604
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

605 606 607
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
608 609
};

610 611
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

612 613 614
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

615 616 617
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

618 619
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

620 621 622
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

623
struct ddi_vbt_port_info {
624 625 626
	/* Non-NULL if port present. */
	const struct child_device_config *child;

627 628
	int max_tmds_clock;

629
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
630
	u8 hdmi_level_shift;
631
	u8 hdmi_level_shift_set:1;
632

633 634 635 636 637 638
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
639

640 641
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
642

643 644
	u8 dp_boost_level;
	u8 hdmi_boost_level;
645
	int dp_max_link_rate;		/* 0 for not limited by VBT */
646 647
};

R
Rodrigo Vivi 已提交
648 649 650 651 652
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
653 654
};

655 656 657 658 659 660 661 662 663
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
664
	unsigned int int_lvds_support:1;
665 666
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
667
	unsigned int panel_type:4;
668 669
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
670
	enum drm_panel_orientation orientation;
671

672 673
	enum drrs_support_type drrs_type;

674 675 676 677 678
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
679
		bool low_vswing;
680 681 682 683
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
684

R
Rodrigo Vivi 已提交
685
	struct {
686
		bool enable;
R
Rodrigo Vivi 已提交
687 688 689 690
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
691 692
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
693
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
694 695
	} psr;

696 697
	struct {
		u16 pwm_freq_hz;
698
		bool present;
699
		bool active_low_pwm;
700
		u8 min_brightness;	/* min_brightness/255 of max */
701
		u8 controller;		/* brightness controller number */
702
		enum intel_backlight_type type;
703 704
	} backlight;

705 706 707
	/* MIPI DSI */
	struct {
		u16 panel_id;
708 709
		struct mipi_config *config;
		struct mipi_pps_data *pps;
710 711
		u16 bl_ports;
		u16 cabc_ports;
712 713 714
		u8 seq_version;
		u32 size;
		u8 *data;
715
		const u8 *sequence[MIPI_SEQ_MAX];
716
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
717
		enum drm_panel_orientation orientation;
718 719
	} dsi;

720 721
	int crt_ddc_pin;

722
	struct list_head display_devices;
723 724

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
725
	struct sdvo_device_mapping sdvo_mappings[2];
726 727
};

728 729 730 731 732
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

733 734
struct intel_wm_level {
	bool enable;
735 736 737 738
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
739 740
};

741
struct ilk_wm_values {
742 743 744 745
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
746 747 748 749
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

750
struct g4x_pipe_wm {
751 752
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
753
};
754

755
struct g4x_sr_wm {
756 757 758
	u16 plane;
	u16 cursor;
	u16 fbc;
759 760 761
};

struct vlv_wm_ddl_values {
762
	u8 plane[I915_MAX_PLANES];
763
};
764

765
struct vlv_wm_values {
766 767
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
768
	struct vlv_wm_ddl_values ddl[3];
769
	u8 level;
770
	bool cxsr;
771 772
};

773 774 775 776 777 778 779 780 781
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

782
struct skl_ddb_entry {
783
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
784 785
};

786
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
787
{
788
	return entry->end - entry->start;
789 790
}

791 792 793 794 795 796 797 798 799
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

800
struct skl_ddb_allocation {
801
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
802 803
};

804
struct skl_ddb_values {
805
	unsigned dirty_pipes;
806
	struct skl_ddb_allocation ddb;
807 808 809
};

struct skl_wm_level {
810
	u16 min_ddb_alloc;
811 812
	u16 plane_res_b;
	u8 plane_res_l;
813
	bool plane_en;
814
	bool ignore_lines;
815 816
};

817 818 819 820
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
821
	bool is_planar;
822 823 824 825 826
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
827 828
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
829 830
	u32 linetime_us;
	u32 dbuf_block_size;
831 832
};

833 834 835 836
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
837 838 839 840 841
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
842
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
843 844 845 846 847
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
848
	INTEL_PIPE_CRC_SOURCE_AUTO,
849 850 851
	INTEL_PIPE_CRC_SOURCE_MAX,
};

852
#define INTEL_PIPE_CRC_ENTRIES_NR	128
853
struct intel_pipe_crc {
854
	spinlock_t lock;
T
Tomeu Vizoso 已提交
855
	int skipped;
856
	enum intel_pipe_crc_source source;
857 858
};

859
struct i915_frontbuffer_tracking {
860
	spinlock_t lock;
861 862 863 864 865 866 867 868 869

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

870
struct i915_virtual_gpu {
871
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
872
	bool active;
873
	u32 caps;
874 875
};

876 877 878 879 880 881 882
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

883
struct intel_cdclk_state {
884
	unsigned int cdclk, vco, ref, bypass;
885
	u8 voltage_level;
886 887
};

888 889 890 891
struct i915_selftest_stash {
	atomic_t counter;
};

892
struct drm_i915_private {
893 894
	struct drm_device drm;

895
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
896
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
897
	struct intel_driver_caps caps;
898

899 900 901
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
902
	 * backed by stolen memory. Note that stolen_usable_size tells us
903 904 905 906
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
907 908 909 910
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
911

912 913 914 915 916 917 918 919 920
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
921
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
922

923
	struct intel_uncore uncore;
924
	struct intel_uncore_mmio_debug mmio_debug;
925

926 927
	struct i915_virtual_gpu vgpu;

928
	struct intel_gvt *gvt;
929

930 931
	struct intel_wopcm wopcm;

932 933
	struct intel_csr csr;

934
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
935

936 937 938 939 940
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
941 942
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
943
	 */
944
	u32 gpio_mmio_base;
945

946 947
	u32 hsw_psr_mmio_adjust;

948
	/* MMIO base address for MIPI regs */
949
	u32 mipi_mmio_base;
950

951
	u32 pps_mmio_base;
952

953 954
	wait_queue_head_t gmbus_wait_queue;

955
	struct pci_dev *bridge_dev;
956

957 958
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
959 960 961

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
962 963 964 965 966 967

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

968 969
	bool display_irqs_enabled;

970 971 972
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
973 974
	/* Sideband mailbox protection */
	struct mutex sb_lock;
975
	struct pm_qos_request sb_qos;
976 977

	/** Cached value of IMR to avoid reads in updating the bitfield */
978 979 980 981
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
982
	u32 pipestat_irq_mask[I915_MAX_PIPES];
983

984
	struct i915_hotplug hotplug;
985
	struct intel_fbc fbc;
986
	struct i915_drrs drrs;
987
	struct intel_opregion opregion;
988
	struct intel_vbt_data vbt;
989

990 991
	bool preserve_bios_swizzle;

992 993 994
	/* overlay */
	struct intel_overlay *overlay;

995
	/* backlight registers and fields in struct intel_panel */
996
	struct mutex backlight_lock;
997

V
Ville Syrjälä 已提交
998 999 1000
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1001
	unsigned int fsb_freq, mem_freq, is_ddr3;
1002
	unsigned int skl_preferred_vco_freq;
1003
	unsigned int max_cdclk_freq;
1004

M
Mika Kahola 已提交
1005
	unsigned int max_dotclk_freq;
1006
	unsigned int rawclk_freq;
1007
	unsigned int hpll_freq;
1008
	unsigned int fdi_pll_freq;
1009
	unsigned int czclk_freq;
1010

1011 1012 1013 1014
	/*
	 * For reading holding any crtc lock is sufficient,
	 * for writing must hold all of them.
	 */
1015
	struct {
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1027
		struct intel_cdclk_state hw;
1028

1029 1030 1031
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;

1032
		int force_min_cdclk;
1033
	} cdclk;
1034

1035 1036 1037 1038 1039 1040 1041
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1042 1043
	struct workqueue_struct *wq;

1044 1045
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
1046 1047
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
1048

1049 1050 1051 1052 1053
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1054
	unsigned short pch_id;
1055 1056 1057

	unsigned long quirks;

1058
	struct drm_atomic_state *modeset_restore_state;
1059
	struct drm_modeset_acquire_ctx reset_ctx;
1060

1061
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1062

1063
	struct i915_gem_mm mm;
1064 1065
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1066 1067 1068

	/* Kernel Modesetting */

1069 1070
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1071

1072 1073 1074 1075
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1076
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1077 1078
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1079
	const struct intel_dpll_mgr *dpll_mgr;
1080

1081 1082 1083 1084 1085 1086 1087
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1088 1089 1090 1091
	/*
	 * For reading active_pipes, min_cdclk, min_voltage_level holding
	 * any crtc lock is sufficient, for writing must hold all of them.
	 */
1092
	u8 active_pipes;
1093 1094
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1095 1096
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1097

1098
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1099

1100
	struct i915_wa_list gt_wa_list;
1101

1102 1103
	struct i915_frontbuffer_tracking fb_tracking;

1104 1105 1106 1107 1108
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1109
	u16 orig_clock;
1110

1111
	bool mchbar_need_disable;
1112

1113 1114
	struct intel_l3_parity l3_parity;

1115 1116 1117 1118 1119
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1120

1121
	struct i915_power_domains power_domains;
1122

R
Rodrigo Vivi 已提交
1123
	struct i915_psr psr;
1124

1125
	struct i915_gpu_error gpu_error;
1126

1127 1128
	struct drm_i915_gem_object *vlv_pctx;

1129 1130
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1131
	struct work_struct fbdev_suspend_work;
1132 1133

	struct drm_property *broadcast_rgb_property;
1134
	struct drm_property *force_audio_property;
1135

I
Imre Deak 已提交
1136
	/* hda/i915 audio component */
1137
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1138
	bool audio_component_registered;
1139 1140 1141 1142 1143
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1144
	int audio_power_refcount;
1145
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1146

1147
	u32 fdi_rx_config;
1148

1149
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1150
	u32 chv_phy_control;
1151 1152 1153 1154 1155 1156
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1157
	u32 bxt_phy_grc;
1158

1159
	u32 suspend_count;
1160
	bool power_domains_suspended;
1161
	struct i915_suspend_saved_registers regfile;
1162
	struct vlv_s0ix_state *vlv_s0ix_state;
1163

1164
	enum {
1165 1166 1167 1168 1169
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1170

1171 1172
	u32 sagv_block_time_us;

1173 1174 1175 1176 1177 1178 1179
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1180
		u16 pri_latency[5];
1181
		/* sprite */
1182
		u16 spr_latency[5];
1183
		/* cursor */
1184
		u16 cur_latency[5];
1185 1186 1187 1188 1189
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1190
		u16 skl_latency[8];
1191 1192

		/* current hardware state */
1193 1194
		union {
			struct ilk_wm_values hw;
1195
			struct skl_ddb_values skl_hw;
1196
			struct vlv_wm_values vlv;
1197
			struct g4x_wm_values g4x;
1198
		};
1199

1200
		u8 max_level;
1201 1202 1203 1204

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1205
		 * crtc_state->wm.need_postvbl_update.
1206 1207
		 */
		struct mutex wm_mutex;
1208 1209 1210 1211 1212 1213 1214

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1215 1216
	} wm;

1217 1218
	struct dram_info {
		bool valid;
1219
		bool is_16gb_dimm;
1220
		u8 num_channels;
1221
		u8 ranks;
1222
		u32 bandwidth_kbps;
1223
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1224 1225 1226 1227 1228 1229 1230
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1231 1232
	} dram_info;

1233
	struct intel_bw_info {
1234 1235
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1236 1237
		u8 num_qgv_points;
		u8 num_planes;
1238 1239 1240 1241
	} max_bw[6];

	struct drm_private_obj bw_obj;

1242
	struct intel_runtime_pm runtime_pm;
1243

1244
	struct i915_perf perf;
1245

1246
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1247
	struct intel_gt gt;
1248 1249

	struct {
1250 1251 1252 1253 1254 1255 1256
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;

			struct llist_head free_list;
			struct work_struct free_work;
		} contexts;
1257
	} gem;
1258

1259 1260
	u8 pch_ssc_use;

1261 1262
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1263

1264 1265 1266
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1267 1268
	bool ipc_enabled;

1269 1270
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1271

1272 1273 1274 1275 1276 1277
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1278 1279
	struct i915_pmu pmu;

1280 1281 1282 1283 1284 1285
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1286 1287
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1288 1289 1290 1291
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1292
};
L
Linus Torvalds 已提交
1293

1294 1295 1296 1297
struct dram_dimm_info {
	u8 size, width, ranks;
};

1298
struct dram_channel_info {
1299
	struct dram_dimm_info dimm_l, dimm_s;
1300
	u8 ranks;
1301
	bool is_16gb_dimm;
1302 1303
};

1304 1305
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1306
	return container_of(dev, struct drm_i915_private, drm);
1307 1308
}

1309
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1310
{
1311 1312 1313 1314 1315 1316
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1317 1318
}

1319
/* Simple iterator over all initialised engines */
1320 1321 1322 1323 1324
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1325 1326

/* Iterator over subset of engines selected by mask */
1327 1328
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
	for ((tmp__) = (mask__) & INTEL_INFO((gt__)->i915)->engine_mask; \
1329
	     (tmp__) ? \
1330
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1331
	     0;)
1332

1333 1334 1335 1336 1337 1338 1339 1340
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1341
#define I915_GTT_OFFSET_NONE ((u32)-1)
1342

1343 1344
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1345
 * considered to be the frontbuffer for the given plane interface-wise. This
1346 1347 1348 1349 1350
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1351
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1352 1353 1354 1355 1356
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1357
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1358
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1359
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1360 1361
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1362

1363
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1364
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1365
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1366

1367
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1368
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1369

1370
#define REVID_FOREVER		0xff
1371
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1372

1373 1374 1375
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1376
	GENMASK((e) - 1, (s) - 1))
1377

R
Rodrigo Vivi 已提交
1378
/* Returns true if Gen is in inclusive range [Start, End] */
1379
#define IS_GEN_RANGE(dev_priv, s, e) \
1380
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1381

1382 1383
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1384
	 INTEL_INFO(dev_priv)->gen == (n))
1385

1386 1387
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1388 1389 1390 1391 1392 1393 1394 1395
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1457

1458
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1459
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1460

T
Tvrtko Ursulin 已提交
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1473
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1474 1475
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1476 1477 1478
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1479
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1480
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1481
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1492
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1493
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1494
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1495 1496
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1497 1498 1499 1500
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1501
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1502
				 INTEL_INFO(dev_priv)->gt == 3)
1503 1504
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1505
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1506
				 INTEL_INFO(dev_priv)->gt == 3)
1507
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1508
				 INTEL_INFO(dev_priv)->gt == 1)
1509
/* ULX machines are also considered ULT. */
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1520
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1521
				 INTEL_INFO(dev_priv)->gt == 2)
1522
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1523
				 INTEL_INFO(dev_priv)->gt == 3)
1524
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1525
				 INTEL_INFO(dev_priv)->gt == 4)
1526
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1527
				 INTEL_INFO(dev_priv)->gt == 2)
1528
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1529
				 INTEL_INFO(dev_priv)->gt == 3)
1530 1531
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1532 1533
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1534
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1535
				 INTEL_INFO(dev_priv)->gt == 2)
1536
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1537
				 INTEL_INFO(dev_priv)->gt == 3)
1538 1539 1540 1541
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1542

1543 1544 1545 1546 1547 1548
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1549 1550
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1551

1552 1553
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1554
#define BXT_REVID_A0		0x0
1555
#define BXT_REVID_A1		0x1
1556
#define BXT_REVID_B0		0x3
1557
#define BXT_REVID_B_LAST	0x8
1558
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1559

1560 1561
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1562

M
Mika Kuoppala 已提交
1563 1564
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
1565 1566 1567
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
1568

1569 1570
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
1571

1572 1573 1574 1575 1576 1577
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1578 1579
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1580
#define CNL_REVID_C0		0x2
1581 1582 1583 1584

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1585 1586 1587 1588 1589 1590 1591 1592 1593
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

M
Mika Kuoppala 已提交
1594 1595 1596 1597 1598
#define TGL_REVID_A0		0x0

#define IS_TGL_REVID(p, since, until) \
	(IS_TIGERLAKE(p) && IS_REVID(p, since, until))

1599
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1600 1601
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1602

1603
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
1604

1605 1606 1607 1608
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
1609
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1610 1611 1612 1613 1614 1615
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

1616 1617 1618 1619 1620 1621
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)

1622 1623
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1624
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1625
#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
1626 1627
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1628

1629
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1630

1631
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1632
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1633
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1634
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1635
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1636
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1637 1638 1639

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1640
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1641 1642 1643 1644 1645
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1646 1647
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1648
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1649
})
1650

1651
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1652
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1653
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1654

1655
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1656
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1657

1658 1659 1660
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
	(IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))

1661
/* WaRsDisableCoarsePowerGating:skl,cnl */
1662
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
1663
	IS_GEN_RANGE(dev_priv, 9, 10)
1664

1665
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1666 1667 1668
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1669

1670 1671 1672
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1673
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1674 1675
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1676 1677
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1678

1679
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1680
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1681
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1682

1683
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1684

1685
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1686

1687 1688 1689
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1690
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
1691

1692 1693
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1694
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1695

1696 1697
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1698
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1699

1700 1701
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1702

1703
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1704

1705
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1706
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1707

1708
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1709

1710
/* Having GuC is not the same as using GuC */
1711 1712
#define USES_GUC(dev_priv)		intel_uc_uses_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
1713

1714
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1715

1716 1717
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1718

R
Rodrigo Vivi 已提交
1719
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1720

1721
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1722

1723
/* DPF == dynamic parity feature */
1724
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1725 1726
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1727

1728
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1729
#define GEN9_FREQ_SCALER 3
1730

1731
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1732

1733
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1734

1735 1736 1737
/* Only valid when HAS_DISPLAY() is true */
#define INTEL_DISPLAY_ENABLED(dev_priv) (WARN_ON(!HAS_DISPLAY(dev_priv)), !i915_modparams.disable_display)

1738
static inline bool intel_vtd_active(void)
1739 1740
{
#ifdef CONFIG_INTEL_IOMMU
1741
	if (intel_iommu_gfx_mapped)
1742 1743 1744 1745 1746
		return true;
#endif
	return false;
}

1747 1748 1749 1750 1751
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1752 1753 1754
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1755
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1756 1757
}

1758
/* i915_drv.c */
1759
#ifdef CONFIG_COMPAT
1760
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
1761 1762
#else
#define i915_compat_ioctl NULL
1763
#endif
1764 1765
extern const struct dev_pm_ops i915_pm_ops;

1766
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1767
void i915_driver_remove(struct drm_i915_private *i915);
1768 1769 1770

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1771

1772
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1773

1774 1775
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
1776
	return dev_priv->gvt;
1777 1778
}

1779
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
1780
{
1781
	return dev_priv->vgpu.active;
1782
}
1783

1784 1785 1786
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1787
/* i915_gem.c */
1788 1789
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1790
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1791
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1792
int i915_gem_freeze(struct drm_i915_private *dev_priv);
1793 1794
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

M
Matthew Auld 已提交
1795 1796
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1797 1798
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1799 1800
	/*
	 * A single pass should suffice to release all the freed objects (along
1801 1802 1803 1804 1805
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1806 1807
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1808
		rcu_barrier();
1809
	}
1810 1811
}

1812 1813 1814 1815 1816 1817 1818 1819 1820 1821
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1822
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1823 1824
	 *
	 */
1825
	int pass = 3;
1826
	do {
1827
		flush_workqueue(i915->wq);
1828
		rcu_barrier();
1829
		i915_gem_drain_freed_objects(i915);
1830
	} while (--pass);
1831
	drain_workqueue(i915->wq);
1832 1833
}

C
Chris Wilson 已提交
1834
struct i915_vma * __must_check
1835 1836
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1837
			 u64 size,
1838 1839
			 u64 alignment,
			 u64 flags);
1840

1841 1842 1843
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1844
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1845

1846 1847
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1848 1849 1850 1851 1852 1853
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

1854 1855 1856
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1857

1858
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1859

M
Mika Kuoppala 已提交
1860 1861
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1862
	return atomic_read(&error->reset_count);
1863
}
1864

1865 1866 1867
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
1868
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1869 1870
}

1871
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1872 1873
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1874
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1875
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1876
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1877
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1878
void i915_gem_resume(struct drm_i915_private *dev_priv);
1879

1880
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1881
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1882

1883 1884 1885
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1886 1887 1888
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1889
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1890

1891 1892 1893 1894 1895 1896
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

1897 1898 1899 1900 1901
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1902 1903 1904 1905 1906
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1907 1908 1909 1910

	return ctx;
}

1911
/* i915_gem_evict.c */
1912
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1913
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1914
					  unsigned long color,
1915
					  u64 start, u64 end,
1916
					  unsigned flags);
1917 1918 1919
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1920
int i915_gem_evict_vm(struct i915_address_space *vm);
1921

1922 1923 1924
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1925
				phys_addr_t size);
1926

1927
/* i915_gem_tiling.c */
1928
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1929
{
1930
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1931

1932
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1933
		i915_gem_object_is_tiled(obj);
1934 1935
}

1936 1937 1938 1939 1940
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1941
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1942

1943
/* i915_cmd_parser.c */
1944
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1945
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1946
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1947
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1948
			    struct drm_i915_gem_object *batch_obj,
1949
			    u64 user_batch_start,
1950 1951
			    u32 batch_start_offset,
			    u32 batch_len,
1952 1953
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u64 shadow_batch_start);
1954

1955 1956 1957 1958
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1959
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1960 1961
}

B
Ben Widawsky 已提交
1962 1963
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1964

1965 1966
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
1967

1968 1969
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
1970

1971
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
1972

1973
/* These are untraced mmio-accessors that are only valid to be used inside
1974
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
1975
 * controlled.
1976
 *
1977
 * Think twice, and think again, before using these.
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
1998
 */
1999 2000
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2001

2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
/* register wait wrappers for display regs */
#define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
	intel_wait_for_register(&(dev_priv_)->uncore, \
				(reg_), (mask_), (value_), (timeout_))

#define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({	\
	u32 mask__ = (mask_);						\
	intel_de_wait_for_register((dev_priv_), (reg_),			\
				   mask__, mask__, (timeout_)); \
})

#define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
	intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))

2016 2017 2018 2019 2020
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2021 2022 2023 2024 2025 2026 2027 2028
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2029 2030 2031 2032 2033 2034
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

2035 2036 2037 2038 2039 2040
static inline bool intel_guc_submission_is_enabled(struct intel_guc *guc)
{
	return intel_guc_is_submission_supported(guc) &&
		intel_guc_is_running(guc);
}

L
Linus Torvalds 已提交
2041
#endif