i915_drv.h 69.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/dma-resv.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69 70
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
#include "display/intel_frontbuffer.h"
71
#include "display/intel_gmbus.h"
72 73
#include "display/intel_opregion.h"

74
#include "gem/i915_gem_context_types.h"
75
#include "gem/i915_gem_shrinker.h"
76 77
#include "gem/i915_gem_stolen.h"

78 79
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
80
#include "gt/intel_gt_types.h"
81
#include "gt/intel_workarounds.h"
82
#include "gt/uc/intel_uc.h"
83

84
#include "intel_device_info.h"
85
#include "intel_pch.h"
86
#include "intel_runtime_pm.h"
87
#include "intel_uncore.h"
88
#include "intel_wakeref.h"
89
#include "intel_wopcm.h"
90

91
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
92
#include "i915_gem_fence_reg.h"
93
#include "i915_gem_gtt.h"
94
#include "i915_gpu_error.h"
95
#include "i915_request.h"
96
#include "i915_scheduler.h"
97
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
98
#include "i915_vma.h"
99
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
100

101 102
#include "intel_gvt.h"

L
Linus Torvalds 已提交
103 104 105 106 107
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
108 109
#define DRIVER_DATE		"20190822"
#define DRIVER_TIMESTAMP	1566477988
L
Linus Torvalds 已提交
110

111 112
struct drm_i915_gem_object;

113 114 115 116 117 118
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
119
	HPD_PORT_A,
120 121 122
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
123
	HPD_PORT_E,
124
	HPD_PORT_F,
125 126 127 128
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

129 130 131
	HPD_NUM_PINS
};

132 133 134
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

135 136
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
137

138
struct i915_hotplug {
139
	struct delayed_work hotplug_work;
140 141 142 143 144 145 146 147 148 149 150

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
151
	u32 retry_bits;
152 153 154 155 156 157
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

158 159 160
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
161
	unsigned int hpd_storm_threshold;
162 163
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
164

165 166 167 168 169 170 171 172 173 174
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

175 176 177 178 179 180
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
181

182
struct drm_i915_private;
183
struct i915_mm_struct;
184
struct i915_mmu_object;
185

186 187 188 189 190 191 192 193
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
194

195
	struct idr context_idr;
196
	struct mutex context_idr_lock; /* guards context_idr */
197

198 199 200
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

201
	unsigned int bsd_engine;
202

203 204 205 206 207 208 209
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
210
 */
211 212 213 214 215 216 217
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
218 219
};

L
Linus Torvalds 已提交
220 221 222
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
223 224
 * 1.2: Add Power Management
 * 1.3: Add vblank support
225
 * 1.4: Fix cmdbuffer path, add heap destroy
226
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
227 228
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
229 230
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
231
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
232 233
#define DRIVER_PATCHLEVEL	0

234 235 236
struct intel_overlay;
struct intel_overlay_error_state;

237
struct sdvo_device_mapping {
C
Chris Wilson 已提交
238
	u8 initialized;
239 240 241
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
242
	u8 i2c_pin;
243
	u8 ddc_pin;
244 245
};

246
struct intel_connector;
247
struct intel_encoder;
248
struct intel_atomic_state;
249
struct intel_crtc_state;
250
struct intel_initial_plane_config;
251
struct intel_crtc;
252 253
struct intel_limit;
struct dpll;
254
struct intel_cdclk_state;
255

256
struct drm_i915_display_funcs {
257 258
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
259
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
260 261
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
262 263
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
264 265
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
266
	void (*initial_watermarks)(struct intel_atomic_state *state,
267
				   struct intel_crtc_state *crtc_state);
268
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
269
					 struct intel_crtc_state *crtc_state);
270
	void (*optimize_watermarks)(struct intel_atomic_state *state,
271
				    struct intel_crtc_state *crtc_state);
272
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
273
	void (*update_wm)(struct intel_crtc *crtc);
274
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
275 276 277
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
278
				struct intel_crtc_state *);
279 280
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
281 282
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
283
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
284
			    struct intel_atomic_state *old_state);
285
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
286 287
			     struct intel_atomic_state *old_state);
	void (*update_crtcs)(struct intel_atomic_state *state);
288 289 290 291 292 293
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
294 295
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
296
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
297
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
298 299 300 301 302
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
303

304
	int (*color_check)(struct intel_crtc_state *crtc_state);
305 306 307 308 309 310 311 312 313 314 315 316 317
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
318
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
319
	void (*read_luts)(struct intel_crtc_state *crtc_state);
320 321
};

322
struct intel_csr {
323
	struct work_struct work;
324
	const char *fw_path;
325 326 327 328 329 330
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
331 332
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
333 334
	u32 dc_state;
	u32 allowed_dc_mask;
335
	intel_wakeref_t wakeref;
336 337
};

338 339
enum i915_cache_level {
	I915_CACHE_NONE = 0,
340 341 342 343 344
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
345
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
346 347
};

348 349
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

350
struct intel_fbc {
P
Paulo Zanoni 已提交
351 352 353
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
354
	unsigned threshold;
355 356
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
357
	unsigned int visible_pipes_mask;
358
	struct intel_crtc *crtc;
359

360
	struct drm_mm_node compressed_fb;
361 362
	struct drm_mm_node *compressed_llb;

363 364
	bool false_color;

365
	bool enabled;
366
	bool active;
367
	bool flip_pending;
368

369 370 371
	bool underrun_detected;
	struct work_struct underrun_work;

372 373 374 375 376
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
377
	struct intel_fbc_state_cache {
378
		struct i915_vma *vma;
379
		unsigned long flags;
380

381 382
		struct {
			unsigned int mode_flags;
383
			u32 hsw_bdw_pixel_rate;
384 385 386 387 388 389 390
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
391 392 393 394 395 396 397 398
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
399 400

			int y;
401

402
			u16 pixel_blend_mode;
403 404 405
		} plane;

		struct {
406
			const struct drm_format_info *format;
407 408 409 410
			unsigned int stride;
		} fb;
	} state_cache;

411 412 413 414 415 416 417
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
418
	struct intel_fbc_reg_params {
419
		struct i915_vma *vma;
420
		unsigned long flags;
421

422 423
		struct {
			enum pipe pipe;
424
			enum i9xx_plane_id i9xx_plane;
425 426 427 428
			unsigned int fence_y_offset;
		} crtc;

		struct {
429
			const struct drm_format_info *format;
430 431 432 433
			unsigned int stride;
		} fb;

		int cfb_size;
434
		unsigned int gen9_wa_cfb_stride;
435 436
	} params;

437
	const char *no_fbc_reason;
438 439
};

440
/*
441 442 443 444 445 446 447 448 449 450 451 452 453 454
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
455 456
};

457
struct intel_dp;
458 459 460 461 462 463 464 465 466
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
467
struct i915_psr {
468
	struct mutex lock;
469 470 471 472 473

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
474
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
475 476 477
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
478
	bool sink_support;
479
	bool enabled;
480
	struct intel_dp *dp;
481
	enum pipe pipe;
482
	bool active;
483
	struct work_struct work;
484
	unsigned busy_frontbuffer_bits;
485
	bool sink_psr2_support;
486
	bool link_standby;
487
	bool colorimetry_support;
488
	bool psr2_enabled;
489
	u8 sink_sync_latency;
490 491
	ktime_t last_entry_attempt;
	ktime_t last_exit;
492
	bool sink_not_reliable;
493
	bool irq_aux_error;
494
	u16 su_x_granularity;
495
};
496

497
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
498
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
499
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
500
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
501
#define QUIRK_INCREASE_T12_DELAY (1<<6)
502
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
503

504
struct intel_fbdev;
505
struct intel_fbc_work;
506

507 508
struct intel_gmbus {
	struct i2c_adapter adapter;
509
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
510
	u32 force_bit;
511
	u32 reg0;
512
	i915_reg_t gpio_reg;
513
	struct i2c_algo_bit_data bit_algo;
514 515 516
	struct drm_i915_private *dev_priv;
};

517
struct i915_suspend_saved_registers {
518
	u32 saveDSPARB;
J
Jesse Barnes 已提交
519
	u32 saveFBC_CONTROL;
520 521
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
522 523
	u32 saveSWF0[16];
	u32 saveSWF1[16];
524
	u32 saveSWF3[3];
525
	u64 saveFENCE[I915_MAX_NUM_FENCES];
526
	u32 savePCH_PORT_HOTPLUG;
527
	u16 saveGCDGMBUS;
528
};
529

530
struct vlv_s0ix_state;
531

532
struct intel_rps_ei {
533
	ktime_t ktime;
534 535
	u32 render_c0;
	u32 media_c0;
536 537
};

538
struct intel_rps {
539 540
	struct mutex lock; /* protects enabling and the worker */

I
Imre Deak 已提交
541 542 543 544
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
545
	struct work_struct work;
I
Imre Deak 已提交
546
	bool interrupts_enabled;
547
	u32 pm_iir;
548

549
	/* PM interrupt bits that should never be masked */
550
	u32 pm_intrmsk_mbz;
551

552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
567
	u8 boost_freq;		/* Frequency to request when wait boosting */
568
	u8 idle_freq;		/* Frequency to request when we are idle */
569 570 571
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
572
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
573

574
	int last_adj;
C
Chris Wilson 已提交
575 576 577 578 579 580 581 582 583 584

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
585

586
	bool enabled;
587 588
	atomic_t num_waiters;
	atomic_t boosts;
589

590
	/* manual wa residency calculations */
591
	struct intel_rps_ei ei;
592 593
};

594 595
struct intel_rc6 {
	bool enabled;
596 597
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
598 599 600 601 602 603
};

struct intel_llc_pstate {
	bool enabled;
};

604 605
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
606 607
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
608 609
};

D
Daniel Vetter 已提交
610 611 612
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

613 614 615 616 617 618 619 620 621 622 623
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
624
	u64 last_time2;
625 626 627 628 629 630 631
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

632
#define MAX_L3_SLICES 2
633
struct intel_l3_parity {
634
	u32 *remap_info[MAX_L3_SLICES];
635
	struct work_struct error_work;
636
	int which_slice;
637 638
};

639 640 641
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
642 643 644 645
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

646 647 648
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

649
	/**
650
	 * List of objects which are purgeable.
651
	 */
652 653
	struct list_head purge_list;

654
	/**
655
	 * List of objects which have allocated pages and are shrinkable.
656
	 */
657
	struct list_head shrink_list;
658

659 660 661 662 663
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
664 665 666 667 668
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
669

670 671 672
	/**
	 * Small stash of WC pages
	 */
673
	struct pagestash wc_stash;
674

M
Matthew Auld 已提交
675 676 677 678 679
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

680
	struct notifier_block oom_notifier;
681
	struct notifier_block vmap_notifier;
682
	struct shrinker shrinker;
683

684 685 686 687 688 689 690
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

691
	/** Bit 6 swizzling required for X tiling */
692
	u32 bit_6_swizzle_x;
693
	/** Bit 6 swizzling required for Y tiling */
694
	u32 bit_6_swizzle_y;
695

696 697 698
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
699 700
};

701 702
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

703 704 705
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

706 707 708
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

709 710
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

711
struct ddi_vbt_port_info {
712 713 714
	/* Non-NULL if port present. */
	const struct child_device_config *child;

715 716
	int max_tmds_clock;

717 718 719 720 721 722
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
723
	u8 hdmi_level_shift;
724

725 726 727 728 729 730
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
731

732 733
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
734

735 736
	u8 dp_boost_level;
	u8 hdmi_boost_level;
737
	int dp_max_link_rate;		/* 0 for not limited by VBT */
738 739
};

R
Rodrigo Vivi 已提交
740 741 742 743 744
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
745 746
};

747 748 749 750 751 752 753 754 755
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
756
	unsigned int int_lvds_support:1;
757 758
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
759
	unsigned int panel_type:4;
760 761
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
762
	enum drm_panel_orientation orientation;
763

764 765
	enum drrs_support_type drrs_type;

766 767 768 769 770
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
771
		bool low_vswing;
772 773 774 775
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
776

R
Rodrigo Vivi 已提交
777
	struct {
778
		bool enable;
R
Rodrigo Vivi 已提交
779 780 781 782
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
783 784
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
785
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
786 787
	} psr;

788 789
	struct {
		u16 pwm_freq_hz;
790
		bool present;
791
		bool active_low_pwm;
792
		u8 min_brightness;	/* min_brightness/255 of max */
793
		u8 controller;		/* brightness controller number */
794
		enum intel_backlight_type type;
795 796
	} backlight;

797 798 799
	/* MIPI DSI */
	struct {
		u16 panel_id;
800 801
		struct mipi_config *config;
		struct mipi_pps_data *pps;
802 803
		u16 bl_ports;
		u16 cabc_ports;
804 805 806
		u8 seq_version;
		u32 size;
		u8 *data;
807
		const u8 *sequence[MIPI_SEQ_MAX];
808
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
809
		enum drm_panel_orientation orientation;
810 811
	} dsi;

812 813 814
	int crt_ddc_pin;

	int child_dev_num;
815
	struct child_device_config *child_dev;
816 817

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
818
	struct sdvo_device_mapping sdvo_mappings[2];
819 820
};

821 822 823 824 825
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

826 827
struct intel_wm_level {
	bool enable;
828 829 830 831
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
832 833
};

834
struct ilk_wm_values {
835 836 837 838
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
839 840 841 842
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

843
struct g4x_pipe_wm {
844 845
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
846
};
847

848
struct g4x_sr_wm {
849 850 851
	u16 plane;
	u16 cursor;
	u16 fbc;
852 853 854
};

struct vlv_wm_ddl_values {
855
	u8 plane[I915_MAX_PLANES];
856
};
857

858
struct vlv_wm_values {
859 860
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
861
	struct vlv_wm_ddl_values ddl[3];
862
	u8 level;
863
	bool cxsr;
864 865
};

866 867 868 869 870 871 872 873 874
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

875
struct skl_ddb_entry {
876
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
877 878
};

879
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
880
{
881
	return entry->end - entry->start;
882 883
}

884 885 886 887 888 889 890 891 892
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

893
struct skl_ddb_allocation {
894
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
895 896
};

897
struct skl_ddb_values {
898
	unsigned dirty_pipes;
899
	struct skl_ddb_allocation ddb;
900 901 902
};

struct skl_wm_level {
903
	u16 min_ddb_alloc;
904 905
	u16 plane_res_b;
	u8 plane_res_l;
906
	bool plane_en;
907
	bool ignore_lines;
908 909
};

910 911 912 913
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
914
	bool is_planar;
915 916 917 918 919
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
920 921
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
922 923
	u32 linetime_us;
	u32 dbuf_block_size;
924 925
};

926 927 928 929
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
930 931 932 933 934
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
935
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
936 937 938 939 940
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
941
	INTEL_PIPE_CRC_SOURCE_AUTO,
942 943 944
	INTEL_PIPE_CRC_SOURCE_MAX,
};

945
#define INTEL_PIPE_CRC_ENTRIES_NR	128
946
struct intel_pipe_crc {
947
	spinlock_t lock;
T
Tomeu Vizoso 已提交
948
	int skipped;
949
	enum intel_pipe_crc_source source;
950 951
};

952
struct i915_frontbuffer_tracking {
953
	spinlock_t lock;
954 955 956 957 958 959 960 961 962

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

963 964
struct i915_virtual_gpu {
	bool active;
965
	u32 caps;
966 967
};

968 969 970 971 972 973 974
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

975 976 977 978 979
struct i915_oa_format {
	u32 format;
	int size;
};

980 981 982 983 984
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

985 986 987 988 989 990 991 992 993 994 995 996 997 998
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
999 1000

	atomic_t ref_count;
1001 1002
};

1003 1004
struct i915_perf_stream;

1005 1006 1007
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1008
struct i915_perf_stream_ops {
1009 1010 1011 1012
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1013 1014 1015
	 */
	void (*enable)(struct i915_perf_stream *stream);

1016 1017 1018 1019
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1020 1021 1022
	 */
	void (*disable)(struct i915_perf_stream *stream);

1023 1024
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1025 1026 1027 1028 1029 1030
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1031 1032 1033
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1034
	 * wait queue that would be passed to poll_wait().
1035 1036 1037
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1038 1039 1040 1041 1042 1043 1044
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1045
	 *
1046 1047
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1048
	 *
1049 1050
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1051
	 *
1052 1053 1054
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1055 1056 1057 1058 1059 1060
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1061 1062
	/**
	 * @destroy: Cleanup any stream specific resources.
1063 1064 1065 1066 1067 1068
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1069 1070 1071
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1072
struct i915_perf_stream {
1073 1074 1075
	/**
	 * @dev_priv: i915 drm device
	 */
1076 1077
	struct drm_i915_private *dev_priv;

1078 1079 1080
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1081 1082
	struct list_head link;

1083 1084 1085 1086
	/**
	 * @wakeref: As we keep the device awake while the perf stream is
	 * active, we track our runtime pm reference for later release.
	 */
1087 1088
	intel_wakeref_t wakeref;

1089 1090 1091 1092 1093
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1094
	u32 sample_flags;
1095 1096 1097 1098 1099 1100

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1101
	int sample_size;
1102

1103 1104 1105 1106
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1107
	struct i915_gem_context *ctx;
1108 1109 1110 1111 1112 1113

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1114 1115
	bool enabled;

1116 1117 1118 1119
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1120
	const struct i915_perf_stream_ops *ops;
1121 1122 1123 1124 1125

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205

	/**
	 * The OA context specific information.
	 */
	struct intel_context *pinned_ctx;
	u32 specific_ctx_id;
	u32 specific_ctx_id_mask;

	struct hrtimer poll_check_timer;
	wait_queue_head_t poll_wq;
	bool pollin;

	bool periodic;
	int period_exponent;

	/**
	 * State of the OA buffer.
	 */
	struct {
		struct i915_vma *vma;
		u8 *vaddr;
		u32 last_ctx_id;
		int format;
		int format_size;
		int size_exponent;

		/**
		 * Locks reads and writes to all head/tail state
		 *
		 * Consider: the head and tail pointer state needs to be read
		 * consistently from a hrtimer callback (atomic context) and
		 * read() fop (user context) with tail pointer updates happening
		 * in atomic context and head updates in user context and the
		 * (unlikely) possibility of read() errors needing to reset all
		 * head/tail state.
		 *
		 * Note: Contention/performance aren't currently a significant
		 * concern here considering the relatively low frequency of
		 * hrtimer callbacks (5ms period) and that reads typically only
		 * happen in response to a hrtimer event and likely complete
		 * before the next callback.
		 *
		 * Note: This lock is not held *while* reading and copying data
		 * to userspace so the value of head observed in htrimer
		 * callbacks won't represent any partial consumption of data.
		 */
		spinlock_t ptr_lock;

		/**
		 * One 'aging' tail pointer and one 'aged' tail pointer ready to
		 * used for reading.
		 *
		 * Initial values of 0xffffffff are invalid and imply that an
		 * update is required (and should be ignored by an attempted
		 * read)
		 */
		struct {
			u32 offset;
		} tails[2];

		/**
		 * Index for the aged tail ready to read() data up to.
		 */
		unsigned int aged_tail_idx;

		/**
		 * A monotonic timestamp for when the current aging tail pointer
		 * was read; used to determine when it is old enough to trust.
		 */
		u64 aging_timestamp;

		/**
		 * Although we can always read back the head pointer register,
		 * we prefer to avoid trusting the HW state, just to avoid any
		 * risk that some hardware condition could * somehow bump the
		 * head pointer unpredictably and cause us to forward the wrong
		 * OA buffer data to userspace.
		 */
		u32 head;
	} oa_buffer;
1206 1207
};

1208 1209 1210
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1211
struct i915_oa_ops {
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1231 1232 1233 1234
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1235 1236
	 * disabling EU clock gating as required.
	 */
1237
	int (*enable_metric_set)(struct i915_perf_stream *stream);
1238 1239 1240 1241 1242

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1243
	void (*disable_metric_set)(struct i915_perf_stream *stream);
1244 1245 1246 1247

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1248
	void (*oa_enable)(struct i915_perf_stream *stream);
1249 1250 1251 1252

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1253
	void (*oa_disable)(struct i915_perf_stream *stream);
1254 1255 1256 1257 1258

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1259 1260 1261 1262
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1263 1264

	/**
1265
	 * @oa_hw_tail_read: read the OA tail pointer register
1266
	 *
1267 1268 1269
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1270
	 */
1271
	u32 (*oa_hw_tail_read)(struct i915_perf_stream *stream);
1272 1273
};

1274
struct intel_cdclk_state {
1275
	unsigned int cdclk, vco, ref, bypass;
1276
	u8 voltage_level;
1277 1278
};

1279
struct drm_i915_private {
1280 1281
	struct drm_device drm;

1282
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1283
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1284
	struct intel_driver_caps caps;
1285

1286 1287 1288
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1289
	 * backed by stolen memory. Note that stolen_usable_size tells us
1290 1291 1292 1293
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1294 1295 1296 1297
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1298

1299 1300 1301 1302 1303 1304 1305 1306 1307
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1308
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1309

1310
	struct intel_uncore uncore;
1311
	struct intel_uncore_mmio_debug mmio_debug;
1312

1313 1314
	struct i915_virtual_gpu vgpu;

1315
	struct intel_gvt *gvt;
1316

1317 1318
	struct intel_wopcm wopcm;

1319 1320
	struct intel_csr csr;

1321
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1322

1323 1324 1325 1326 1327
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1328 1329
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1330
	 */
1331
	u32 gpio_mmio_base;
1332

1333
	/* MMIO base address for MIPI regs */
1334
	u32 mipi_mmio_base;
1335

1336
	u32 psr_mmio_base;
1337

1338
	u32 pps_mmio_base;
1339

1340 1341
	wait_queue_head_t gmbus_wait_queue;

1342
	struct pci_dev *bridge_dev;
1343

1344 1345
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
1346 1347 1348

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
1349 1350 1351 1352 1353 1354

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1355 1356
	bool display_irqs_enabled;

1357 1358 1359
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1360 1361
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1362
	struct pm_qos_request sb_qos;
1363 1364

	/** Cached value of IMR to avoid reads in updating the bitfield */
1365 1366 1367 1368
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1369
	u32 pm_rps_events;
1370
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1371

1372
	struct i915_hotplug hotplug;
1373
	struct intel_fbc fbc;
1374
	struct i915_drrs drrs;
1375
	struct intel_opregion opregion;
1376
	struct intel_vbt_data vbt;
1377

1378 1379
	bool preserve_bios_swizzle;

1380 1381 1382
	/* overlay */
	struct intel_overlay *overlay;

1383
	/* backlight registers and fields in struct intel_panel */
1384
	struct mutex backlight_lock;
1385

V
Ville Syrjälä 已提交
1386 1387 1388
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1389
	unsigned int fsb_freq, mem_freq, is_ddr3;
1390
	unsigned int skl_preferred_vco_freq;
1391
	unsigned int max_cdclk_freq;
1392

M
Mika Kahola 已提交
1393
	unsigned int max_dotclk_freq;
1394
	unsigned int rawclk_freq;
1395
	unsigned int hpll_freq;
1396
	unsigned int fdi_pll_freq;
1397
	unsigned int czclk_freq;
1398

1399
	struct {
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1414
		struct intel_cdclk_state hw;
1415 1416

		int force_min_cdclk;
1417
	} cdclk;
1418

1419 1420 1421 1422 1423 1424 1425
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1426 1427
	struct workqueue_struct *wq;

1428 1429 1430
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1431 1432 1433 1434 1435
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1436
	unsigned short pch_id;
1437 1438 1439

	unsigned long quirks;

1440
	struct drm_atomic_state *modeset_restore_state;
1441
	struct drm_modeset_acquire_ctx reset_ctx;
1442

1443
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1444

1445
	struct i915_gem_mm mm;
1446 1447
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1448 1449 1450

	/* Kernel Modesetting */

1451 1452
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1453

1454 1455 1456 1457
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1458
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1459 1460
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1461
	const struct intel_dpll_mgr *dpll_mgr;
1462

1463 1464 1465 1466 1467 1468 1469
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1470
	unsigned int active_crtcs;
1471 1472
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1473 1474
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1475

1476
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1477

1478
	struct i915_wa_list gt_wa_list;
1479

1480 1481
	struct i915_frontbuffer_tracking fb_tracking;

1482 1483 1484 1485 1486
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1487
	u16 orig_clock;
1488

1489
	bool mchbar_need_disable;
1490

1491 1492
	struct intel_l3_parity l3_parity;

1493 1494 1495 1496 1497
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1498

1499 1500
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1501

1502 1503
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1504
	struct intel_ilk_power_mgmt ips;
1505

1506
	struct i915_power_domains power_domains;
1507

R
Rodrigo Vivi 已提交
1508
	struct i915_psr psr;
1509

1510
	struct i915_gpu_error gpu_error;
1511

1512 1513
	struct drm_i915_gem_object *vlv_pctx;

1514 1515
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1516
	struct work_struct fbdev_suspend_work;
1517 1518

	struct drm_property *broadcast_rgb_property;
1519
	struct drm_property *force_audio_property;
1520

I
Imre Deak 已提交
1521
	/* hda/i915 audio component */
1522
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1523
	bool audio_component_registered;
1524 1525 1526 1527 1528
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1529
	int audio_power_refcount;
I
Imre Deak 已提交
1530

1531
	struct {
1532
		struct mutex mutex;
1533
		struct list_head list;
1534 1535
		struct llist_head free_list;
		struct work_struct free_work;
1536 1537 1538 1539 1540 1541 1542

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1543
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1544
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1545 1546
/* in Gen12 ID 0x7FF is reserved to indicate idle */
#define GEN12_MAX_CONTEXT_HW_ID	(GEN11_MAX_CONTEXT_HW_ID - 1)
1547
		struct list_head hw_id_list;
1548
	} contexts;
1549

1550
	u32 fdi_rx_config;
1551

1552
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1553
	u32 chv_phy_control;
1554 1555 1556 1557 1558 1559
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1560
	u32 bxt_phy_grc;
1561

1562
	u32 suspend_count;
1563
	bool power_domains_suspended;
1564
	struct i915_suspend_saved_registers regfile;
1565
	struct vlv_s0ix_state *vlv_s0ix_state;
1566

1567
	enum {
1568 1569 1570 1571 1572
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1573

1574 1575 1576 1577 1578 1579 1580
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1581
		u16 pri_latency[5];
1582
		/* sprite */
1583
		u16 spr_latency[5];
1584
		/* cursor */
1585
		u16 cur_latency[5];
1586 1587 1588 1589 1590
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1591
		u16 skl_latency[8];
1592 1593

		/* current hardware state */
1594 1595
		union {
			struct ilk_wm_values hw;
1596
			struct skl_ddb_values skl_hw;
1597
			struct vlv_wm_values vlv;
1598
			struct g4x_wm_values g4x;
1599
		};
1600

1601
		u8 max_level;
1602 1603 1604 1605

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1606
		 * crtc_state->wm.need_postvbl_update.
1607 1608
		 */
		struct mutex wm_mutex;
1609 1610 1611 1612 1613 1614 1615

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1616 1617
	} wm;

1618 1619
	struct dram_info {
		bool valid;
1620
		bool is_16gb_dimm;
1621
		u8 num_channels;
1622
		u8 ranks;
1623
		u32 bandwidth_kbps;
1624
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1625 1626 1627 1628 1629 1630 1631
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1632 1633
	} dram_info;

1634
	struct intel_bw_info {
1635 1636 1637
		unsigned int deratedbw[3]; /* for each QGV point */
		u8 num_qgv_points;
		u8 num_planes;
1638 1639 1640 1641
	} max_bw[6];

	struct drm_private_obj bw_obj;

1642
	struct intel_runtime_pm runtime_pm;
1643

1644 1645
	struct {
		bool initialized;
1646

1647
		struct kobject *metrics_kobj;
1648
		struct ctl_table_header *sysctl_header;
1649

1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1666 1667
		struct mutex lock;
		struct list_head streams;
1668

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681
		/*
		 * The stream currently using the OA unit. If accessed
		 * outside a syscall associated to its file
		 * descriptor, you need to hold
		 * dev_priv->drm.struct_mutex.
		 */
		struct i915_perf_stream *exclusive_stream;

		/**
		 * For rate limiting any notifications of spurious
		 * invalid OA reports
		 */
		struct ratelimit_state spurious_report_rs;
1682

1683
		struct i915_oa_config test_config;
1684

1685 1686 1687
		u32 gen7_latched_oastatus1;
		u32 ctx_oactxctrl_offset;
		u32 ctx_flexeu0_offset;
1688

1689 1690 1691 1692 1693 1694
		/**
		 * The RPT_ID/reason field for Gen8+ includes a bit
		 * to determine if the CTX ID in the report is valid
		 * but the specific bit differs between Gen 8 and 9
		 */
		u32 gen8_valid_ctx_bit;
1695

1696 1697
		struct i915_oa_ops ops;
		const struct i915_oa_format *oa_formats;
1698 1699
	} perf;

1700
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1701
	struct intel_gt gt;
1702 1703

	struct {
1704 1705
		struct notifier_block pm_notifier;

1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
1722
		struct work_struct idle_work;
1723
	} gem;
1724

1725 1726 1727 1728 1729 1730 1731 1732
	/* For i945gm vblank irq vs. C3 workaround */
	struct {
		struct work_struct work;
		struct pm_qos_request pm_qos;
		u8 c3_disable_latency;
		u8 enabled;
	} i945gm_vblank;

1733 1734 1735
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1736 1737
	bool ipc_enabled;

1738 1739
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1740

1741 1742 1743 1744 1745 1746
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1747 1748
	struct i915_pmu pmu;

1749 1750 1751 1752 1753 1754
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1755 1756 1757 1758
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1759
};
L
Linus Torvalds 已提交
1760

1761 1762 1763 1764
struct dram_dimm_info {
	u8 size, width, ranks;
};

1765
struct dram_channel_info {
1766
	struct dram_dimm_info dimm_l, dimm_s;
1767
	u8 ranks;
1768
	bool is_16gb_dimm;
1769 1770
};

1771 1772
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1773
	return container_of(dev, struct drm_i915_private, drm);
1774 1775
}

1776
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1777
{
1778 1779 1780 1781 1782 1783
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1784 1785
}

1786
/* Simple iterator over all initialised engines */
1787 1788 1789 1790 1791
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1792 1793

/* Iterator over subset of engines selected by mask */
1794
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
1795
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
1796 1797 1798
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
1799

1800 1801 1802 1803 1804 1805 1806 1807
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1808
#define I915_GTT_OFFSET_NONE ((u32)-1)
1809

1810 1811
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1812
 * considered to be the frontbuffer for the given plane interface-wise. This
1813 1814 1815 1816 1817
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1818
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1819 1820 1821 1822 1823
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1824
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1825
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1826
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1827 1828
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1829

1830
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1831
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1832
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1833

1834
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1835
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1836

1837
#define REVID_FOREVER		0xff
1838
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1839

1840 1841 1842
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1843
	GENMASK((e) - 1, (s) - 1))
1844

R
Rodrigo Vivi 已提交
1845
/* Returns true if Gen is in inclusive range [Start, End] */
1846
#define IS_GEN_RANGE(dev_priv, s, e) \
1847
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1848

1849 1850
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1851
	 INTEL_INFO(dev_priv)->gen == (n))
1852

1853 1854 1855 1856 1857 1858 1859 1860
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1922

1923 1924
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)

T
Tvrtko Ursulin 已提交
1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1937
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1938 1939
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1940 1941 1942
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1943
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1944
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1945
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1956
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1957
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1958
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1959 1960
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1961 1962 1963 1964
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1965
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1966
				 INTEL_INFO(dev_priv)->gt == 3)
1967 1968
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1969
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1970
				 INTEL_INFO(dev_priv)->gt == 3)
1971
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1972
				 INTEL_INFO(dev_priv)->gt == 1)
1973
/* ULX machines are also considered ULT. */
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1984
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1985
				 INTEL_INFO(dev_priv)->gt == 2)
1986
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1987
				 INTEL_INFO(dev_priv)->gt == 3)
1988
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1989
				 INTEL_INFO(dev_priv)->gt == 4)
1990
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1991
				 INTEL_INFO(dev_priv)->gt == 2)
1992
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1993
				 INTEL_INFO(dev_priv)->gt == 3)
1994 1995
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1996 1997
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1998
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1999
				 INTEL_INFO(dev_priv)->gt == 2)
2000
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2001
				 INTEL_INFO(dev_priv)->gt == 3)
2002 2003 2004 2005
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
2006

2007 2008 2009 2010 2011 2012
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2013 2014
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2015

2016 2017
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2018
#define BXT_REVID_A0		0x0
2019
#define BXT_REVID_A1		0x1
2020
#define BXT_REVID_B0		0x3
2021
#define BXT_REVID_B_LAST	0x8
2022
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2023

2024 2025
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2026

M
Mika Kuoppala 已提交
2027 2028
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2029 2030 2031
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2032

2033 2034
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2035

2036 2037 2038 2039 2040 2041
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2042 2043
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2044
#define CNL_REVID_C0		0x2
2045 2046 2047 2048

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2049 2050 2051 2052 2053 2054 2055 2056 2057
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2058
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2059 2060
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2061

2062
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
2063

2064 2065 2066 2067
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
2068
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
2069 2070 2071 2072 2073 2074
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

2075 2076
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2077
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
2078 2079
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2080

2081
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2082

2083
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2084
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2085
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2086
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2087
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2088
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2089 2090 2091

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2092
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
2093 2094 2095 2096 2097
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

2098 2099
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
2100
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2101
})
2102

2103
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2104
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2105
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2106

2107
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2108
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2109

2110
/* WaRsDisableCoarsePowerGating:skl,cnl */
2111
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2112 2113
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2114

2115
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2116 2117 2118
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2119

2120 2121 2122
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2123
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2124 2125
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2126 2127
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2128

2129
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2130
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
2131
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2132

2133
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2134

2135
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2136

2137 2138 2139
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2140
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
2141

2142 2143
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2144
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2145

2146 2147
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

2148
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2149

2150 2151
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2152

2153
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2154

2155
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
2156

2157
/* Having GuC is not the same as using GuC */
2158 2159
#define USES_GUC(dev_priv)		intel_uc_uses_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
2160

2161
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2162

2163 2164
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

2165

R
Rodrigo Vivi 已提交
2166
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
2167

2168
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2169

2170
/* DPF == dynamic parity feature */
2171
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2172 2173
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2174

2175
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2176
#define GEN9_FREQ_SCALER 3
2177

2178 2179
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)

2180
static inline bool intel_vtd_active(void)
2181 2182
{
#ifdef CONFIG_INTEL_IOMMU
2183
	if (intel_iommu_gfx_mapped)
2184 2185 2186 2187 2188
		return true;
#endif
	return false;
}

2189 2190 2191 2192 2193
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2194 2195 2196
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2197
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2198 2199
}

2200
/* i915_drv.c */
2201
#ifdef CONFIG_COMPAT
2202
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
2203 2204
#else
#define i915_compat_ioctl NULL
2205
#endif
2206 2207
extern const struct dev_pm_ops i915_pm_ops;

2208
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
2209
void i915_driver_remove(struct drm_i915_private *i915);
2210

2211
void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2212
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2213

2214 2215
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2216
	return dev_priv->gvt;
2217 2218
}

2219
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2220
{
2221
	return dev_priv->vgpu.active;
2222
}
2223

2224 2225 2226
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

2227
/* i915_gem.c */
2228 2229
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2230
void i915_gem_sanitize(struct drm_i915_private *i915);
2231 2232
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2233
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2234 2235
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2236 2237
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2238 2239
	/*
	 * A single pass should suffice to release all the freed objects (along
2240 2241 2242 2243 2244
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
2245 2246
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
2247
		rcu_barrier();
2248
	}
2249 2250
}

2251 2252 2253 2254 2255 2256 2257 2258 2259 2260
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
2261
	 * than 3 passes to catch all _recursive_ RCU delayed work.
2262 2263
	 *
	 */
2264
	int pass = 3;
2265
	do {
2266
		flush_workqueue(i915->wq);
2267
		rcu_barrier();
2268
		i915_gem_drain_freed_objects(i915);
2269
	} while (--pass);
2270
	drain_workqueue(i915->wq);
2271 2272
}

C
Chris Wilson 已提交
2273
struct i915_vma * __must_check
2274 2275
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2276
			 u64 size,
2277 2278
			 u64 alignment,
			 u64 flags);
2279

2280 2281 2282
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
2283

2284 2285
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

2286 2287 2288 2289 2290 2291
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

2292 2293 2294
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2295
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2296
		      u32 handle, u64 *offset);
2297
int i915_gem_mmap_gtt_version(void);
2298

2299
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
2300

M
Mika Kuoppala 已提交
2301 2302
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
2303
	return atomic_read(&error->reset_count);
2304
}
2305

2306 2307 2308
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
2309
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
2310 2311
}

2312
void i915_gem_init_mmio(struct drm_i915_private *i915);
2313 2314
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
2315 2316
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
2317
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
2318
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
2319
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2320
			   unsigned int flags, long timeout);
2321
void i915_gem_suspend(struct drm_i915_private *dev_priv);
2322
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
2323
void i915_gem_resume(struct drm_i915_private *dev_priv);
2324
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
2325

2326
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
2327
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2328

2329 2330 2331
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2332 2333 2334
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

2335
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
2336

2337 2338 2339 2340 2341 2342
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

2343 2344 2345 2346 2347
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

2348 2349 2350 2351 2352
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
2353 2354 2355 2356

	return ctx;
}

2357
/* i915_gem_evict.c */
2358
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2359
					  u64 min_size, u64 alignment,
2360
					  unsigned cache_level,
2361
					  u64 start, u64 end,
2362
					  unsigned flags);
2363 2364 2365
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
2366
int i915_gem_evict_vm(struct i915_address_space *vm);
2367

2368 2369 2370
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2371
				phys_addr_t size);
2372

2373
/* i915_gem_tiling.c */
2374
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2375
{
2376
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2377 2378

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2379
		i915_gem_object_is_tiled(obj);
2380 2381
}

2382 2383 2384 2385 2386
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

2387
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2388

2389
/* i915_cmd_parser.c */
2390
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2391
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2392 2393 2394 2395 2396 2397 2398
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
2399

2400 2401 2402 2403
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
2404
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2405 2406
}

B
Ben Widawsky 已提交
2407 2408
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2409

2410 2411
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2412

2413 2414
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
2415

2416
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
2417

2418
/* These are untraced mmio-accessors that are only valid to be used inside
2419
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2420
 * controlled.
2421
 *
2422
 * Think twice, and think again, before using these.
2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2443
 */
2444 2445
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2446

2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460
/* register wait wrappers for display regs */
#define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
	intel_wait_for_register(&(dev_priv_)->uncore, \
				(reg_), (mask_), (value_), (timeout_))

#define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({	\
	u32 mask__ = (mask_);						\
	intel_de_wait_for_register((dev_priv_), (reg_),			\
				   mask__, mask__, (timeout_)); \
})

#define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
	intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))

2461 2462 2463 2464 2465
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2466 2467 2468 2469 2470 2471 2472 2473
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2474 2475 2476 2477 2478 2479
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

L
Linus Torvalds 已提交
2480
#endif