i915_drv.h 86.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/reservation.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
#include "gt/intel_workarounds.h"

70
#include "intel_bios.h"
71
#include "intel_device_info.h"
72
#include "intel_display.h"
73
#include "intel_display_power.h"
74
#include "intel_dpll_mgr.h"
75
#include "intel_frontbuffer.h"
76
#include "intel_opregion.h"
77
#include "intel_runtime_pm.h"
78
#include "intel_uc.h"
79
#include "intel_uncore.h"
80
#include "intel_wakeref.h"
81
#include "intel_wopcm.h"
82

83
#include "i915_gem.h"
84
#include "gem/i915_gem_context_types.h"
J
Joonas Lahtinen 已提交
85
#include "i915_gem_fence_reg.h"
86
#include "i915_gem_gtt.h"
87
#include "i915_gpu_error.h"
88
#include "i915_request.h"
89
#include "i915_scheduler.h"
90
#include "i915_timeline.h"
J
Joonas Lahtinen 已提交
91 92
#include "i915_vma.h"

93 94
#include "intel_gvt.h"

L
Linus Torvalds 已提交
95 96 97 98 99
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
100 101
#define DRIVER_DATE		"20190524"
#define DRIVER_TIMESTAMP	1558719322
L
Linus Torvalds 已提交
102

R
Rob Clark 已提交
103 104 105 106 107 108 109 110 111
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
112
	if (unlikely(__ret_warn_on))					\
113
		if (!WARN(i915_modparams.verbose_state_checks, format))	\
R
Rob Clark 已提交
114 115 116 117
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

118 119
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
120

121
#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
122

123 124 125
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)
126 127 128

bool i915_error_injected(void);

129
#else
130

131
#define i915_inject_load_failure() false
132 133
#define i915_error_injected() false

134
#endif
135

136 137 138 139
#define i915_load_error(i915, fmt, ...)					 \
	__i915_printk(i915, i915_error_injected() ? KERN_DEBUG : KERN_ERR, \
		      fmt, ##__VA_ARGS__)

140 141
struct drm_i915_gem_object;

142 143 144 145 146 147
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
148
	HPD_PORT_A,
149 150 151
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
152
	HPD_PORT_E,
153
	HPD_PORT_F,
154 155 156
	HPD_NUM_PINS
};

157 158 159
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

160 161
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
162

163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

182 183 184
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
185
	unsigned int hpd_storm_threshold;
186 187
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
188

189 190 191 192 193 194 195 196 197 198
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

199 200 201 202 203 204
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
205

206
struct drm_i915_private;
207
struct i915_mm_struct;
208
struct i915_mmu_object;
209

210 211 212 213 214 215 216 217
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
218

219
	struct idr context_idr;
220
	struct mutex context_idr_lock; /* guards context_idr */
221

222 223 224
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

225
	unsigned int bsd_engine;
226

227 228 229 230 231 232 233
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
234
 */
235 236 237 238 239 240 241
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
242 243
};

L
Linus Torvalds 已提交
244 245 246
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
247 248
 * 1.2: Add Power Management
 * 1.3: Add vblank support
249
 * 1.4: Fix cmdbuffer path, add heap destroy
250
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
251 252
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
253 254
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
255
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
256 257
#define DRIVER_PATCHLEVEL	0

258 259 260
struct intel_overlay;
struct intel_overlay_error_state;

261
struct sdvo_device_mapping {
C
Chris Wilson 已提交
262
	u8 initialized;
263 264 265
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
266
	u8 i2c_pin;
267
	u8 ddc_pin;
268 269
};

270
struct intel_connector;
271
struct intel_encoder;
272
struct intel_atomic_state;
273
struct intel_crtc_state;
274
struct intel_initial_plane_config;
275
struct intel_crtc;
276 277
struct intel_limit;
struct dpll;
278
struct intel_cdclk_state;
279

280
struct drm_i915_display_funcs {
281 282
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
283
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
284 285
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
286 287
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
288
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
289
	int (*compute_intermediate_wm)(struct intel_crtc_state *newstate);
290 291 292 293 294 295
	void (*initial_watermarks)(struct intel_atomic_state *state,
				   struct intel_crtc_state *cstate);
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
					 struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_atomic_state *state,
				    struct intel_crtc_state *cstate);
296
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
297
	void (*update_wm)(struct intel_crtc *crtc);
298
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
299 300 301
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
302
				struct intel_crtc_state *);
303 304
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
305 306
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
307 308 309 310
	void (*crtc_enable)(struct intel_crtc_state *pipe_config,
			    struct drm_atomic_state *old_state);
	void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
			     struct drm_atomic_state *old_state);
311
	void (*update_crtcs)(struct drm_atomic_state *state);
312 313 314 315 316 317
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
318 319
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
320
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
321
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
322 323 324 325 326
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
327

328
	int (*color_check)(struct intel_crtc_state *crtc_state);
329 330 331 332 333 334 335 336 337 338 339 340 341
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
342
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
343
	void (*read_luts)(struct intel_crtc_state *crtc_state);
344 345
};

346
struct intel_csr {
347
	struct work_struct work;
348
	const char *fw_path;
349 350 351 352 353 354
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
355
	i915_reg_t mmioaddr[8];
356 357 358
	u32 mmiodata[8];
	u32 dc_state;
	u32 allowed_dc_mask;
359
	intel_wakeref_t wakeref;
360 361
};

362 363
enum i915_cache_level {
	I915_CACHE_NONE = 0,
364 365 366 367 368
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
369
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
370 371
};

372 373
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

374
struct intel_fbc {
P
Paulo Zanoni 已提交
375 376 377
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
378
	unsigned threshold;
379 380
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
381
	unsigned int visible_pipes_mask;
382
	struct intel_crtc *crtc;
383

384
	struct drm_mm_node compressed_fb;
385 386
	struct drm_mm_node *compressed_llb;

387 388
	bool false_color;

389
	bool enabled;
390
	bool active;
391
	bool flip_pending;
392

393 394 395
	bool underrun_detected;
	struct work_struct underrun_work;

396 397 398 399 400
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
401
	struct intel_fbc_state_cache {
402
		struct i915_vma *vma;
403
		unsigned long flags;
404

405 406
		struct {
			unsigned int mode_flags;
407
			u32 hsw_bdw_pixel_rate;
408 409 410 411 412 413 414
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
415 416 417 418 419 420 421 422
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
423 424

			int y;
425

426
			u16 pixel_blend_mode;
427 428 429
		} plane;

		struct {
430
			const struct drm_format_info *format;
431 432 433 434
			unsigned int stride;
		} fb;
	} state_cache;

435 436 437 438 439 440 441
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
442
	struct intel_fbc_reg_params {
443
		struct i915_vma *vma;
444
		unsigned long flags;
445

446 447
		struct {
			enum pipe pipe;
448
			enum i9xx_plane_id i9xx_plane;
449 450 451 452
			unsigned int fence_y_offset;
		} crtc;

		struct {
453
			const struct drm_format_info *format;
454 455 456 457
			unsigned int stride;
		} fb;

		int cfb_size;
458
		unsigned int gen9_wa_cfb_stride;
459 460
	} params;

461
	const char *no_fbc_reason;
462 463
};

464
/*
465 466 467 468 469 470 471 472 473 474 475 476 477 478
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
479 480
};

481
struct intel_dp;
482 483 484 485 486 487 488 489 490
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
491
struct i915_psr {
492
	struct mutex lock;
493 494 495 496 497

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
498
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
499 500 501
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
502
	bool sink_support;
503
	bool enabled;
504
	struct intel_dp *dp;
505
	enum pipe pipe;
506
	bool active;
507
	struct work_struct work;
508
	unsigned busy_frontbuffer_bits;
509
	bool sink_psr2_support;
510
	bool link_standby;
511
	bool colorimetry_support;
512
	bool psr2_enabled;
513
	u8 sink_sync_latency;
514 515
	ktime_t last_entry_attempt;
	ktime_t last_exit;
516
	bool sink_not_reliable;
517
	bool irq_aux_error;
518
	u16 su_x_granularity;
519
};
520

521 522 523 524 525 526
/*
 * Sorted by south display engine compatibility.
 * If the new PCH comes with a south display engine that is not
 * inherited from the latest item, please do not add it to the
 * end. Instead, add it right after its "parent" PCH.
 */
527
enum intel_pch {
R
Rodrigo Vivi 已提交
528
	PCH_NOP = -1,	/* PCH without south display */
529
	PCH_NONE = 0,	/* No PCH present */
530
	PCH_IBX,	/* Ibexpeak PCH */
531 532
	PCH_CPT,	/* Cougarpoint/Pantherpoint PCH */
	PCH_LPT,	/* Lynxpoint/Wildcatpoint PCH */
V
Ville Syrjälä 已提交
533
	PCH_SPT,        /* Sunrisepoint/Kaby Lake PCH */
534
	PCH_CNP,        /* Cannon/Comet Lake PCH */
535
	PCH_ICP,	/* Ice Lake PCH */
536 537
};

538
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
539
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
540
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
541
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
542
#define QUIRK_INCREASE_T12_DELAY (1<<6)
543
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
544

545
struct intel_fbdev;
546
struct intel_fbc_work;
547

548 549
struct intel_gmbus {
	struct i2c_adapter adapter;
550
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
551
	u32 force_bit;
552
	u32 reg0;
553
	i915_reg_t gpio_reg;
554
	struct i2c_algo_bit_data bit_algo;
555 556 557
	struct drm_i915_private *dev_priv;
};

558
struct i915_suspend_saved_registers {
559
	u32 saveDSPARB;
J
Jesse Barnes 已提交
560
	u32 saveFBC_CONTROL;
561 562
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
563 564
	u32 saveSWF0[16];
	u32 saveSWF1[16];
565
	u32 saveSWF3[3];
566
	u64 saveFENCE[I915_MAX_NUM_FENCES];
567
	u32 savePCH_PORT_HOTPLUG;
568
	u16 saveGCDGMBUS;
569
};
570

571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
629
	u32 pcbr;
630 631 632
	u32 clock_gate_dis2;
};

633
struct intel_rps_ei {
634
	ktime_t ktime;
635 636
	u32 render_c0;
	u32 media_c0;
637 638
};

639
struct intel_rps {
640 641
	struct mutex lock; /* protects enabling and the worker */

I
Imre Deak 已提交
642 643 644 645
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
646
	struct work_struct work;
I
Imre Deak 已提交
647
	bool interrupts_enabled;
648
	u32 pm_iir;
649

650
	/* PM interrupt bits that should never be masked */
651
	u32 pm_intrmsk_mbz;
652

653 654 655 656 657 658 659 660 661 662 663 664 665 666 667
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
668
	u8 boost_freq;		/* Frequency to request when wait boosting */
669
	u8 idle_freq;		/* Frequency to request when we are idle */
670 671 672
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
673
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
674

675
	int last_adj;
C
Chris Wilson 已提交
676 677 678 679 680 681 682 683 684 685

	struct {
		struct mutex mutex;

		enum { LOW_POWER, BETWEEN, HIGH_POWER } mode;
		unsigned int interactive;

		u8 up_threshold; /* Current %busy required to uplock */
		u8 down_threshold; /* Current %busy required to downclock */
	} power;
686

687
	bool enabled;
688 689
	atomic_t num_waiters;
	atomic_t boosts;
690

691
	/* manual wa residency calculations */
692
	struct intel_rps_ei ei;
693 694
};

695 696
struct intel_rc6 {
	bool enabled;
697 698
	u64 prev_hw_residency[4];
	u64 cur_residency[4];
699 700 701 702 703 704
};

struct intel_llc_pstate {
	bool enabled;
};

705 706
struct intel_gen6_power_mgmt {
	struct intel_rps rps;
707 708
	struct intel_rc6 rc6;
	struct intel_llc_pstate llc_pstate;
709 710
};

D
Daniel Vetter 已提交
711 712 713
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

714 715 716 717 718 719 720 721 722 723 724
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
725
	u64 last_time2;
726 727 728 729 730 731 732
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

733
#define MAX_L3_SLICES 2
734
struct intel_l3_parity {
735
	u32 *remap_info[MAX_L3_SLICES];
736
	struct work_struct error_work;
737
	int which_slice;
738 739
};

740 741 742
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
743 744 745 746
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

747 748 749
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

750 751 752 753 754
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
755 756
	 * are idle and not used by the GPU). These objects may or may
	 * not actually have any pages attached.
757 758
	 */
	struct list_head unbound_list;
759 760 761 762
	/**
	 * List of objects which are purgeable. May be active.
	 */
	struct list_head purge_list;
763

764 765 766 767 768
	/** List of all objects in gtt_space, currently mmaped by userspace.
	 * All objects within this list must also be on bound_list.
	 */
	struct list_head userfault_list;

769 770 771
	/* Manual runtime pm autosuspend delay for user GGTT mmaps */
	struct intel_wakeref_auto userfault_wakeref;

772 773 774 775 776
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
777
	spinlock_t free_lock;
778 779 780 781 782
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
783

784 785 786
	/**
	 * Small stash of WC pages
	 */
787
	struct pagestash wc_stash;
788

M
Matthew Auld 已提交
789 790 791 792 793
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

794 795 796
	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

797
	struct notifier_block oom_notifier;
798
	struct notifier_block vmap_notifier;
799
	struct shrinker shrinker;
800 801 802 803

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

804 805 806 807 808 809 810
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

811 812
	u64 unordered_timeline;

813
	/* the indicator for dispatch video commands on two BSD rings */
814
	atomic_t bsd_engine_dispatch_index;
815

816
	/** Bit 6 swizzling required for X tiling */
817
	u32 bit_6_swizzle_x;
818
	/** Bit 6 swizzling required for Y tiling */
819
	u32 bit_6_swizzle_y;
820

821 822 823
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
824 825
};

826 827
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

828 829 830
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

831 832 833
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

834 835
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

836
struct ddi_vbt_port_info {
837 838
	int max_tmds_clock;

839 840 841 842 843 844
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
845
	u8 hdmi_level_shift;
846

847
	u8 present:1;
848 849 850 851 852 853
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
854

855 856
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
857

858 859
	u8 dp_boost_level;
	u8 hdmi_boost_level;
860
	int dp_max_link_rate;		/* 0 for not limited by VBT */
861 862
};

R
Rodrigo Vivi 已提交
863 864 865 866 867
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
868 869
};

870 871 872 873 874 875 876 877 878
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
879
	unsigned int int_lvds_support:1;
880 881
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
882
	unsigned int panel_type:4;
883 884
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
885
	enum drm_panel_orientation orientation;
886

887 888
	enum drrs_support_type drrs_type;

889 890 891 892 893
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
894
		bool low_vswing;
895 896 897 898
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
899

R
Rodrigo Vivi 已提交
900
	struct {
901
		bool enable;
R
Rodrigo Vivi 已提交
902 903 904 905
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
906 907
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
908
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
909 910
	} psr;

911 912
	struct {
		u16 pwm_freq_hz;
913
		bool present;
914
		bool active_low_pwm;
915
		u8 min_brightness;	/* min_brightness/255 of max */
916
		u8 controller;		/* brightness controller number */
917
		enum intel_backlight_type type;
918 919
	} backlight;

920 921 922
	/* MIPI DSI */
	struct {
		u16 panel_id;
923 924
		struct mipi_config *config;
		struct mipi_pps_data *pps;
925 926
		u16 bl_ports;
		u16 cabc_ports;
927 928 929
		u8 seq_version;
		u32 size;
		u8 *data;
930
		const u8 *sequence[MIPI_SEQ_MAX];
931
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
932
		enum drm_panel_orientation orientation;
933 934
	} dsi;

935 936 937
	int crt_ddc_pin;

	int child_dev_num;
938
	struct child_device_config *child_dev;
939 940

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
941
	struct sdvo_device_mapping sdvo_mappings[2];
942 943
};

944 945 946 947 948
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

949 950
struct intel_wm_level {
	bool enable;
951 952 953 954
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
955 956
};

957
struct ilk_wm_values {
958 959 960 961
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
962 963 964 965
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

966
struct g4x_pipe_wm {
967 968
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
969
};
970

971
struct g4x_sr_wm {
972 973 974
	u16 plane;
	u16 cursor;
	u16 fbc;
975 976 977
};

struct vlv_wm_ddl_values {
978
	u8 plane[I915_MAX_PLANES];
979
};
980

981
struct vlv_wm_values {
982 983
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
984
	struct vlv_wm_ddl_values ddl[3];
985
	u8 level;
986
	bool cxsr;
987 988
};

989 990 991 992 993 994 995 996 997
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

998
struct skl_ddb_entry {
999
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
1000 1001
};

1002
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1003
{
1004
	return entry->end - entry->start;
1005 1006
}

1007 1008 1009 1010 1011 1012 1013 1014 1015
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1016
struct skl_ddb_allocation {
1017
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
1018 1019
};

1020
struct skl_ddb_values {
1021
	unsigned dirty_pipes;
1022
	struct skl_ddb_allocation ddb;
1023 1024 1025
};

struct skl_wm_level {
1026
	u16 min_ddb_alloc;
1027 1028
	u16 plane_res_b;
	u8 plane_res_l;
1029
	bool plane_en;
1030
	bool ignore_lines;
1031 1032
};

1033 1034 1035 1036
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
1037
	bool is_planar;
1038 1039 1040 1041 1042
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
1043 1044
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
1045 1046
	u32 linetime_us;
	u32 dbuf_block_size;
1047 1048
};

1049
/*
1050 1051 1052 1053
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1054
 *
1055 1056 1057
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1058
 *
1059 1060
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1061
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1062
 * it can be changed with the standard runtime PM files from sysfs.
1063 1064 1065 1066 1067
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1068
 * case it happens.
1069
 *
1070
 * For more, read the Documentation/power/runtime_pm.txt.
1071
 */
1072
struct i915_runtime_pm {
1073
	atomic_t wakeref_count;
1074
	bool suspended;
1075
	bool irqs_enabled;
1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094

#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
	/*
	 * To aide detection of wakeref leaks and general misuse, we
	 * track all wakeref holders. With manual markup (i.e. returning
	 * a cookie to each rpm_get caller which they then supply to their
	 * paired rpm_put) we can remove corresponding pairs of and keep
	 * the array trimmed to active wakerefs.
	 */
	struct intel_runtime_pm_debug {
		spinlock_t lock;

		depot_stack_handle_t last_acquire;
		depot_stack_handle_t last_release;

		depot_stack_handle_t *owners;
		unsigned long count;
	} debug;
#endif
1095 1096
};

1097 1098 1099 1100
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
1101 1102 1103 1104 1105
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
1106
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1107 1108 1109 1110 1111
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1112
	INTEL_PIPE_CRC_SOURCE_AUTO,
1113 1114 1115
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1116
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1117
struct intel_pipe_crc {
1118
	spinlock_t lock;
T
Tomeu Vizoso 已提交
1119
	int skipped;
1120
	enum intel_pipe_crc_source source;
1121 1122
};

1123
struct i915_frontbuffer_tracking {
1124
	spinlock_t lock;
1125 1126 1127 1128 1129 1130 1131 1132 1133

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1134 1135
struct i915_virtual_gpu {
	bool active;
1136
	u32 caps;
1137 1138
};

1139 1140 1141 1142 1143 1144 1145
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1146 1147 1148 1149 1150
struct i915_oa_format {
	u32 format;
	int size;
};

1151 1152 1153 1154 1155
struct i915_oa_reg {
	i915_reg_t addr;
	u32 value;
};

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
struct i915_oa_config {
	char uuid[UUID_STRING_LEN + 1];
	int id;

	const struct i915_oa_reg *mux_regs;
	u32 mux_regs_len;
	const struct i915_oa_reg *b_counter_regs;
	u32 b_counter_regs_len;
	const struct i915_oa_reg *flex_regs;
	u32 flex_regs_len;

	struct attribute_group sysfs_metric;
	struct attribute *attrs[2];
	struct device_attribute sysfs_metric_id;
1170 1171

	atomic_t ref_count;
1172 1173
};

1174 1175
struct i915_perf_stream;

1176 1177 1178
/**
 * struct i915_perf_stream_ops - the OPs to support a specific stream type
 */
1179
struct i915_perf_stream_ops {
1180 1181 1182 1183
	/**
	 * @enable: Enables the collection of HW samples, either in response to
	 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
	 * without `I915_PERF_FLAG_DISABLED`.
1184 1185 1186
	 */
	void (*enable)(struct i915_perf_stream *stream);

1187 1188 1189 1190
	/**
	 * @disable: Disables the collection of HW samples, either in response
	 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
	 * the stream.
1191 1192 1193
	 */
	void (*disable)(struct i915_perf_stream *stream);

1194 1195
	/**
	 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1196 1197 1198 1199 1200 1201
	 * once there is something ready to read() for the stream
	 */
	void (*poll_wait)(struct i915_perf_stream *stream,
			  struct file *file,
			  poll_table *wait);

1202 1203 1204
	/**
	 * @wait_unlocked: For handling a blocking read, wait until there is
	 * something to ready to read() for the stream. E.g. wait on the same
1205
	 * wait queue that would be passed to poll_wait().
1206 1207 1208
	 */
	int (*wait_unlocked)(struct i915_perf_stream *stream);

1209 1210 1211 1212 1213 1214 1215
	/**
	 * @read: Copy buffered metrics as records to userspace
	 * **buf**: the userspace, destination buffer
	 * **count**: the number of bytes to copy, requested by userspace
	 * **offset**: zero at the start of the read, updated as the read
	 * proceeds, it represents how many bytes have been copied so far and
	 * the buffer offset for copying the next record.
1216
	 *
1217 1218
	 * Copy as many buffered i915 perf samples and records for this stream
	 * to userspace as will fit in the given buffer.
1219
	 *
1220 1221
	 * Only write complete records; returning -%ENOSPC if there isn't room
	 * for a complete record.
1222
	 *
1223 1224 1225
	 * Return any error condition that results in a short read such as
	 * -%ENOSPC or -%EFAULT, even though these may be squashed before
	 * returning to userspace.
1226 1227 1228 1229 1230 1231
	 */
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);

1232 1233
	/**
	 * @destroy: Cleanup any stream specific resources.
1234 1235 1236 1237 1238 1239
	 *
	 * The stream will always be disabled before this is called.
	 */
	void (*destroy)(struct i915_perf_stream *stream);
};

1240 1241 1242
/**
 * struct i915_perf_stream - state for a single open stream FD
 */
1243
struct i915_perf_stream {
1244 1245 1246
	/**
	 * @dev_priv: i915 drm device
	 */
1247 1248
	struct drm_i915_private *dev_priv;

1249 1250 1251
	/**
	 * @link: Links the stream into ``&drm_i915_private->streams``
	 */
1252 1253
	struct list_head link;

1254 1255 1256 1257
	/**
	 * @wakeref: As we keep the device awake while the perf stream is
	 * active, we track our runtime pm reference for later release.
	 */
1258 1259
	intel_wakeref_t wakeref;

1260 1261 1262 1263 1264
	/**
	 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
	 * properties given when opening a stream, representing the contents
	 * of a single sample as read() by userspace.
	 */
1265
	u32 sample_flags;
1266 1267 1268 1269 1270 1271

	/**
	 * @sample_size: Considering the configured contents of a sample
	 * combined with the required header size, this is the total size
	 * of a single sample record.
	 */
1272
	int sample_size;
1273

1274 1275 1276 1277
	/**
	 * @ctx: %NULL if measuring system-wide across all contexts or a
	 * specific context that is being monitored.
	 */
1278
	struct i915_gem_context *ctx;
1279 1280 1281 1282 1283 1284

	/**
	 * @enabled: Whether the stream is currently enabled, considering
	 * whether the stream was opened in a disabled state and based
	 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
	 */
1285 1286
	bool enabled;

1287 1288 1289 1290
	/**
	 * @ops: The callbacks providing the implementation of this specific
	 * type of configured stream.
	 */
1291
	const struct i915_perf_stream_ops *ops;
1292 1293 1294 1295 1296

	/**
	 * @oa_config: The OA configuration used by the stream.
	 */
	struct i915_oa_config *oa_config;
1297 1298
};

1299 1300 1301
/**
 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
 */
1302
struct i915_oa_ops {
1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321
	/**
	 * @is_valid_b_counter_reg: Validates register's address for
	 * programming boolean counters for a particular platform.
	 */
	bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
				       u32 addr);

	/**
	 * @is_valid_mux_reg: Validates register's address for programming mux
	 * for a particular platform.
	 */
	bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);

	/**
	 * @is_valid_flex_reg: Validates register's address for programming
	 * flex EU filtering for a particular platform.
	 */
	bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);

1322 1323 1324 1325
	/**
	 * @enable_metric_set: Selects and applies any MUX configuration to set
	 * up the Boolean and Custom (B/C) counters that are part of the
	 * counter reports being sampled. May apply system constraints such as
1326 1327
	 * disabling EU clock gating as required.
	 */
1328
	int (*enable_metric_set)(struct i915_perf_stream *stream);
1329 1330 1331 1332 1333

	/**
	 * @disable_metric_set: Remove system constraints associated with using
	 * the OA unit.
	 */
1334
	void (*disable_metric_set)(struct drm_i915_private *dev_priv);
1335 1336 1337 1338

	/**
	 * @oa_enable: Enable periodic sampling
	 */
1339
	void (*oa_enable)(struct i915_perf_stream *stream);
1340 1341 1342 1343

	/**
	 * @oa_disable: Disable periodic sampling
	 */
1344
	void (*oa_disable)(struct i915_perf_stream *stream);
1345 1346 1347 1348 1349

	/**
	 * @read: Copy data from the circular OA buffer into a given userspace
	 * buffer.
	 */
1350 1351 1352 1353
	int (*read)(struct i915_perf_stream *stream,
		    char __user *buf,
		    size_t count,
		    size_t *offset);
1354 1355

	/**
1356
	 * @oa_hw_tail_read: read the OA tail pointer register
1357
	 *
1358 1359 1360
	 * In particular this enables us to share all the fiddly code for
	 * handling the OA unit tail pointer race that affects multiple
	 * generations.
1361
	 */
1362
	u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
1363 1364
};

1365
struct intel_cdclk_state {
1366
	unsigned int cdclk, vco, ref, bypass;
1367
	u8 voltage_level;
1368 1369
};

1370
struct drm_i915_private {
1371 1372
	struct drm_device drm;

1373
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
1374
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
1375
	struct intel_driver_caps caps;
1376

1377 1378 1379
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
1380
	 * backed by stolen memory. Note that stolen_usable_size tells us
1381 1382 1383 1384
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
1385 1386 1387 1388
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
1389

1390 1391 1392 1393 1394 1395 1396 1397 1398
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
1399
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
1400

1401
	struct intel_uncore uncore;
1402

1403 1404
	struct i915_virtual_gpu vgpu;

1405
	struct intel_gvt *gvt;
1406

1407 1408
	struct intel_wopcm wopcm;

1409
	struct intel_huc huc;
1410 1411
	struct intel_guc guc;

1412 1413
	struct intel_csr csr;

1414
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1415

1416 1417 1418 1419 1420
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
1421 1422
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
1423
	 */
1424
	u32 gpio_mmio_base;
1425

1426
	/* MMIO base address for MIPI regs */
1427
	u32 mipi_mmio_base;
1428

1429
	u32 psr_mmio_base;
1430

1431
	u32 pps_mmio_base;
1432

1433 1434
	wait_queue_head_t gmbus_wait_queue;

1435
	struct pci_dev *bridge_dev;
1436
	struct intel_engine_cs *engine[I915_NUM_ENGINES];
1437 1438 1439 1440
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
	/* Context only to be used for injecting preemption commands */
	struct i915_gem_context *preempt_context;
1441 1442
	struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
					    [MAX_ENGINE_INSTANCE + 1];
1443 1444 1445 1446 1447 1448

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1449 1450
	bool display_irqs_enabled;

1451 1452 1453
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1454 1455
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1456
	struct pm_qos_request sb_qos;
1457 1458

	/** Cached value of IMR to avoid reads in updating the bitfield */
1459 1460 1461 1462
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1463
	u32 gt_irq_mask;
1464 1465
	u32 pm_imr;
	u32 pm_ier;
1466
	u32 pm_rps_events;
1467
	u32 pm_guc_events;
1468
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1469

1470
	struct i915_hotplug hotplug;
1471
	struct intel_fbc fbc;
1472
	struct i915_drrs drrs;
1473
	struct intel_opregion opregion;
1474
	struct intel_vbt_data vbt;
1475

1476 1477
	bool preserve_bios_swizzle;

1478 1479 1480
	/* overlay */
	struct intel_overlay *overlay;

1481
	/* backlight registers and fields in struct intel_panel */
1482
	struct mutex backlight_lock;
1483

1484 1485 1486
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1487 1488 1489
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1490 1491 1492 1493
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1494
	unsigned int skl_preferred_vco_freq;
1495
	unsigned int max_cdclk_freq;
1496

M
Mika Kahola 已提交
1497
	unsigned int max_dotclk_freq;
1498
	unsigned int rawclk_freq;
1499
	unsigned int hpll_freq;
1500
	unsigned int fdi_pll_freq;
1501
	unsigned int czclk_freq;
1502

1503
	struct {
1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 *
		 * For reading holding any crtc lock is sufficient,
		 * for writing must hold all of them.
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1518
		struct intel_cdclk_state hw;
1519 1520

		int force_min_cdclk;
1521
	} cdclk;
1522

1523 1524 1525 1526 1527 1528 1529
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1530 1531
	struct workqueue_struct *wq;

1532 1533 1534
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;

1535 1536 1537 1538 1539
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1540
	unsigned short pch_id;
1541 1542 1543

	unsigned long quirks;

1544
	struct drm_atomic_state *modeset_restore_state;
1545
	struct drm_modeset_acquire_ctx reset_ctx;
1546

1547
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1548

1549
	struct i915_gem_mm mm;
1550 1551
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1552

1553 1554
	struct intel_ppat ppat;

1555 1556
	/* Kernel Modesetting */

1557 1558
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1559

1560 1561 1562 1563
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1564
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1565 1566
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1567
	const struct intel_dpll_mgr *dpll_mgr;
1568

1569 1570 1571 1572 1573 1574 1575
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1576
	unsigned int active_crtcs;
1577 1578
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1579 1580
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1581

1582
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1583

1584
	struct i915_wa_list gt_wa_list;
1585

1586 1587
	struct i915_frontbuffer_tracking fb_tracking;

1588 1589 1590 1591 1592
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1593
	u16 orig_clock;
1594

1595
	bool mchbar_need_disable;
1596

1597 1598
	struct intel_l3_parity l3_parity;

1599 1600 1601 1602 1603
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1604

1605 1606
	/* gen6+ GT PM state */
	struct intel_gen6_power_mgmt gt_pm;
1607

1608 1609
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1610
	struct intel_ilk_power_mgmt ips;
1611

1612
	struct i915_power_domains power_domains;
1613

R
Rodrigo Vivi 已提交
1614
	struct i915_psr psr;
1615

1616
	struct i915_gpu_error gpu_error;
1617

1618 1619
	struct drm_i915_gem_object *vlv_pctx;

1620 1621
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1622
	struct work_struct fbdev_suspend_work;
1623 1624

	struct drm_property *broadcast_rgb_property;
1625
	struct drm_property *force_audio_property;
1626

I
Imre Deak 已提交
1627
	/* hda/i915 audio component */
1628
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1629
	bool audio_component_registered;
1630 1631 1632 1633 1634
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1635
	int audio_power_refcount;
I
Imre Deak 已提交
1636

1637
	struct {
1638
		struct mutex mutex;
1639
		struct list_head list;
1640 1641
		struct llist_head free_list;
		struct work_struct free_work;
1642 1643 1644 1645 1646 1647 1648

		/* The hw wants to have a stable context identifier for the
		 * lifetime of the context (for OA, PASID, faults, etc).
		 * This is limited in execlists to 21 bits.
		 */
		struct ida hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1649
#define MAX_GUC_CONTEXT_HW_ID (1 << 20) /* exclusive */
1650
#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
1651
		struct list_head hw_id_list;
1652
	} contexts;
1653

1654
	u32 fdi_rx_config;
1655

1656
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1657
	u32 chv_phy_control;
1658 1659 1660 1661 1662 1663
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1664
	u32 bxt_phy_grc;
1665

1666
	u32 suspend_count;
1667
	bool power_domains_suspended;
1668
	struct i915_suspend_saved_registers regfile;
1669
	struct vlv_s0ix_state vlv_s0ix_state;
1670

1671
	enum {
1672 1673 1674 1675 1676
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1677

1678 1679 1680 1681 1682 1683 1684
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1685
		u16 pri_latency[5];
1686
		/* sprite */
1687
		u16 spr_latency[5];
1688
		/* cursor */
1689
		u16 cur_latency[5];
1690 1691 1692 1693 1694
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1695
		u16 skl_latency[8];
1696 1697

		/* current hardware state */
1698 1699
		union {
			struct ilk_wm_values hw;
1700
			struct skl_ddb_values skl_hw;
1701
			struct vlv_wm_values vlv;
1702
			struct g4x_wm_values g4x;
1703
		};
1704

1705
		u8 max_level;
1706 1707 1708 1709 1710 1711 1712

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
1713 1714 1715 1716 1717 1718 1719

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1720 1721
	} wm;

1722 1723
	struct dram_info {
		bool valid;
1724
		bool is_16gb_dimm;
1725
		u8 num_channels;
1726
		u8 ranks;
1727
		u32 bandwidth_kbps;
1728
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1729 1730 1731 1732 1733 1734 1735
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1736 1737
	} dram_info;

1738 1739 1740 1741 1742 1743 1744
	struct intel_bw_info {
		int num_planes;
		int deratedbw[3];
	} max_bw[6];

	struct drm_private_obj bw_obj;

1745
	struct i915_runtime_pm runtime_pm;
1746

1747 1748
	struct {
		bool initialized;
1749

1750
		struct kobject *metrics_kobj;
1751
		struct ctl_table_header *sysctl_header;
1752

1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768
		/*
		 * Lock associated with adding/modifying/removing OA configs
		 * in dev_priv->perf.metrics_idr.
		 */
		struct mutex metrics_lock;

		/*
		 * List of dynamic configurations, you need to hold
		 * dev_priv->perf.metrics_lock to access it.
		 */
		struct idr metrics_idr;

		/*
		 * Lock associated with anything below within this structure
		 * except exclusive_stream.
		 */
1769 1770
		struct mutex lock;
		struct list_head streams;
1771 1772

		struct {
1773 1774 1775 1776 1777 1778
			/*
			 * The stream currently using the OA unit. If accessed
			 * outside a syscall associated to its file
			 * descriptor, you need to hold
			 * dev_priv->drm.struct_mutex.
			 */
1779 1780
			struct i915_perf_stream *exclusive_stream;

1781
			struct intel_context *pinned_ctx;
1782
			u32 specific_ctx_id;
1783
			u32 specific_ctx_id_mask;
1784 1785 1786 1787 1788

			struct hrtimer poll_check_timer;
			wait_queue_head_t poll_wq;
			bool pollin;

1789 1790 1791 1792 1793 1794
			/**
			 * For rate limiting any notifications of spurious
			 * invalid OA reports
			 */
			struct ratelimit_state spurious_report_rs;

1795 1796 1797
			bool periodic;
			int period_exponent;

1798
			struct i915_oa_config test_config;
1799 1800 1801 1802

			struct {
				struct i915_vma *vma;
				u8 *vaddr;
1803
				u32 last_ctx_id;
1804 1805
				int format;
				int format_size;
1806

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
				/**
				 * Locks reads and writes to all head/tail state
				 *
				 * Consider: the head and tail pointer state
				 * needs to be read consistently from a hrtimer
				 * callback (atomic context) and read() fop
				 * (user context) with tail pointer updates
				 * happening in atomic context and head updates
				 * in user context and the (unlikely)
				 * possibility of read() errors needing to
				 * reset all head/tail state.
				 *
				 * Note: Contention or performance aren't
				 * currently a significant concern here
				 * considering the relatively low frequency of
				 * hrtimer callbacks (5ms period) and that
				 * reads typically only happen in response to a
				 * hrtimer event and likely complete before the
				 * next callback.
				 *
				 * Note: This lock is not held *while* reading
				 * and copying data to userspace so the value
				 * of head observed in htrimer callbacks won't
				 * represent any partial consumption of data.
				 */
				spinlock_t ptr_lock;

				/**
				 * One 'aging' tail pointer and one 'aged'
				 * tail pointer ready to used for reading.
				 *
				 * Initial values of 0xffffffff are invalid
				 * and imply that an update is required
				 * (and should be ignored by an attempted
				 * read)
				 */
				struct {
					u32 offset;
				} tails[2];

				/**
				 * Index for the aged tail ready to read()
				 * data up to.
				 */
				unsigned int aged_tail_idx;

				/**
				 * A monotonic timestamp for when the current
				 * aging tail pointer was read; used to
				 * determine when it is old enough to trust.
				 */
				u64 aging_timestamp;

1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
				/**
				 * Although we can always read back the head
				 * pointer register, we prefer to avoid
				 * trusting the HW state, just to avoid any
				 * risk that some hardware condition could
				 * somehow bump the head pointer unpredictably
				 * and cause us to forward the wrong OA buffer
				 * data to userspace.
				 */
				u32 head;
1870 1871 1872
			} oa_buffer;

			u32 gen7_latched_oastatus1;
1873 1874 1875 1876 1877 1878 1879 1880 1881
			u32 ctx_oactxctrl_offset;
			u32 ctx_flexeu0_offset;

			/**
			 * The RPT_ID/reason field for Gen8+ includes a bit
			 * to determine if the CTX ID in the report is valid
			 * but the specific bit differs between Gen 8 and 9
			 */
			u32 gen8_valid_ctx_bit;
1882 1883 1884

			struct i915_oa_ops ops;
			const struct i915_oa_format *oa_formats;
1885
		} oa;
1886 1887
	} perf;

1888 1889
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
1890 1891
		struct i915_gt_timelines {
			struct mutex mutex; /* protects list, tainted by GPU */
C
Chris Wilson 已提交
1892
			struct list_head active_list;
1893 1894 1895 1896

			/* Pack multiple timelines' seqnos into the same page */
			spinlock_t hwsp_lock;
			struct list_head hwsp_free_list;
1897
		} timelines;
1898 1899

		struct list_head active_rings;
1900
		struct list_head closed_vma;
1901 1902

		struct intel_wakeref wakeref;
1903

1904 1905 1906 1907 1908 1909 1910
		/**
		 * Is the GPU currently considered idle, or busy executing
		 * userspace requests? Whilst idle, we allow runtime power
		 * management to power down the hardware and display clocks.
		 * In order to reduce the effect on performance, there
		 * is a slight delay before we do so.
		 */
C
Chris Wilson 已提交
1911
		intel_wakeref_t awake;
1912

1913 1914
		struct blocking_notifier_head pm_notifications;

1915 1916 1917 1918 1919 1920
		ktime_t last_init_time;

		struct i915_vma *scratch;
	} gt;

	struct {
1921 1922
		struct notifier_block pm_notifier;

1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

		/**
		 * When we detect an idle GPU, we want to turn on
		 * powersaving features. So once we see that there
		 * are no more requests outstanding and no more
		 * arrive within a small period of time, we fire
		 * off the idle_work.
		 */
1939
		struct work_struct idle_work;
1940
	} gem;
1941

1942 1943 1944 1945 1946 1947 1948 1949
	/* For i945gm vblank irq vs. C3 workaround */
	struct {
		struct work_struct work;
		struct pm_qos_request pm_qos;
		u8 c3_disable_latency;
		u8 enabled;
	} i945gm_vblank;

1950 1951 1952
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1953 1954
	bool ipc_enabled;

1955 1956
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1957

1958 1959 1960 1961 1962 1963
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1964 1965
	struct i915_pmu pmu;

1966 1967 1968 1969 1970 1971
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1972 1973 1974 1975
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1976
};
L
Linus Torvalds 已提交
1977

1978 1979 1980 1981
struct dram_dimm_info {
	u8 size, width, ranks;
};

1982
struct dram_channel_info {
1983
	struct dram_dimm_info dimm_l, dimm_s;
1984
	u8 ranks;
1985
	bool is_16gb_dimm;
1986 1987
};

1988 1989
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1990
	return container_of(dev, struct drm_i915_private, drm);
1991 1992
}

1993
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1994
{
1995
	return to_i915(dev_get_drvdata(kdev));
I
Imre Deak 已提交
1996 1997
}

1998 1999 2000 2001 2002
static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
{
	return container_of(wopcm, struct drm_i915_private, wopcm);
}

2003 2004 2005 2006 2007
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

A
Arkadiusz Hiler 已提交
2008 2009 2010 2011 2012
static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
{
	return container_of(huc, struct drm_i915_private, huc);
}

2013 2014 2015 2016 2017
static inline struct drm_i915_private *uncore_to_i915(struct intel_uncore *uncore)
{
	return container_of(uncore, struct drm_i915_private, uncore);
}

2018
/* Simple iterator over all initialised engines */
2019 2020 2021 2022 2023
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2024 2025

/* Iterator over subset of engines selected by mask */
2026
#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2027
	for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->engine_mask; \
2028 2029 2030
	     (tmp__) ? \
	     ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
	     0;)
2031

2032 2033 2034 2035 2036 2037 2038
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2039
#define I915_GTT_OFFSET_NONE ((u32)-1)
2040

2041 2042
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2043
 * considered to be the frontbuffer for the given plane interface-wise. This
2044 2045 2046 2047 2048
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2049
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2050 2051 2052 2053 2054
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
2055
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2056
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2057
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2058 2059
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
2060

2061
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
2062
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
2063
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
2064

2065
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
2066
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
2067

2068
#define REVID_FOREVER		0xff
2069
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
2070

2071 2072 2073
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
2074
	GENMASK((e) - 1, (s) - 1))
2075

R
Rodrigo Vivi 已提交
2076
/* Returns true if Gen is in inclusive range [Start, End] */
2077
#define IS_GEN_RANGE(dev_priv, s, e) \
2078
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
2079

2080 2081
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
2082
	 INTEL_INFO(dev_priv)->gen == (n))
2083

2084 2085 2086 2087 2088 2089 2090 2091
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
2153

2154 2155
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)

T
Tvrtko Ursulin 已提交
2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
2168
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
2169 2170
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
2171 2172 2173
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
2174
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
2175
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
2176
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
2177 2178 2179 2180 2181 2182 2183 2184 2185 2186
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
2187
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
2188
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
2189 2190
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2191 2192 2193 2194
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
2195
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
2196
				 INTEL_INFO(dev_priv)->gt == 3)
2197 2198
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
2199
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
2200
				 INTEL_INFO(dev_priv)->gt == 3)
2201
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
2202
				 INTEL_INFO(dev_priv)->gt == 1)
2203
/* ULX machines are also considered ULT. */
2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_AML_ULX(dev_priv) \
	(IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_AML) || \
	 IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_AML))
2217
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2218
				 INTEL_INFO(dev_priv)->gt == 2)
2219
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2220
				 INTEL_INFO(dev_priv)->gt == 3)
2221
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
2222
				 INTEL_INFO(dev_priv)->gt == 4)
2223
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2224
				 INTEL_INFO(dev_priv)->gt == 2)
2225
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
2226
				 INTEL_INFO(dev_priv)->gt == 3)
2227 2228
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
2229
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2230
				 INTEL_INFO(dev_priv)->gt == 2)
2231
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
2232
				 INTEL_INFO(dev_priv)->gt == 3)
2233 2234 2235 2236
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
2237

2238 2239 2240 2241 2242 2243
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
2244 2245
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
2246

2247 2248
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2249
#define BXT_REVID_A0		0x0
2250
#define BXT_REVID_A1		0x1
2251
#define BXT_REVID_B0		0x3
2252
#define BXT_REVID_B_LAST	0x8
2253
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2254

2255 2256
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2257

M
Mika Kuoppala 已提交
2258 2259
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
2260 2261 2262
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
2263

2264 2265
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
2266

2267 2268 2269 2270 2271 2272
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

2273 2274
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
2275
#define CNL_REVID_C0		0x2
2276 2277 2278 2279

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

2280 2281 2282 2283 2284 2285 2286 2287 2288
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

2289
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
2290 2291
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
2292

2293
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
2294

2295 2296 2297 2298
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
2299
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
2300 2301 2302 2303 2304 2305
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

2306 2307
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
2308
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
2309 2310
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2311

2312
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
2313

2314
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2315
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
2316
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2317
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
2318
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2319
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
2320 2321 2322

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

2323
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
2324 2325 2326 2327 2328
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

2329 2330
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
2331
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
2332
})
2333

2334
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
2335
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2336
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
2337

2338
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2339
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
2340

2341
/* WaRsDisableCoarsePowerGating:skl,cnl */
2342
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2343 2344
	(IS_CANNONLAKE(dev_priv) || \
	 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
2345

2346
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
2347 2348 2349
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
2350

2351 2352 2353
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
2354
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
2355 2356
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
2357 2358
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
2359

2360
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
2361
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
2362
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
2363

2364
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2365

2366
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
2367

2368 2369 2370
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
2371
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
2372

2373 2374
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
2375
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
2376

2377 2378
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

2379
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
2380

2381 2382
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
2383

2384
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
2385

2386 2387 2388 2389 2390
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
2391 2392
#define HAS_GUC(dev_priv)	(INTEL_INFO(dev_priv)->has_guc)
#define HAS_GUC_CT(dev_priv)	(INTEL_INFO(dev_priv)->has_guc_ct)
2393 2394
#define HAS_GUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
#define HAS_GUC_SCHED(dev_priv)	(HAS_GUC(dev_priv))
2395 2396 2397

/* For now, anything with a GuC has also HuC */
#define HAS_HUC(dev_priv)	(HAS_GUC(dev_priv))
2398
#define HAS_HUC_UCODE(dev_priv)	(HAS_GUC(dev_priv))
2399

2400
/* Having a GuC is not the same as using a GuC */
2401 2402 2403
#define USES_GUC(dev_priv)		intel_uc_is_using_guc(dev_priv)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_is_using_guc_submission(dev_priv)
#define USES_HUC(dev_priv)		intel_uc_is_using_huc(dev_priv)
2404

2405
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
2406

2407
#define INTEL_PCH_DEVICE_ID_MASK		0xff80
2408 2409 2410 2411 2412
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2413 2414
#define INTEL_PCH_WPT_DEVICE_ID_TYPE		0x8c80
#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE		0x9c80
2415 2416
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2417
#define INTEL_PCH_KBP_DEVICE_ID_TYPE		0xA280
2418
#define INTEL_PCH_CNP_DEVICE_ID_TYPE		0xA300
2419
#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE		0x9D80
2420
#define INTEL_PCH_CMP_DEVICE_ID_TYPE		0x0280
2421
#define INTEL_PCH_ICP_DEVICE_ID_TYPE		0x3480
2422
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2423
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2424
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2425

2426
#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2427
#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
2428
#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
2429
#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
2430 2431
#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2432
#define HAS_PCH_LPT_LP(dev_priv) \
2433 2434
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
2435
#define HAS_PCH_LPT_H(dev_priv) \
2436 2437
	(INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
	 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
2438 2439 2440 2441
#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2442

R
Rodrigo Vivi 已提交
2443
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
2444

2445
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
2446

2447
/* DPF == dynamic parity feature */
2448
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
2449 2450
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
2451

2452
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2453
#define GEN9_FREQ_SCALER 3
2454

2455 2456
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->num_pipes > 0)

2457 2458
#include "i915_trace.h"

2459
static inline bool intel_vtd_active(void)
2460 2461
{
#ifdef CONFIG_INTEL_IOMMU
2462
	if (intel_iommu_gfx_mapped)
2463 2464 2465 2466 2467
		return true;
#endif
	return false;
}

2468 2469 2470 2471 2472
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

2473 2474 2475
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
2476
	return IS_BROXTON(dev_priv) && intel_vtd_active();
2477 2478
}

2479
/* i915_drv.c */
2480 2481 2482 2483 2484 2485 2486
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2487
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2488 2489
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2490 2491
#else
#define i915_compat_ioctl NULL
2492
#endif
2493 2494 2495 2496 2497
extern const struct dev_pm_ops i915_pm_ops;

extern int i915_driver_load(struct pci_dev *pdev,
			    const struct pci_device_id *ent);
extern void i915_driver_unload(struct drm_device *dev);
2498

2499
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2500
extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2501 2502 2503 2504
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2505
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2506

2507 2508
u32 intel_calculate_mcr_s_ss_select(struct drm_i915_private *dev_priv);

2509 2510 2511 2512
static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
{
	unsigned long delay;

2513
	if (unlikely(!i915_modparams.enable_hangcheck))
2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
		return;

	/* Don't continually defer the hangcheck so that it is always run at
	 * least once after work has been scheduled on any ring. Otherwise,
	 * we will ignore a hung ring if a second ring is kept busy.
	 */

	delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
	queue_delayed_work(system_long_wq,
			   &dev_priv->gpu_error.hangcheck_work, delay);
}

2526 2527
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
2528
	return dev_priv->gvt;
2529 2530
}

2531
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2532
{
2533
	return dev_priv->vgpu.active;
2534
}
2535

2536
/* i915_gem.c */
2537 2538
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
2539
void i915_gem_sanitize(struct drm_i915_private *i915);
2540 2541
int i915_gem_init_early(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
2542
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
2543
int i915_gem_freeze(struct drm_i915_private *dev_priv);
2544 2545
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

2546 2547
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
2548 2549 2550
	if (!atomic_read(&i915->mm.free_count))
		return;

2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561
	/* A single pass should suffice to release all the freed objects (along
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
	do {
		rcu_barrier();
	} while (flush_work(&i915->mm.free_work));
}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
2572
	 * than 3 passes to catch all _recursive_ RCU delayed work.
2573 2574
	 *
	 */
2575
	int pass = 3;
2576 2577
	do {
		rcu_barrier();
2578
		i915_gem_drain_freed_objects(i915);
2579
	} while (--pass);
2580
	drain_workqueue(i915->wq);
2581 2582
}

C
Chris Wilson 已提交
2583
struct i915_vma * __must_check
2584 2585
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
2586
			 u64 size,
2587 2588
			 u64 alignment,
			 u64 flags);
2589

2590
int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
2591

2592 2593
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

2594 2595 2596 2597 2598 2599
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

2600 2601 2602
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2603
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2604
		      u32 handle, u64 *offset);
2605
int i915_gem_mmap_gtt_version(void);
2606 2607 2608 2609 2610

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

2611
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
2612

2613
static inline bool __i915_wedged(struct i915_gpu_error *error)
2614
{
2615
	return unlikely(test_bit(I915_WEDGED, &error->flags));
2616 2617
}

2618 2619 2620 2621 2622
static inline bool i915_reset_failed(struct drm_i915_private *i915)
{
	return __i915_wedged(&i915->gpu_error);
}

M
Mika Kuoppala 已提交
2623 2624
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
2625
	return READ_ONCE(error->reset_count);
2626
}
2627

2628 2629 2630 2631 2632 2633
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
	return READ_ONCE(error->reset_engine_count[engine->id]);
}

2634
void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
2635
bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
2636

2637
void i915_gem_init_mmio(struct drm_i915_private *i915);
2638 2639
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
2640
void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
2641
void i915_gem_fini_hw(struct drm_i915_private *dev_priv);
2642
void i915_gem_fini(struct drm_i915_private *dev_priv);
2643
int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
2644
			   unsigned int flags, long timeout);
2645
void i915_gem_suspend(struct drm_i915_private *dev_priv);
2646
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
2647
void i915_gem_resume(struct drm_i915_private *dev_priv);
2648
vm_fault_t i915_gem_fault(struct vm_fault *vmf);
2649

2650
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
2651
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2652

2653 2654 2655
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2656 2657 2658 2659 2660 2661
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2662 2663 2664
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
2665
	return container_of(vm, struct i915_hw_ppgtt, vm);
2666 2667
}

J
Joonas Lahtinen 已提交
2668
/* i915_gem_fence_reg.c */
2669 2670 2671
struct drm_i915_fence_reg *
i915_reserve_fence(struct drm_i915_private *dev_priv);
void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
2672

2673
void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
2674

2675
void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
2676 2677 2678 2679
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
				       struct sg_table *pages);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
					 struct sg_table *pages);
2680

2681 2682 2683 2684 2685 2686
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

2687 2688 2689 2690 2691
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

2692 2693 2694 2695 2696
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
2697 2698 2699 2700

	return ctx;
}

2701 2702
int i915_perf_open_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file);
2703 2704 2705 2706
int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
2707
void i915_oa_init_reg_state(struct intel_engine_cs *engine,
2708
			    struct intel_context *ce,
2709
			    u32 *reg_state);
2710

2711
/* i915_gem_evict.c */
2712
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
2713
					  u64 min_size, u64 alignment,
2714
					  unsigned cache_level,
2715
					  u64 start, u64 end,
2716
					  unsigned flags);
2717 2718 2719
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
2720
int i915_gem_evict_vm(struct i915_address_space *vm);
2721

2722 2723
void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);

2724
/* belongs in i915_gem_gtt.h */
2725
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
2726
{
2727
	wmb();
2728
	if (INTEL_GEN(dev_priv) < 6)
2729 2730
		intel_gtt_chipset_flush();
}
2731

2732
/* i915_gem_stolen.c */
2733 2734 2735
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
2736 2737 2738 2739
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
2740 2741
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
2742
int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
2743
void i915_gem_cleanup_stolen(struct drm_i915_private *dev_priv);
2744
struct drm_i915_gem_object *
2745 2746
i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
			      resource_size_t size);
2747
struct drm_i915_gem_object *
2748
i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
2749 2750 2751
					       resource_size_t stolen_offset,
					       resource_size_t gtt_offset,
					       resource_size_t size);
2752

2753 2754 2755
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
2756
				phys_addr_t size);
2757

2758
/* i915_gem_shrinker.c */
2759
unsigned long i915_gem_shrink(struct drm_i915_private *i915,
2760
			      unsigned long target,
2761
			      unsigned long *nr_scanned,
2762
			      unsigned flags);
2763 2764 2765 2766 2767 2768
#define I915_SHRINK_UNBOUND	BIT(0)
#define I915_SHRINK_BOUND	BIT(1)
#define I915_SHRINK_ACTIVE	BIT(2)
#define I915_SHRINK_VMAPS	BIT(3)
#define I915_SHRINK_WRITEBACK	BIT(4)

2769 2770 2771
unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
void i915_gem_shrinker_register(struct drm_i915_private *i915);
void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
2772 2773
void i915_gem_shrinker_taints_mutex(struct drm_i915_private *i915,
				    struct mutex *mutex);
2774

2775
/* i915_gem_tiling.c */
2776
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2777
{
2778
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2779 2780

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2781
		i915_gem_object_is_tiled(obj);
2782 2783
}

2784 2785 2786 2787 2788
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

2789
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2790

2791
/* i915_cmd_parser.c */
2792
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
2793
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
2794 2795 2796 2797 2798 2799 2800
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
			    struct drm_i915_gem_object *batch_obj,
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u32 batch_start_offset,
			    u32 batch_len,
			    bool is_master);
2801

2802 2803 2804
/* i915_perf.c */
extern void i915_perf_init(struct drm_i915_private *dev_priv);
extern void i915_perf_fini(struct drm_i915_private *dev_priv);
2805 2806
extern void i915_perf_register(struct drm_i915_private *dev_priv);
extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
2807

2808
/* i915_suspend.c */
2809 2810
extern int i915_save_state(struct drm_i915_private *dev_priv);
extern int i915_restore_state(struct drm_i915_private *dev_priv);
2811

B
Ben Widawsky 已提交
2812
/* i915_sysfs.c */
D
David Weinehall 已提交
2813 2814
void i915_setup_sysfs(struct drm_i915_private *dev_priv);
void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2815

2816 2817 2818 2819
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
2820
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
2821 2822
}

J
Jesse Barnes 已提交
2823
/* modesetting */
2824
extern void intel_modeset_init_hw(struct drm_device *dev);
2825
extern int intel_modeset_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2826
extern void intel_modeset_cleanup(struct drm_device *dev);
2827 2828
extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
				       bool state);
2829
extern void intel_display_resume(struct drm_device *dev);
2830 2831
extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
2832
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
2833
extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
2834
extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
C
Chris Wilson 已提交
2835 2836
extern void intel_rps_mark_interactive(struct drm_i915_private *i915,
				       bool interactive);
2837
extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2838
				  bool enable);
2839

B
Ben Widawsky 已提交
2840 2841
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2842

2843 2844
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
2845
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2846
					    struct intel_display_error_state *error);
2847

2848 2849
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
2850

2851 2852
#define I915_READ8(reg__)	  __I915_REG_OP(read8, dev_priv, (reg__))
#define I915_WRITE8(reg__, val__) __I915_REG_OP(write8, dev_priv, (reg__), (val__))
2853

2854 2855 2856 2857 2858 2859 2860 2861 2862
#define I915_READ16(reg__)	   __I915_REG_OP(read16, dev_priv, (reg__))
#define I915_WRITE16(reg__, val__) __I915_REG_OP(write16, dev_priv, (reg__), (val__))
#define I915_READ16_NOTRACE(reg__)	   __I915_REG_OP(read16_notrace, dev_priv, (reg__))
#define I915_WRITE16_NOTRACE(reg__, val__) __I915_REG_OP(write16_notrace, dev_priv, (reg__), (val__))

#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
#define I915_READ_NOTRACE(reg__)	 __I915_REG_OP(read_notrace, dev_priv, (reg__))
#define I915_WRITE_NOTRACE(reg__, val__) __I915_REG_OP(write_notrace, dev_priv, (reg__), (val__))
2863

2864 2865 2866 2867
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
2868 2869 2870 2871 2872 2873 2874 2875 2876
 * machine death. For this reason we do not support I915_WRITE64, or
 * dev_priv->uncore.funcs.mmio_writeq.
 *
 * When reading a 64-bit value as two 32-bit values, the delay may cause
 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
 * occasionally a 64-bit register does not actualy support a full readq
 * and must be read using two 32-bit reads.
 *
 * You have been warned.
2877
 */
2878 2879 2880
#define I915_READ64(reg__)	__I915_REG_OP(read64, dev_priv, (reg__))
#define I915_READ64_2x32(lower_reg__, upper_reg__) \
	__I915_REG_OP(read64_2x32, dev_priv, (lower_reg__), (upper_reg__))
2881

2882 2883
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
#define POSTING_READ16(reg__)	__I915_REG_OP(posting_read16, dev_priv, (reg__))
2884

2885
/* These are untraced mmio-accessors that are only valid to be used inside
2886
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
2887
 * controlled.
2888
 *
2889
 * Think twice, and think again, before using these.
2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2910
 */
2911 2912 2913 2914
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
#define I915_WRITE64_FW(reg__, val__) __I915_REG_OP(write64_fw, dev_priv, (reg__), (val__))
#define POSTING_READ_FW(reg__) __I915_REG_OP(posting_read_fw, dev_priv, (reg__))
2915

2916 2917 2918 2919
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2920

2921 2922 2923
void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);

2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
 * perform the operation. To check beforehand, pass in the parameters to
 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
 * you only need to pass in the minor offsets, page-aligned pointers are
 * always valid.
 *
 * For just checking for SSE4.1, in the foreknowledge that the future use
 * will be correctly aligned, just use i915_has_memcpy_from_wc().
 */
#define i915_can_memcpy_from_wc(dst, src, len) \
	i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)

#define i915_has_memcpy_from_wc() \
	i915_memcpy_from_wc(NULL, NULL, 0)

2940 2941 2942 2943 2944
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2945 2946 2947 2948 2949 2950 2951 2952
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2953 2954 2955 2956 2957
static inline u32 i915_scratch_offset(const struct drm_i915_private *i915)
{
	return i915_ggtt_offset(i915->gt.scratch);
}

2958 2959 2960 2961 2962 2963
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974
static inline void add_taint_for_CI(unsigned int taint)
{
	/*
	 * The system is "ok", just about surviving for the user, but
	 * CI results are now unreliable as the HW is very suspect.
	 * CI checks the taint state after every test and will reboot
	 * the machine if the kernel is tainted.
	 */
	add_taint(taint, LOCKDEP_STILL_OK);
}

L
Linus Torvalds 已提交
2975
#endif