i915_drv.h 57.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hash.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/mm_types.h>
44
#include <linux/perf_event.h>
45
#include <linux/pm_qos.h>
46
#include <linux/dma-resv.h>
47
#include <linux/shmem_fs.h>
48
#include <linux/stackdepot.h>
49 50 51 52

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
53
#include <drm/drm_auth.h>
54
#include <drm/drm_cache.h>
55
#include <drm/drm_util.h>
56
#include <drm/drm_dsc.h>
57
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
58
#include <drm/drm_connector.h>
59
#include <drm/i915_mei_hdcp_interface.h>
60

61
#include "i915_fixed.h"
62 63
#include "i915_params.h"
#include "i915_reg.h"
64
#include "i915_utils.h"
65

66 67 68 69
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
70
#include "display/intel_dsb.h"
71
#include "display/intel_frontbuffer.h"
72
#include "display/intel_gmbus.h"
73 74
#include "display/intel_opregion.h"

75
#include "gem/i915_gem_context_types.h"
76
#include "gem/i915_gem_shrinker.h"
77 78
#include "gem/i915_gem_stolen.h"

79 80
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
81
#include "gt/intel_gt_types.h"
82
#include "gt/intel_workarounds.h"
83
#include "gt/uc/intel_uc.h"
84

85
#include "intel_device_info.h"
86
#include "intel_pch.h"
87
#include "intel_runtime_pm.h"
88
#include "intel_memory_region.h"
89
#include "intel_uncore.h"
90
#include "intel_wakeref.h"
91
#include "intel_wopcm.h"
92

93
#include "i915_gem.h"
J
Joonas Lahtinen 已提交
94
#include "i915_gem_fence_reg.h"
95
#include "i915_gem_gtt.h"
96
#include "i915_gpu_error.h"
97
#include "i915_perf_types.h"
98
#include "i915_request.h"
99
#include "i915_scheduler.h"
100
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
101
#include "i915_vma.h"
102
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
103

104 105
#include "intel_region_lmem.h"

106 107
#include "intel_gvt.h"

L
Linus Torvalds 已提交
108 109 110 111 112
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
113
#define DRIVER_DATE		"20191101"
114
#define DRIVER_TIMESTAMP	1572604873
L
Linus Torvalds 已提交
115

116 117
struct drm_i915_gem_object;

118 119 120 121 122 123
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
124
	HPD_PORT_A,
125 126 127
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
128
	HPD_PORT_E,
129
	HPD_PORT_F,
130 131 132 133
	HPD_PORT_G,
	HPD_PORT_H,
	HPD_PORT_I,

134 135 136
	HPD_NUM_PINS
};

137 138 139
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

140 141
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
142

143
struct i915_hotplug {
144
	struct delayed_work hotplug_work;
145 146 147 148 149 150 151 152 153 154 155

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
156
	u32 retry_bits;
157 158 159 160 161 162
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

163 164 165
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
166
	unsigned int hpd_storm_threshold;
167 168
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
169

170 171 172 173 174 175 176 177 178 179
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

180 181 182 183 184 185
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
186

187
struct drm_i915_private;
188
struct i915_mm_struct;
189
struct i915_mmu_object;
190

191 192
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
193 194 195 196 197

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
198 199 200 201 202

	struct {
		spinlock_t lock;
		struct list_head request_list;
	} mm;
203

204
	struct idr context_idr;
205
	struct mutex context_idr_lock; /* guards context_idr */
206

207 208 209
	struct idr vm_idr;
	struct mutex vm_idr_lock; /* guards vm_idr */

210
	unsigned int bsd_engine;
211

212 213 214 215 216 217 218
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
219
 */
220 221 222 223 224 225 226
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
227 228
};

L
Linus Torvalds 已提交
229 230 231
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
232 233
 * 1.2: Add Power Management
 * 1.3: Add vblank support
234
 * 1.4: Fix cmdbuffer path, add heap destroy
235
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
236 237
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
238 239
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
240
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
241 242
#define DRIVER_PATCHLEVEL	0

243 244 245
struct intel_overlay;
struct intel_overlay_error_state;

246
struct sdvo_device_mapping {
C
Chris Wilson 已提交
247
	u8 initialized;
248 249 250
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
251
	u8 i2c_pin;
252
	u8 ddc_pin;
253 254
};

255
struct intel_connector;
256
struct intel_encoder;
257
struct intel_atomic_state;
258
struct intel_crtc_state;
259
struct intel_initial_plane_config;
260
struct intel_crtc;
261 262
struct intel_limit;
struct dpll;
263
struct intel_cdclk_state;
264

265
struct drm_i915_display_funcs {
266 267
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
			  struct intel_cdclk_state *cdclk_state);
268
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
269 270
			  const struct intel_cdclk_state *cdclk_state,
			  enum pipe pipe);
271 272
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
273 274
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
275
	void (*initial_watermarks)(struct intel_atomic_state *state,
276
				   struct intel_crtc *crtc);
277
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
278
					 struct intel_crtc *crtc);
279
	void (*optimize_watermarks)(struct intel_atomic_state *state,
280
				    struct intel_crtc *crtc);
281
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
282
	void (*update_wm)(struct intel_crtc *crtc);
283
	int (*modeset_calc_cdclk)(struct intel_atomic_state *state);
284
	u8 (*calc_voltage_level)(int cdclk);
285 286 287
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
288
				struct intel_crtc_state *);
289 290
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
291 292
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
293 294 295 296
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
297
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
298
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
299 300 301 302 303 304
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
305 306
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
307
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
308
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
309 310 311 312 313
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
314

315
	int (*color_check)(struct intel_crtc_state *crtc_state);
316 317 318 319 320 321 322 323 324 325 326 327 328
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
329
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
330
	void (*read_luts)(struct intel_crtc_state *crtc_state);
331 332
};

333
struct intel_csr {
334
	struct work_struct work;
335
	const char *fw_path;
336 337 338 339 340 341
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
342 343
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
344
	u32 dc_state;
345
	u32 target_dc_state;
346
	u32 allowed_dc_mask;
347
	intel_wakeref_t wakeref;
348 349
};

350 351
enum i915_cache_level {
	I915_CACHE_NONE = 0,
352 353 354 355 356
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
357
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
358 359
};

360 361
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

362
struct intel_fbc {
P
Paulo Zanoni 已提交
363 364 365
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
366
	unsigned threshold;
367 368
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
369
	struct intel_crtc *crtc;
370

371
	struct drm_mm_node compressed_fb;
372 373
	struct drm_mm_node *compressed_llb;

374 375
	bool false_color;

376
	bool enabled;
377
	bool active;
378
	bool flip_pending;
379

380 381 382
	bool underrun_detected;
	struct work_struct underrun_work;

383 384 385 386 387
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
388
	struct intel_fbc_state_cache {
389
		struct i915_vma *vma;
390
		unsigned long flags;
391

392 393
		struct {
			unsigned int mode_flags;
394
			u32 hsw_bdw_pixel_rate;
395 396 397 398 399 400 401
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
402 403 404 405 406 407 408 409
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
410 411

			int y;
412

413
			u16 pixel_blend_mode;
414 415 416
		} plane;

		struct {
417
			const struct drm_format_info *format;
418 419
			unsigned int stride;
		} fb;
420
		u16 gen9_wa_cfb_stride;
421 422
	} state_cache;

423 424 425 426 427 428 429
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
430
	struct intel_fbc_reg_params {
431
		struct i915_vma *vma;
432
		unsigned long flags;
433

434 435
		struct {
			enum pipe pipe;
436
			enum i9xx_plane_id i9xx_plane;
437 438 439 440
			unsigned int fence_y_offset;
		} crtc;

		struct {
441
			const struct drm_format_info *format;
442 443 444 445
			unsigned int stride;
		} fb;

		int cfb_size;
446
		u16 gen9_wa_cfb_stride;
447 448
	} params;

449
	const char *no_fbc_reason;
450 451
};

452
/*
453 454 455 456 457 458 459 460 461 462 463 464 465 466
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
467 468
};

469
struct intel_dp;
470 471 472 473 474 475 476 477 478
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
479
struct i915_psr {
480
	struct mutex lock;
481 482 483 484 485

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
486
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
487 488 489
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
490
	bool sink_support;
491
	bool enabled;
492
	struct intel_dp *dp;
493
	enum pipe pipe;
494
	enum transcoder transcoder;
495
	bool active;
496
	struct work_struct work;
497
	unsigned busy_frontbuffer_bits;
498
	bool sink_psr2_support;
499
	bool link_standby;
500
	bool colorimetry_support;
501
	bool psr2_enabled;
502
	u8 sink_sync_latency;
503 504
	ktime_t last_entry_attempt;
	ktime_t last_exit;
505
	bool sink_not_reliable;
506
	bool irq_aux_error;
507
	u16 su_x_granularity;
508 509 510
	bool dc3co_enabled;
	u32 dc3co_exit_delay;
	struct delayed_work idle_work;
511
};
512

513
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
514
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
515
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
516
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
517
#define QUIRK_INCREASE_T12_DELAY (1<<6)
518
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
519

520
struct intel_fbdev;
521
struct intel_fbc_work;
522

523 524
struct intel_gmbus {
	struct i2c_adapter adapter;
525
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
526
	u32 force_bit;
527
	u32 reg0;
528
	i915_reg_t gpio_reg;
529
	struct i2c_algo_bit_data bit_algo;
530 531 532
	struct drm_i915_private *dev_priv;
};

533
struct i915_suspend_saved_registers {
534
	u32 saveDSPARB;
J
Jesse Barnes 已提交
535
	u32 saveFBC_CONTROL;
536 537
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
538 539
	u32 saveSWF0[16];
	u32 saveSWF1[16];
540
	u32 saveSWF3[3];
541
	u64 saveFENCE[I915_MAX_NUM_FENCES];
542
	u32 savePCH_PORT_HOTPLUG;
543
	u16 saveGCDGMBUS;
544
};
545

546
struct vlv_s0ix_state;
547

548
#define MAX_L3_SLICES 2
549
struct intel_l3_parity {
550
	u32 *remap_info[MAX_L3_SLICES];
551
	struct work_struct error_work;
552
	int which_slice;
553 554
};

555 556 557
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
558 559 560 561
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

562 563 564
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

565
	/**
566
	 * List of objects which are purgeable.
567
	 */
568 569
	struct list_head purge_list;

570
	/**
571
	 * List of objects which have allocated pages and are shrinkable.
572
	 */
573
	struct list_head shrink_list;
574

575 576 577 578 579
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
580 581 582 583 584
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
585

586 587 588
	/**
	 * Small stash of WC pages
	 */
589
	struct pagestash wc_stash;
590

M
Matthew Auld 已提交
591 592 593 594 595
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

596 597
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

598
	struct notifier_block oom_notifier;
599
	struct notifier_block vmap_notifier;
600
	struct shrinker shrinker;
601

602 603 604 605 606 607 608
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

609 610 611
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
612 613
};

614 615
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

616 617 618
#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */

619 620 621
#define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
#define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */

622 623
#define I915_ENGINE_WEDGED_TIMEOUT  (60 * HZ)  /* Reset but no recovery? */

624 625 626
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

627
struct ddi_vbt_port_info {
628 629 630
	/* Non-NULL if port present. */
	const struct child_device_config *child;

631 632
	int max_tmds_clock;

633
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
634
	u8 hdmi_level_shift;
635
	u8 hdmi_level_shift_set:1;
636

637 638 639 640 641 642
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
643

644 645
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
646

647 648
	u8 dp_boost_level;
	u8 hdmi_boost_level;
649
	int dp_max_link_rate;		/* 0 for not limited by VBT */
650 651
};

R
Rodrigo Vivi 已提交
652 653 654 655 656
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
657 658
};

659 660 661 662 663 664 665 666 667
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
668
	unsigned int int_lvds_support:1;
669 670
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
671
	unsigned int panel_type:4;
672 673
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
674
	enum drm_panel_orientation orientation;
675

676 677
	enum drrs_support_type drrs_type;

678 679 680 681 682
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
683
		bool low_vswing;
684 685 686 687
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
	} edp;
688

R
Rodrigo Vivi 已提交
689
	struct {
690
		bool enable;
R
Rodrigo Vivi 已提交
691 692 693 694
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
695 696
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
697
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
698 699
	} psr;

700 701
	struct {
		u16 pwm_freq_hz;
702
		bool present;
703
		bool active_low_pwm;
704
		u8 min_brightness;	/* min_brightness/255 of max */
705
		u8 controller;		/* brightness controller number */
706
		enum intel_backlight_type type;
707 708
	} backlight;

709 710 711
	/* MIPI DSI */
	struct {
		u16 panel_id;
712 713
		struct mipi_config *config;
		struct mipi_pps_data *pps;
714 715
		u16 bl_ports;
		u16 cabc_ports;
716 717 718
		u8 seq_version;
		u32 size;
		u8 *data;
719
		const u8 *sequence[MIPI_SEQ_MAX];
720
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
721
		enum drm_panel_orientation orientation;
722 723
	} dsi;

724 725
	int crt_ddc_pin;

726
	struct list_head display_devices;
727 728

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
729
	struct sdvo_device_mapping sdvo_mappings[2];
730 731
};

732 733 734 735 736
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

737 738
struct intel_wm_level {
	bool enable;
739 740 741 742
	u32 pri_val;
	u32 spr_val;
	u32 cur_val;
	u32 fbc_val;
743 744
};

745
struct ilk_wm_values {
746 747 748 749
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
	u32 wm_linetime[3];
750 751 752 753
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

754
struct g4x_pipe_wm {
755 756
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
757
};
758

759
struct g4x_sr_wm {
760 761 762
	u16 plane;
	u16 cursor;
	u16 fbc;
763 764 765
};

struct vlv_wm_ddl_values {
766
	u8 plane[I915_MAX_PLANES];
767
};
768

769
struct vlv_wm_values {
770 771
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
772
	struct vlv_wm_ddl_values ddl[3];
773
	u8 level;
774
	bool cxsr;
775 776
};

777 778 779 780 781 782 783 784 785
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

786
struct skl_ddb_entry {
787
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
788 789
};

790
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
791
{
792
	return entry->end - entry->start;
793 794
}

795 796 797 798 799 800 801 802 803
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

804
struct skl_ddb_allocation {
805
	u8 enabled_slices; /* GEN11 has configurable 2 slices */
806 807
};

808
struct skl_ddb_values {
809
	unsigned dirty_pipes;
810
	struct skl_ddb_allocation ddb;
811 812 813
};

struct skl_wm_level {
814
	u16 min_ddb_alloc;
815 816
	u16 plane_res_b;
	u8 plane_res_l;
817
	bool plane_en;
818
	bool ignore_lines;
819 820
};

821 822 823 824
/* Stores plane specific WM parameters */
struct skl_wm_params {
	bool x_tiled, y_tiled;
	bool rc_surface;
825
	bool is_planar;
826 827 828 829 830
	u32 width;
	u8 cpp;
	u32 plane_pixel_rate;
	u32 y_min_scanlines;
	u32 plane_bytes_per_line;
831 832
	uint_fixed_16_16_t plane_blocks_per_line;
	uint_fixed_16_16_t y_tile_minimum;
833 834
	u32 linetime_us;
	u32 dbuf_block_size;
835 836
};

837 838 839 840
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
841 842 843 844 845
	INTEL_PIPE_CRC_SOURCE_PLANE3,
	INTEL_PIPE_CRC_SOURCE_PLANE4,
	INTEL_PIPE_CRC_SOURCE_PLANE5,
	INTEL_PIPE_CRC_SOURCE_PLANE6,
	INTEL_PIPE_CRC_SOURCE_PLANE7,
846
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
847 848 849 850 851
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
852
	INTEL_PIPE_CRC_SOURCE_AUTO,
853 854 855
	INTEL_PIPE_CRC_SOURCE_MAX,
};

856
#define INTEL_PIPE_CRC_ENTRIES_NR	128
857
struct intel_pipe_crc {
858
	spinlock_t lock;
T
Tomeu Vizoso 已提交
859
	int skipped;
860
	enum intel_pipe_crc_source source;
861 862
};

863
struct i915_frontbuffer_tracking {
864
	spinlock_t lock;
865 866 867 868 869 870 871 872 873

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

874
struct i915_virtual_gpu {
875
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
876
	bool active;
877
	u32 caps;
878 879
};

880 881 882 883 884 885 886
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

887
struct intel_cdclk_state {
888
	unsigned int cdclk, vco, ref, bypass;
889
	u8 voltage_level;
890 891
};

892 893 894 895
struct i915_selftest_stash {
	atomic_t counter;
};

896
struct drm_i915_private {
897 898
	struct drm_device drm;

899
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
900
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
901
	struct intel_driver_caps caps;
902

903 904 905
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
906
	 * backed by stolen memory. Note that stolen_usable_size tells us
907 908 909 910
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
911 912 913 914
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
915

916 917 918 919 920 921 922 923 924
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
925
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
926

927
	struct intel_uncore uncore;
928
	struct intel_uncore_mmio_debug mmio_debug;
929

930 931
	struct i915_virtual_gpu vgpu;

932
	struct intel_gvt *gvt;
933

934 935
	struct intel_wopcm wopcm;

936 937
	struct intel_csr csr;

938
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
939

940 941 942 943 944
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
945 946
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
947
	 */
948
	u32 gpio_mmio_base;
949

950 951
	u32 hsw_psr_mmio_adjust;

952
	/* MMIO base address for MIPI regs */
953
	u32 mipi_mmio_base;
954

955
	u32 pps_mmio_base;
956

957 958
	wait_queue_head_t gmbus_wait_queue;

959
	struct pci_dev *bridge_dev;
960

961 962
	/* Context used internally to idle the GPU and setup initial state */
	struct i915_gem_context *kernel_context;
963 964 965

	struct intel_engine_cs *engine[I915_NUM_ENGINES];
	struct rb_root uabi_engines;
966 967 968 969 970 971

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

972 973
	bool display_irqs_enabled;

974 975 976
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
977 978
	/* Sideband mailbox protection */
	struct mutex sb_lock;
979
	struct pm_qos_request sb_qos;
980 981

	/** Cached value of IMR to avoid reads in updating the bitfield */
982 983 984 985
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
986
	u32 pipestat_irq_mask[I915_MAX_PIPES];
987

988
	struct i915_hotplug hotplug;
989
	struct intel_fbc fbc;
990
	struct i915_drrs drrs;
991
	struct intel_opregion opregion;
992
	struct intel_vbt_data vbt;
993

994 995
	bool preserve_bios_swizzle;

996 997 998
	/* overlay */
	struct intel_overlay *overlay;

999
	/* backlight registers and fields in struct intel_panel */
1000
	struct mutex backlight_lock;
1001

V
Ville Syrjälä 已提交
1002 1003 1004
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1005
	unsigned int fsb_freq, mem_freq, is_ddr3;
1006
	unsigned int skl_preferred_vco_freq;
1007
	unsigned int max_cdclk_freq;
1008

M
Mika Kahola 已提交
1009
	unsigned int max_dotclk_freq;
1010
	unsigned int rawclk_freq;
1011
	unsigned int hpll_freq;
1012
	unsigned int fdi_pll_freq;
1013
	unsigned int czclk_freq;
1014

1015 1016 1017 1018
	/*
	 * For reading holding any crtc lock is sufficient,
	 * for writing must hold all of them.
	 */
1019
	struct {
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030
		/*
		 * The current logical cdclk state.
		 * See intel_atomic_state.cdclk.logical
		 */
		struct intel_cdclk_state logical;
		/*
		 * The current actual cdclk state.
		 * See intel_atomic_state.cdclk.actual
		 */
		struct intel_cdclk_state actual;
		/* The current hardware cdclk state */
1031
		struct intel_cdclk_state hw;
1032

1033 1034 1035
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;

1036
		int force_min_cdclk;
1037
	} cdclk;
1038

1039 1040 1041 1042 1043 1044 1045
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1046 1047
	struct workqueue_struct *wq;

1048 1049
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
1050 1051
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
1052

1053 1054 1055 1056 1057
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1058
	unsigned short pch_id;
1059 1060 1061

	unsigned long quirks;

1062
	struct drm_atomic_state *modeset_restore_state;
1063
	struct drm_modeset_acquire_ctx reset_ctx;
1064

1065
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1066

1067
	struct i915_gem_mm mm;
1068 1069
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1070 1071 1072

	/* Kernel Modesetting */

1073 1074
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1075

1076 1077 1078 1079
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1080
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1081 1082
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1083
	const struct intel_dpll_mgr *dpll_mgr;
1084

1085 1086 1087 1088 1089 1090 1091
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1092 1093 1094 1095
	/*
	 * For reading active_pipes, min_cdclk, min_voltage_level holding
	 * any crtc lock is sufficient, for writing must hold all of them.
	 */
1096
	u8 active_pipes;
1097 1098
	/* minimum acceptable cdclk for each pipe */
	int min_cdclk[I915_MAX_PIPES];
1099 1100
	/* minimum acceptable voltage level for each pipe */
	u8 min_voltage_level[I915_MAX_PIPES];
1101

1102
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1103

1104
	struct i915_wa_list gt_wa_list;
1105

1106 1107
	struct i915_frontbuffer_tracking fb_tracking;

1108 1109 1110 1111 1112
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1113
	u16 orig_clock;
1114

1115
	bool mchbar_need_disable;
1116

1117 1118
	struct intel_l3_parity l3_parity;

1119 1120 1121 1122 1123
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1124

1125
	struct i915_power_domains power_domains;
1126

R
Rodrigo Vivi 已提交
1127
	struct i915_psr psr;
1128

1129
	struct i915_gpu_error gpu_error;
1130

1131 1132
	struct drm_i915_gem_object *vlv_pctx;

1133 1134
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1135
	struct work_struct fbdev_suspend_work;
1136 1137

	struct drm_property *broadcast_rgb_property;
1138
	struct drm_property *force_audio_property;
1139

I
Imre Deak 已提交
1140
	/* hda/i915 audio component */
1141
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1142
	bool audio_component_registered;
1143 1144 1145 1146 1147
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1148
	int audio_power_refcount;
1149
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1150

1151
	u32 fdi_rx_config;
1152

1153
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1154
	u32 chv_phy_control;
1155 1156 1157 1158 1159 1160
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1161
	u32 bxt_phy_grc;
1162

1163
	u32 suspend_count;
1164
	bool power_domains_suspended;
1165
	struct i915_suspend_saved_registers regfile;
1166
	struct vlv_s0ix_state *vlv_s0ix_state;
1167

1168
	enum {
1169 1170 1171 1172 1173
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1174

1175 1176
	u32 sagv_block_time_us;

1177 1178 1179 1180 1181 1182 1183
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1184
		u16 pri_latency[5];
1185
		/* sprite */
1186
		u16 spr_latency[5];
1187
		/* cursor */
1188
		u16 cur_latency[5];
1189 1190 1191 1192 1193
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1194
		u16 skl_latency[8];
1195 1196

		/* current hardware state */
1197 1198
		union {
			struct ilk_wm_values hw;
1199
			struct skl_ddb_values skl_hw;
1200
			struct vlv_wm_values vlv;
1201
			struct g4x_wm_values g4x;
1202
		};
1203

1204
		u8 max_level;
1205 1206 1207 1208

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1209
		 * crtc_state->wm.need_postvbl_update.
1210 1211
		 */
		struct mutex wm_mutex;
1212 1213 1214 1215 1216 1217 1218

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
1219 1220
	} wm;

1221 1222
	struct dram_info {
		bool valid;
1223
		bool is_16gb_dimm;
1224
		u8 num_channels;
1225
		u8 ranks;
1226
		u32 bandwidth_kbps;
1227
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1228 1229 1230 1231 1232 1233 1234
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1235 1236
	} dram_info;

1237
	struct intel_bw_info {
1238 1239
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1240 1241
		u8 num_qgv_points;
		u8 num_planes;
1242 1243 1244 1245
	} max_bw[6];

	struct drm_private_obj bw_obj;

1246
	struct intel_runtime_pm runtime_pm;
1247

1248
	struct i915_perf perf;
1249

1250
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1251
	struct intel_gt gt;
1252 1253

	struct {
1254 1255 1256 1257 1258 1259 1260
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;

			struct llist_head free_list;
			struct work_struct free_work;
		} contexts;
1261
	} gem;
1262

1263 1264
	u8 pch_ssc_use;

1265 1266
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1267

1268 1269 1270
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1271 1272
	bool ipc_enabled;

1273 1274
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1275

1276 1277 1278 1279 1280 1281
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1282 1283
	struct i915_pmu pmu;

1284 1285 1286 1287 1288 1289
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1290 1291
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1292 1293 1294 1295
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1296
};
L
Linus Torvalds 已提交
1297

1298 1299 1300 1301
struct dram_dimm_info {
	u8 size, width, ranks;
};

1302
struct dram_channel_info {
1303
	struct dram_dimm_info dimm_l, dimm_s;
1304
	u8 ranks;
1305
	bool is_16gb_dimm;
1306 1307
};

1308 1309
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1310
	return container_of(dev, struct drm_i915_private, drm);
1311 1312
}

1313
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1314
{
1315 1316 1317 1318 1319 1320
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1321 1322
}

1323
/* Simple iterator over all initialised engines */
1324 1325 1326 1327 1328
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1329 1330

/* Iterator over subset of engines selected by mask */
1331 1332
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
	for ((tmp__) = (mask__) & INTEL_INFO((gt__)->i915)->engine_mask; \
1333
	     (tmp__) ? \
1334
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1335
	     0;)
1336

1337 1338 1339 1340 1341 1342 1343 1344
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1345
#define I915_GTT_OFFSET_NONE ((u32)-1)
1346

1347 1348
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1349
 * considered to be the frontbuffer for the given plane interface-wise. This
1350 1351 1352 1353 1354
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1355
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1356 1357 1358 1359 1360
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1361
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1362
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1363
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1364 1365
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1366

1367
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1368
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1369
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1370

1371
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1372
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1373

1374
#define REVID_FOREVER		0xff
1375
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1376

1377 1378 1379
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1380
	GENMASK((e) - 1, (s) - 1))
1381

R
Rodrigo Vivi 已提交
1382
/* Returns true if Gen is in inclusive range [Start, End] */
1383
#define IS_GEN_RANGE(dev_priv, s, e) \
1384
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1385

1386 1387
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1388
	 INTEL_INFO(dev_priv)->gen == (n))
1389

1390 1391
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1392 1393 1394 1395 1396 1397 1398 1399
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1461

1462
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1463
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1464

T
Tvrtko Ursulin 已提交
1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1477
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1478 1479
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1480 1481 1482
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1483
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1484
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1485
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1496
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1497
#define IS_ELKHARTLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE)
1498
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1499 1500
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1501 1502 1503 1504
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1505
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1506
				 INTEL_INFO(dev_priv)->gt == 3)
1507 1508
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1509
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1510
				 INTEL_INFO(dev_priv)->gt == 3)
1511
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1512
				 INTEL_INFO(dev_priv)->gt == 1)
1513
/* ULX machines are also considered ULT. */
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1524
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1525
				 INTEL_INFO(dev_priv)->gt == 2)
1526
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1527
				 INTEL_INFO(dev_priv)->gt == 3)
1528
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1529
				 INTEL_INFO(dev_priv)->gt == 4)
1530
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1531
				 INTEL_INFO(dev_priv)->gt == 2)
1532
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1533
				 INTEL_INFO(dev_priv)->gt == 3)
1534 1535
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1536 1537
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1538
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1539
				 INTEL_INFO(dev_priv)->gt == 2)
1540
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1541
				 INTEL_INFO(dev_priv)->gt == 3)
1542 1543 1544 1545
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1546

1547 1548 1549 1550 1551 1552
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1553 1554
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1555

1556 1557
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1558
#define BXT_REVID_A0		0x0
1559
#define BXT_REVID_A1		0x1
1560
#define BXT_REVID_B0		0x3
1561
#define BXT_REVID_B_LAST	0x8
1562
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1563

1564 1565
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1566

M
Mika Kuoppala 已提交
1567 1568
#define KBL_REVID_A0		0x0
#define KBL_REVID_B0		0x1
1569 1570 1571
#define KBL_REVID_C0		0x2
#define KBL_REVID_D0		0x3
#define KBL_REVID_E0		0x4
M
Mika Kuoppala 已提交
1572

1573 1574
#define IS_KBL_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
M
Mika Kuoppala 已提交
1575

1576 1577 1578 1579 1580 1581
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1582 1583
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1584
#define CNL_REVID_C0		0x2
1585 1586 1587 1588

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1589 1590 1591 1592 1593 1594 1595 1596 1597
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

M
Mika Kuoppala 已提交
1598 1599 1600 1601 1602
#define TGL_REVID_A0		0x0

#define IS_TGL_REVID(p, since, until) \
	(IS_TIGERLAKE(p) && IS_REVID(p, since, until))

1603
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1604 1605
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1606

1607
#define HAS_ENGINE(dev_priv, id) (INTEL_INFO(dev_priv)->engine_mask & BIT(id))
1608

1609 1610 1611 1612
#define ENGINE_INSTANCES_MASK(dev_priv, first, count) ({		\
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
	(INTEL_INFO(dev_priv)->engine_mask &				\
1613
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1614 1615 1616 1617 1618 1619
})
#define VDBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(dev_priv) \
	ENGINE_INSTANCES_MASK(dev_priv, VECS0, I915_MAX_VECS)

1620 1621 1622 1623 1624 1625
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)

1626 1627
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1628
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1629
#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
1630 1631
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1632

1633
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1634

1635
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1636
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1637
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1638
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1639
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1640
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1641 1642 1643

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1644
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1645 1646 1647 1648 1649
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1650 1651
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1652
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1653
})
1654

1655
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1656
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1657
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1658

1659
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1660
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1661

1662 1663 1664
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
	(IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))

1665
/* WaRsDisableCoarsePowerGating:skl,cnl */
1666
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
1667
	IS_GEN_RANGE(dev_priv, 9, 10)
1668

1669
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1670 1671 1672
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1673

1674 1675 1676
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1677
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1678 1679
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1680 1681
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1682

1683
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1684
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1685
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1686

1687
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1688

1689
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1690

1691 1692 1693
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1694
#define HAS_TRANSCODER_EDP(dev_priv)	 (INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_EDP] != 0)
1695

1696 1697
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1698
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1699

1700 1701
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1702
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1703

1704 1705
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1706

1707
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1708

1709
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1710
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1711

1712
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1713

1714
/* Having GuC is not the same as using GuC */
1715 1716
#define USES_GUC(dev_priv)		intel_uc_uses_guc(&(dev_priv)->gt.uc)
#define USES_GUC_SUBMISSION(dev_priv)	intel_uc_uses_guc_submission(&(dev_priv)->gt.uc)
1717

1718
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1719

1720 1721
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1722

R
Rodrigo Vivi 已提交
1723
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1724

1725
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1726

1727
/* DPF == dynamic parity feature */
1728
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1729 1730
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1731

1732
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1733
#define GEN9_FREQ_SCALER 3
1734

1735
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1736

1737
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1738

1739 1740 1741
/* Only valid when HAS_DISPLAY() is true */
#define INTEL_DISPLAY_ENABLED(dev_priv) (WARN_ON(!HAS_DISPLAY(dev_priv)), !i915_modparams.disable_display)

1742
static inline bool intel_vtd_active(void)
1743 1744
{
#ifdef CONFIG_INTEL_IOMMU
1745
	if (intel_iommu_gfx_mapped)
1746 1747 1748 1749 1750
		return true;
#endif
	return false;
}

1751 1752 1753 1754 1755
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1756 1757 1758
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1759
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1760 1761
}

1762
/* i915_drv.c */
1763
#ifdef CONFIG_COMPAT
1764
long i915_compat_ioctl(struct file *filp, unsigned int cmd, unsigned long arg);
1765 1766
#else
#define i915_compat_ioctl NULL
1767
#endif
1768 1769
extern const struct dev_pm_ops i915_pm_ops;

1770
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1771
void i915_driver_remove(struct drm_i915_private *i915);
1772 1773 1774

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1775

1776
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1777

1778 1779
static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
{
1780
	return dev_priv->gvt;
1781 1782
}

1783
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
1784
{
1785
	return dev_priv->vgpu.active;
1786
}
1787

1788 1789 1790
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1791
/* i915_gem.c */
1792 1793
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1794
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1795
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1796
int i915_gem_freeze(struct drm_i915_private *dev_priv);
1797 1798
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

M
Matthew Auld 已提交
1799 1800
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1801 1802
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1803 1804
	/*
	 * A single pass should suffice to release all the freed objects (along
1805 1806 1807 1808 1809
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1810 1811
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1812
		rcu_barrier();
1813
	}
1814 1815
}

1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1826
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1827 1828
	 *
	 */
1829
	int pass = 3;
1830
	do {
1831
		flush_workqueue(i915->wq);
1832
		rcu_barrier();
1833
		i915_gem_drain_freed_objects(i915);
1834
	} while (--pass);
1835
	drain_workqueue(i915->wq);
1836 1837
}

C
Chris Wilson 已提交
1838
struct i915_vma * __must_check
1839 1840
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1841
			 u64 size,
1842 1843
			 u64 alignment,
			 u64 flags);
1844

1845 1846 1847
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1848
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1849

1850 1851
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1852 1853 1854 1855 1856 1857
static inline int __must_check
i915_mutex_lock_interruptible(struct drm_device *dev)
{
	return mutex_lock_interruptible(&dev->struct_mutex);
}

1858 1859 1860
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1861

1862
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1863

M
Mika Kuoppala 已提交
1864 1865
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1866
	return atomic_read(&error->reset_count);
1867
}
1868

1869 1870 1871
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
					  struct intel_engine_cs *engine)
{
1872
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1873 1874
}

1875
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1876 1877
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1878
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1879
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1880
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1881
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1882
void i915_gem_resume(struct drm_i915_private *dev_priv);
1883

1884
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1885
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1886

1887 1888 1889
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1890 1891 1892
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1893
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1894

1895 1896 1897 1898 1899 1900
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
	return idr_find(&file_priv->context_idr, id);
}

1901 1902 1903 1904 1905
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1906 1907 1908 1909 1910
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1911 1912 1913 1914

	return ctx;
}

1915
/* i915_gem_evict.c */
1916
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1917
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1918
					  unsigned long color,
1919
					  u64 start, u64 end,
1920
					  unsigned flags);
1921 1922 1923
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1924
int i915_gem_evict_vm(struct i915_address_space *vm);
1925

1926 1927 1928
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1929
				phys_addr_t size);
1930

1931
/* i915_gem_tiling.c */
1932
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1933
{
1934
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1935

1936
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1937
		i915_gem_object_is_tiled(obj);
1938 1939
}

1940 1941 1942 1943 1944
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1945
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1946

1947
/* i915_cmd_parser.c */
1948
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1949
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1950
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1951
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1952
			    struct drm_i915_gem_object *batch_obj,
1953
			    u64 user_batch_start,
1954 1955
			    u32 batch_start_offset,
			    u32 batch_len,
1956 1957
			    struct drm_i915_gem_object *shadow_batch_obj,
			    u64 shadow_batch_start);
1958

1959 1960 1961 1962
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1963
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1964 1965
}

B
Ben Widawsky 已提交
1966 1967
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1968

1969 1970
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
1971

1972 1973
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
1974

1975
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
1976

1977
/* These are untraced mmio-accessors that are only valid to be used inside
1978
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
1979
 * controlled.
1980
 *
1981
 * Think twice, and think again, before using these.
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2002
 */
2003 2004
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2005

2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019
/* register wait wrappers for display regs */
#define intel_de_wait_for_register(dev_priv_, reg_, mask_, value_, timeout_) \
	intel_wait_for_register(&(dev_priv_)->uncore, \
				(reg_), (mask_), (value_), (timeout_))

#define intel_de_wait_for_set(dev_priv_, reg_, mask_, timeout_) ({	\
	u32 mask__ = (mask_);						\
	intel_de_wait_for_register((dev_priv_), (reg_),			\
				   mask__, mask__, (timeout_)); \
})

#define intel_de_wait_for_clear(dev_priv_, reg_, mask_, timeout_) \
	intel_de_wait_for_register((dev_priv_), (reg_), (mask_), 0, (timeout_))

2020 2021 2022 2023 2024
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);

2025 2026 2027 2028 2029 2030 2031 2032
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2033 2034 2035 2036 2037 2038
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

2039 2040 2041 2042 2043 2044
static inline bool intel_guc_submission_is_enabled(struct intel_guc *guc)
{
	return intel_guc_is_submission_supported(guc) &&
		intel_guc_is_running(guc);
}

L
Linus Torvalds 已提交
2045
#endif