i915_drv.h 58.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36 37
#include <asm/hypervisor.h>

38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <linux/backlight.h>
42
#include <linux/hash.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/mm_types.h>
46
#include <linux/perf_event.h>
47
#include <linux/pm_qos.h>
48
#include <linux/dma-resv.h>
49
#include <linux/shmem_fs.h>
50
#include <linux/stackdepot.h>
51
#include <linux/xarray.h>
52 53 54 55

#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>
D
Daniel Vetter 已提交
56
#include <drm/drm_auth.h>
57
#include <drm/drm_cache.h>
58
#include <drm/drm_util.h>
59
#include <drm/drm_dsc.h>
60
#include <drm/drm_atomic.h>
J
Jani Nikula 已提交
61
#include <drm/drm_connector.h>
62
#include <drm/i915_mei_hdcp_interface.h>
63 64 65

#include "i915_params.h"
#include "i915_reg.h"
66
#include "i915_utils.h"
67

68 69 70 71
#include "display/intel_bios.h"
#include "display/intel_display.h"
#include "display/intel_display_power.h"
#include "display/intel_dpll_mgr.h"
72
#include "display/intel_dsb.h"
73
#include "display/intel_frontbuffer.h"
74
#include "display/intel_global_state.h"
75
#include "display/intel_gmbus.h"
76 77
#include "display/intel_opregion.h"

78
#include "gem/i915_gem_context_types.h"
79
#include "gem/i915_gem_shrinker.h"
80 81
#include "gem/i915_gem_stolen.h"

82 83
#include "gt/intel_lrc.h"
#include "gt/intel_engine.h"
84
#include "gt/intel_gt_types.h"
85
#include "gt/intel_workarounds.h"
86
#include "gt/uc/intel_uc.h"
87

88
#include "intel_device_info.h"
89
#include "intel_pch.h"
90
#include "intel_runtime_pm.h"
91
#include "intel_memory_region.h"
92
#include "intel_uncore.h"
93
#include "intel_wakeref.h"
94
#include "intel_wopcm.h"
95

96
#include "i915_gem.h"
97
#include "i915_gem_gtt.h"
98
#include "i915_gpu_error.h"
99
#include "i915_perf_types.h"
100
#include "i915_request.h"
101
#include "i915_scheduler.h"
102
#include "gt/intel_timeline.h"
J
Joonas Lahtinen 已提交
103
#include "i915_vma.h"
104
#include "i915_irq.h"
J
Joonas Lahtinen 已提交
105

106 107
#include "intel_region_lmem.h"

L
Linus Torvalds 已提交
108 109 110 111 112
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
113 114
#define DRIVER_DATE		"20200917"
#define DRIVER_TIMESTAMP	1600375437
L
Linus Torvalds 已提交
115

116 117
struct drm_i915_gem_object;

118 119 120 121 122 123
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
124
	HPD_PORT_A,
125 126 127
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
128
	HPD_PORT_E,
129 130 131 132 133 134
	HPD_PORT_TC1,
	HPD_PORT_TC2,
	HPD_PORT_TC3,
	HPD_PORT_TC4,
	HPD_PORT_TC5,
	HPD_PORT_TC6,
135

136 137 138
	HPD_NUM_PINS
};

139 140 141
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

142 143
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
144

145
struct i915_hotplug {
146
	struct delayed_work hotplug_work;
147

148 149
	const u32 *hpd, *pch_hpd;

150 151 152 153 154 155 156 157 158 159
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
160
	u32 retry_bits;
161 162 163 164 165 166
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

167 168 169
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
170
	unsigned int hpd_storm_threshold;
171 172
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
173

174 175 176 177 178 179 180 181 182 183
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

184 185 186 187 188 189
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
190

191
struct drm_i915_private;
192
struct i915_mm_struct;
193
struct i915_mmu_object;
194

195 196
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
197 198 199 200 201

	union {
		struct drm_file *file;
		struct rcu_head rcu;
	};
202

203
	struct xarray context_xa;
204
	struct xarray vm_xa;
205

206
	unsigned int bsd_engine;
207

208 209 210 211 212 213 214
/*
 * Every context ban increments per client ban score. Also
 * hangs in short succession increments ban score. If ban threshold
 * is reached, client is considered banned and submitting more work
 * will fail. This is a stop gap measure to limit the badly behaving
 * clients access to gpu. Note that unbannable contexts never increment
 * the client ban score.
215
 */
216 217 218 219 220 221 222
#define I915_CLIENT_SCORE_HANG_FAST	1
#define   I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
#define I915_CLIENT_SCORE_CONTEXT_BAN   3
#define I915_CLIENT_SCORE_BANNED	9
	/** ban_score: Accumulated score of all ctx bans and fast hangs. */
	atomic_t ban_score;
	unsigned long hang_timestamp;
223 224
};

L
Linus Torvalds 已提交
225 226 227
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
228 229
 * 1.2: Add Power Management
 * 1.3: Add vblank support
230
 * 1.4: Fix cmdbuffer path, add heap destroy
231
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
232 233
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
234 235
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
236
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
237 238
#define DRIVER_PATCHLEVEL	0

239 240 241
struct intel_overlay;
struct intel_overlay_error_state;

242
struct sdvo_device_mapping {
C
Chris Wilson 已提交
243
	u8 initialized;
244 245 246
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
247
	u8 i2c_pin;
248
	u8 ddc_pin;
249 250
};

251
struct intel_connector;
252
struct intel_encoder;
253
struct intel_atomic_state;
254
struct intel_cdclk_config;
255 256
struct intel_cdclk_state;
struct intel_cdclk_vals;
257
struct intel_initial_plane_config;
258
struct intel_crtc;
259 260
struct intel_limit;
struct dpll;
261

262
struct drm_i915_display_funcs {
263
	void (*get_cdclk)(struct drm_i915_private *dev_priv,
264
			  struct intel_cdclk_config *cdclk_config);
265
	void (*set_cdclk)(struct drm_i915_private *dev_priv,
266
			  const struct intel_cdclk_config *cdclk_config,
267
			  enum pipe pipe);
268
	int (*bw_calc_min_cdclk)(struct intel_atomic_state *state);
269 270
	int (*get_fifo_size)(struct drm_i915_private *dev_priv,
			     enum i9xx_plane_id i9xx_plane);
271 272
	int (*compute_pipe_wm)(struct intel_crtc_state *crtc_state);
	int (*compute_intermediate_wm)(struct intel_crtc_state *crtc_state);
273
	void (*initial_watermarks)(struct intel_atomic_state *state,
274
				   struct intel_crtc *crtc);
275
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
276
					 struct intel_crtc *crtc);
277
	void (*optimize_watermarks)(struct intel_atomic_state *state,
278
				    struct intel_crtc *crtc);
279
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
280
	void (*update_wm)(struct intel_crtc *crtc);
281
	int (*modeset_calc_cdclk)(struct intel_cdclk_state *state);
282
	u8 (*calc_voltage_level)(int cdclk);
283 284 285
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
286
				struct intel_crtc_state *);
287 288
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
289 290
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
291 292 293 294
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
295
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
296
	void (*commit_modeset_disables)(struct intel_atomic_state *state);
297 298 299 300 301 302
	void (*audio_codec_enable)(struct intel_encoder *encoder,
				   const struct intel_crtc_state *crtc_state,
				   const struct drm_connector_state *conn_state);
	void (*audio_codec_disable)(struct intel_encoder *encoder,
				    const struct intel_crtc_state *old_crtc_state,
				    const struct drm_connector_state *old_conn_state);
303 304
	void (*fdi_link_train)(struct intel_crtc *crtc,
			       const struct intel_crtc_state *crtc_state);
305
	void (*init_clock_gating)(struct drm_i915_private *dev_priv);
306
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
307 308 309 310 311
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
312

313
	int (*color_check)(struct intel_crtc_state *crtc_state);
314 315 316 317 318 319 320 321 322 323 324 325 326
	/*
	 * Program double buffered color management registers during
	 * vblank evasion. The registers should then latch during the
	 * next vblank start, alongside any other double buffered registers
	 * involved with the same commit.
	 */
	void (*color_commit)(const struct intel_crtc_state *crtc_state);
	/*
	 * Load LUTs (and other single buffered color management
	 * registers). Will (hopefully) be called during the vblank
	 * following the latching of any double buffered registers
	 * involved with the same commit.
	 */
327
	void (*load_luts)(const struct intel_crtc_state *crtc_state);
328
	void (*read_luts)(struct intel_crtc_state *crtc_state);
329 330
};

331
struct intel_csr {
332
	struct work_struct work;
333
	const char *fw_path;
334 335 336 337 338 339
	u32 required_version;
	u32 max_fw_size; /* bytes */
	u32 *dmc_payload;
	u32 dmc_fw_size; /* dwords */
	u32 version;
	u32 mmio_count;
340 341
	i915_reg_t mmioaddr[20];
	u32 mmiodata[20];
342
	u32 dc_state;
343
	u32 target_dc_state;
344
	u32 allowed_dc_mask;
345
	intel_wakeref_t wakeref;
346 347
};

348 349
enum i915_cache_level {
	I915_CACHE_NONE = 0,
350 351 352 353 354
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
355
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
356 357
};

358 359
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

360
struct intel_fbc {
P
Paulo Zanoni 已提交
361 362 363
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
364
	unsigned threshold;
365 366
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
367
	struct intel_crtc *crtc;
368

369
	struct drm_mm_node compressed_fb;
370 371
	struct drm_mm_node *compressed_llb;

372 373
	bool false_color;

374
	bool active;
375
	bool activated;
376
	bool flip_pending;
377

378 379 380
	bool underrun_detected;
	struct work_struct underrun_work;

381 382 383 384 385
	/*
	 * Due to the atomic rules we can't access some structures without the
	 * appropriate locking, so we cache information here in order to avoid
	 * these problems.
	 */
386 387 388
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
389
			u32 hsw_bdw_pixel_rate;
390 391 392 393 394 395 396
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
397 398 399 400 401 402 403 404
			/*
			 * Display surface base address adjustement for
			 * pageflips. Note that on gen4+ this only adjusts up
			 * to a tile, offsets within a tile are handled in
			 * the hw itself (with the TILEOFF register).
			 */
			int adjusted_x;
			int adjusted_y;
405

406
			u16 pixel_blend_mode;
407 408 409
		} plane;

		struct {
410
			const struct drm_format_info *format;
411
			unsigned int stride;
412
			u64 modifier;
413
		} fb;
414 415

		unsigned int fence_y_offset;
416
		u16 gen9_wa_cfb_stride;
417
		u16 interval;
418
		s8 fence_id;
419 420
	} state_cache;

421 422 423 424 425 426 427
	/*
	 * This structure contains everything that's relevant to program the
	 * hardware registers. When we want to figure out if we need to disable
	 * and re-enable FBC for a new configuration we just check if there's
	 * something different in the struct. The genx_fbc_activate functions
	 * are supposed to read from it in order to program the registers.
	 */
428 429 430
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
431
			enum i9xx_plane_id i9xx_plane;
432 433 434
		} crtc;

		struct {
435
			const struct drm_format_info *format;
436
			unsigned int stride;
437
			u64 modifier;
438 439 440
		} fb;

		int cfb_size;
441
		unsigned int fence_y_offset;
442
		u16 gen9_wa_cfb_stride;
443
		u16 interval;
444
		s8 fence_id;
445
		bool plane_visible;
446 447
	} params;

448
	const char *no_fbc_reason;
449 450
};

451
/*
452 453 454 455 456 457 458 459 460 461 462 463 464 465
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
466 467
};

468
struct intel_dp;
469 470 471 472 473 474 475 476 477
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
478
struct i915_psr {
479
	struct mutex lock;
480 481 482 483 484

#define I915_PSR_DEBUG_MODE_MASK	0x0f
#define I915_PSR_DEBUG_DEFAULT		0x00
#define I915_PSR_DEBUG_DISABLE		0x01
#define I915_PSR_DEBUG_ENABLE		0x02
485
#define I915_PSR_DEBUG_FORCE_PSR1	0x03
486 487 488
#define I915_PSR_DEBUG_IRQ		0x10

	u32 debug;
R
Rodrigo Vivi 已提交
489
	bool sink_support;
490
	bool enabled;
491
	struct intel_dp *dp;
492
	enum pipe pipe;
493
	enum transcoder transcoder;
494
	bool active;
495
	struct work_struct work;
496
	unsigned busy_frontbuffer_bits;
497
	bool sink_psr2_support;
498
	bool link_standby;
499
	bool colorimetry_support;
500
	bool psr2_enabled;
501
	bool psr2_sel_fetch_enabled;
502
	u8 sink_sync_latency;
503 504
	ktime_t last_entry_attempt;
	ktime_t last_exit;
505
	bool sink_not_reliable;
506
	bool irq_aux_error;
507
	u16 su_x_granularity;
508 509
	bool dc3co_enabled;
	u32 dc3co_exit_delay;
510
	struct delayed_work dc3co_work;
511
	bool force_mode_changed;
512
	struct drm_dp_vsc_sdp vsc;
513
};
514

515
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
516
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
517
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
518
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
519
#define QUIRK_INCREASE_T12_DELAY (1<<6)
520
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
521

522
struct intel_fbdev;
523
struct intel_fbc_work;
524

525 526
struct intel_gmbus {
	struct i2c_adapter adapter;
527
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
528
	u32 force_bit;
529
	u32 reg0;
530
	i915_reg_t gpio_reg;
531
	struct i2c_algo_bit_data bit_algo;
532 533 534
	struct drm_i915_private *dev_priv;
};

535
struct i915_suspend_saved_registers {
536
	u32 saveDSPARB;
J
Jesse Barnes 已提交
537 538
	u32 saveSWF0[16];
	u32 saveSWF1[16];
539
	u32 saveSWF3[3];
540
	u16 saveGCDGMBUS;
541
};
542

543
struct vlv_s0ix_state;
544

545
#define MAX_L3_SLICES 2
546
struct intel_l3_parity {
547
	u32 *remap_info[MAX_L3_SLICES];
548
	struct work_struct error_work;
549
	int which_slice;
550 551
};

552 553 554
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
555 556 557 558
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

559 560 561
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

562
	/**
563
	 * List of objects which are purgeable.
564
	 */
565 566
	struct list_head purge_list;

567
	/**
568
	 * List of objects which have allocated pages and are shrinkable.
569
	 */
570
	struct list_head shrink_list;
571

572 573 574 575 576
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
	struct work_struct free_work;
577 578 579 580 581
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
582

M
Matthew Auld 已提交
583 584 585 586 587
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

588 589
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

590
	struct notifier_block oom_notifier;
591
	struct notifier_block vmap_notifier;
592
	struct shrinker shrinker;
593

594 595 596 597 598 599 600
	/**
	 * Workqueue to fault in userptr pages, flushed by the execbuf
	 * when required but otherwise left to userspace to try again
	 * on EAGAIN.
	 */
	struct workqueue_struct *userptr_wq;

601 602 603
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
604 605
};

606 607
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

608 609 610 611 612 613 614 615 616
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

617 618 619
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

620
struct ddi_vbt_port_info {
621 622 623
	/* Non-NULL if port present. */
	const struct child_device_config *child;

624 625
	int max_tmds_clock;

626
	/* This is an index in the HDMI/DVI DDI buffer translation table. */
627
	u8 hdmi_level_shift;
628
	u8 hdmi_level_shift_set:1;
629

630 631 632 633 634 635
	u8 supports_dvi:1;
	u8 supports_hdmi:1;
	u8 supports_dp:1;
	u8 supports_edp:1;
	u8 supports_typec_usb:1;
	u8 supports_tbt:1;
636

637 638
	u8 alternate_aux_channel;
	u8 alternate_ddc_pin;
639

640 641
	u8 dp_boost_level;
	u8 hdmi_boost_level;
642
	int dp_max_link_rate;		/* 0 for not limited by VBT */
643 644
};

R
Rodrigo Vivi 已提交
645 646 647 648 649
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
650 651
};

652 653 654 655 656 657 658 659 660
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
661
	unsigned int int_lvds_support:1;
662 663
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
664
	unsigned int panel_type:4;
665 666
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
667
	enum drm_panel_orientation orientation;
668

669 670
	enum drrs_support_type drrs_type;

671 672 673 674 675
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
676
		bool low_vswing;
677 678 679
		bool initialized;
		int bpp;
		struct edp_power_seq pps;
680
		bool hobl;
681
	} edp;
682

R
Rodrigo Vivi 已提交
683
	struct {
684
		bool enable;
R
Rodrigo Vivi 已提交
685 686 687 688
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
689 690
		int tp1_wakeup_time_us;
		int tp2_tp3_wakeup_time_us;
691
		int psr2_tp2_tp3_wakeup_time_us;
R
Rodrigo Vivi 已提交
692 693
	} psr;

694 695
	struct {
		u16 pwm_freq_hz;
696
		bool present;
697
		bool active_low_pwm;
698
		u8 min_brightness;	/* min_brightness/255 of max */
699
		u8 controller;		/* brightness controller number */
700
		enum intel_backlight_type type;
701 702
	} backlight;

703 704 705
	/* MIPI DSI */
	struct {
		u16 panel_id;
706 707
		struct mipi_config *config;
		struct mipi_pps_data *pps;
708 709
		u16 bl_ports;
		u16 cabc_ports;
710 711 712
		u8 seq_version;
		u32 size;
		u8 *data;
713
		const u8 *sequence[MIPI_SEQ_MAX];
714
		u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
715
		enum drm_panel_orientation orientation;
716 717
	} dsi;

718 719
	int crt_ddc_pin;

720
	struct list_head display_devices;
721 722

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
723
	struct sdvo_device_mapping sdvo_mappings[2];
724 725
};

726 727 728 729 730
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

731
struct ilk_wm_values {
732 733 734
	u32 wm_pipe[3];
	u32 wm_lp[3];
	u32 wm_lp_spr[3];
735 736 737 738
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

739
struct g4x_pipe_wm {
740 741
	u16 plane[I915_MAX_PLANES];
	u16 fbc;
742
};
743

744
struct g4x_sr_wm {
745 746 747
	u16 plane;
	u16 cursor;
	u16 fbc;
748 749 750
};

struct vlv_wm_ddl_values {
751
	u8 plane[I915_MAX_PLANES];
752
};
753

754
struct vlv_wm_values {
755 756
	struct g4x_pipe_wm pipe[3];
	struct g4x_sr_wm sr;
757
	struct vlv_wm_ddl_values ddl[3];
758
	u8 level;
759
	bool cxsr;
760 761
};

762 763 764 765 766 767 768 769 770
struct g4x_wm_values {
	struct g4x_pipe_wm pipe[2];
	struct g4x_sr_wm sr;
	struct g4x_sr_wm hpll;
	bool cxsr;
	bool hpll_en;
	bool fbc_en;
};

771
struct skl_ddb_entry {
772
	u16 start, end;	/* in number of blocks, 'end' is exclusive */
773 774
};

775
static inline u16 skl_ddb_entry_size(const struct skl_ddb_entry *entry)
776
{
777
	return entry->end - entry->start;
778 779
}

780 781 782 783 784 785 786 787 788
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

789
struct i915_frontbuffer_tracking {
790
	spinlock_t lock;
791 792 793 794 795 796 797 798 799

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

800
struct i915_virtual_gpu {
801
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
802
	bool active;
803
	u32 caps;
804 805
};

806
struct intel_cdclk_config {
807
	unsigned int cdclk, vco, ref, bypass;
808
	u8 voltage_level;
809 810
};

811 812 813 814
struct i915_selftest_stash {
	atomic_t counter;
};

815
struct drm_i915_private {
816 817
	struct drm_device drm;

818 819 820
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

821 822 823
	/* i915 device parameters */
	struct i915_params params;

824
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
825
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
826
	struct intel_driver_caps caps;
827

828 829 830
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
831
	 * backed by stolen memory. Note that stolen_usable_size tells us
832 833 834 835
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
836 837 838 839
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
840

841 842 843 844 845 846 847 848 849
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
850
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
851

852
	struct intel_uncore uncore;
853
	struct intel_uncore_mmio_debug mmio_debug;
854

855 856
	struct i915_virtual_gpu vgpu;

857
	struct intel_gvt *gvt;
858

859 860
	struct intel_wopcm wopcm;

861 862
	struct intel_csr csr;

863
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
864

865 866 867 868 869
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
870 871
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
872
	 */
873
	u32 gpio_mmio_base;
874

875 876
	u32 hsw_psr_mmio_adjust;

877
	/* MMIO base address for MIPI regs */
878
	u32 mipi_mmio_base;
879

880
	u32 pps_mmio_base;
881

882 883
	wait_queue_head_t gmbus_wait_queue;

884
	struct pci_dev *bridge_dev;
885 886

	struct rb_root uabi_engines;
887 888 889 890 891 892

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

893 894
	bool display_irqs_enabled;

895 896 897
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
898 899
	/* Sideband mailbox protection */
	struct mutex sb_lock;
900
	struct pm_qos_request sb_qos;
901 902

	/** Cached value of IMR to avoid reads in updating the bitfield */
903 904 905 906
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
907
	u32 pipestat_irq_mask[I915_MAX_PIPES];
908

909
	struct i915_hotplug hotplug;
910
	struct intel_fbc fbc;
911
	struct i915_drrs drrs;
912
	struct intel_opregion opregion;
913
	struct intel_vbt_data vbt;
914

915 916
	bool preserve_bios_swizzle;

917 918 919
	/* overlay */
	struct intel_overlay *overlay;

920
	/* backlight registers and fields in struct intel_panel */
921
	struct mutex backlight_lock;
922

V
Ville Syrjälä 已提交
923 924 925
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

926
	unsigned int fsb_freq, mem_freq, is_ddr3;
927
	unsigned int skl_preferred_vco_freq;
928
	unsigned int max_cdclk_freq;
929

M
Mika Kahola 已提交
930
	unsigned int max_dotclk_freq;
931
	unsigned int hpll_freq;
932
	unsigned int fdi_pll_freq;
933
	unsigned int czclk_freq;
934

935
	struct {
936 937
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
938

939 940
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
941 942

		struct intel_global_obj obj;
943
	} cdclk;
944

945 946 947 948 949 950 951
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

952 953 954 955 956 957 958
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
959 960
	struct workqueue_struct *wq;

961 962
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
963 964
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
965

966 967 968 969 970
	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
971
	unsigned short pch_id;
972 973 974

	unsigned long quirks;

975
	struct drm_atomic_state *modeset_restore_state;
976
	struct drm_modeset_acquire_ctx reset_ctx;
977

978
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
979

980
	struct i915_gem_mm mm;
981
	DECLARE_HASHTABLE(mm_structs, 7);
982
	spinlock_t mm_lock;
983 984 985

	/* Kernel Modesetting */

986 987
	struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
988

989 990 991 992 993
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
994
	 */
995 996 997 998 999 1000
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
1001 1002 1003 1004 1005

		struct {
			int nssc;
			int ssc;
		} ref_clks;
1006
	} dpll;
1007

1008 1009
	struct list_head global_obj_list;

1010
	/*
1011 1012
	 * For reading active_pipes holding any crtc lock is
	 * sufficient, for writing must hold all of them.
1013
	 */
1014
	u8 active_pipes;
1015

1016
	struct i915_wa_list gt_wa_list;
1017

1018 1019
	struct i915_frontbuffer_tracking fb_tracking;

1020 1021 1022 1023 1024
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

1025
	bool mchbar_need_disable;
1026

1027 1028
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
1029 1030 1031 1032 1033 1034 1035 1036
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

1037 1038 1039 1040 1041
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
1042

1043
	struct i915_power_domains power_domains;
1044

R
Rodrigo Vivi 已提交
1045
	struct i915_psr psr;
1046

1047
	struct i915_gpu_error gpu_error;
1048

1049 1050
	struct drm_i915_gem_object *vlv_pctx;

1051 1052
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1053
	struct work_struct fbdev_suspend_work;
1054 1055

	struct drm_property *broadcast_rgb_property;
1056
	struct drm_property *force_audio_property;
1057

I
Imre Deak 已提交
1058
	/* hda/i915 audio component */
1059
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1060
	bool audio_component_registered;
1061 1062 1063 1064 1065
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
1066
	int audio_power_refcount;
1067
	u32 audio_freq_cntrl;
I
Imre Deak 已提交
1068

1069
	u32 fdi_rx_config;
1070

1071
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1072
	u32 chv_phy_control;
1073 1074 1075 1076 1077 1078
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1079
	u32 bxt_phy_grc;
1080

1081
	u32 suspend_count;
1082
	bool power_domains_suspended;
1083
	struct i915_suspend_saved_registers regfile;
1084
	struct vlv_s0ix_state *vlv_s0ix_state;
1085

1086
	enum {
1087 1088 1089 1090 1091
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
1092

1093 1094
	u32 sagv_block_time_us;

1095 1096 1097 1098 1099 1100 1101
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
1102
		u16 pri_latency[5];
1103
		/* sprite */
1104
		u16 spr_latency[5];
1105
		/* cursor */
1106
		u16 cur_latency[5];
1107 1108 1109 1110 1111
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
1112
		u16 skl_latency[8];
1113 1114

		/* current hardware state */
1115 1116
		union {
			struct ilk_wm_values hw;
1117
			struct vlv_wm_values vlv;
1118
			struct g4x_wm_values g4x;
1119
		};
1120

1121
		u8 max_level;
1122 1123 1124 1125

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
1126
		 * crtc_state->wm.need_postvbl_update.
1127 1128
		 */
		struct mutex wm_mutex;
1129 1130 1131 1132 1133

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
1134 1135
		 *
		 * FIXME get rid of this.
1136 1137
		 */
		bool distrust_bios_wm;
1138 1139
	} wm;

1140 1141
	struct dram_info {
		bool valid;
1142
		bool is_16gb_dimm;
1143
		u8 num_channels;
1144
		u8 ranks;
1145
		u32 bandwidth_kbps;
1146
		bool symmetric_memory;
V
Ville Syrjälä 已提交
1147 1148 1149 1150 1151 1152 1153
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
			INTEL_DRAM_LPDDR4
		} type;
1154 1155
	} dram_info;

1156
	struct intel_bw_info {
1157 1158
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
1159 1160
		u8 num_qgv_points;
		u8 num_planes;
1161 1162
	} max_bw[6];

1163
	struct intel_global_obj bw_obj;
1164

1165
	struct intel_runtime_pm runtime_pm;
1166

1167
	struct i915_perf perf;
1168

1169
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1170
	struct intel_gt gt;
1171 1172

	struct {
1173 1174 1175 1176 1177 1178 1179
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;

			struct llist_head free_list;
			struct work_struct free_work;
		} contexts;
1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
1190
	} gem;
1191

1192 1193
	u8 pch_ssc_use;

1194 1195
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
1196

1197 1198 1199
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

M
Mahesh Kumar 已提交
1200 1201
	bool ipc_enabled;

1202 1203
	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *av_enc_map[I915_MAX_PIPES];
1204

1205 1206 1207 1208 1209 1210
	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int	irq;
	} lpe_audio;

1211 1212
	struct i915_pmu pmu;

1213 1214 1215 1216 1217 1218
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

1219 1220
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

1221 1222 1223 1224
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1225
};
L
Linus Torvalds 已提交
1226

1227 1228
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
1229
	return container_of(dev, struct drm_i915_private, drm);
1230 1231
}

1232
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
1233
{
1234 1235 1236 1237 1238 1239
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
1240 1241
}

1242
/* Simple iterator over all initialised engines */
1243 1244 1245 1246 1247
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
1248 1249

/* Iterator over subset of engines selected by mask */
1250
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
1251
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
1252
	     (tmp__) ? \
1253
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
1254
	     0;)
1255

1256 1257 1258 1259 1260 1261 1262 1263
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1264 1265 1266 1267 1268
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

1269
#define I915_GTT_OFFSET_NONE ((u32)-1)
1270

1271 1272
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1273
 * considered to be the frontbuffer for the given plane interface-wise. This
1274 1275 1276 1277 1278
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
1279
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
1280 1281 1282 1283 1284
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
1285
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1286
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1287
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1288 1289
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
1290

1291
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
1292
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
1293
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
1294

1295
#define INTEL_GEN(dev_priv)	(INTEL_INFO(dev_priv)->gen)
1296
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
1297

1298
#define REVID_FOREVER		0xff
1299
#define INTEL_REVID(dev_priv)	((dev_priv)->drm.pdev->revision)
1300

1301 1302 1303
#define INTEL_GEN_MASK(s, e) ( \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
	BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
R
Rodrigo Vivi 已提交
1304
	GENMASK((e) - 1, (s) - 1))
1305

R
Rodrigo Vivi 已提交
1306
/* Returns true if Gen is in inclusive range [Start, End] */
1307
#define IS_GEN_RANGE(dev_priv, s, e) \
1308
	(!!(INTEL_INFO(dev_priv)->gen_mask & INTEL_GEN_MASK((s), (e))))
1309

1310 1311
#define IS_GEN(dev_priv, n) \
	(BUILD_BUG_ON_ZERO(!__builtin_constant_p(n)) + \
1312
	 INTEL_INFO(dev_priv)->gen == (n))
1313

1314 1315
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

1316 1317 1318 1319 1320 1321 1322 1323
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

	return info->platform_mask[pi] & INTEL_SUBPLATFORM_BITS;
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
1385

1386
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
1387
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
1388

T
Tvrtko Ursulin 已提交
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
1401
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
1402 1403
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
1404 1405 1406
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
T
Tvrtko Ursulin 已提交
1407
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
1408
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
1409
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
1410 1411 1412 1413 1414 1415 1416 1417 1418
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
1419
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
T
Tvrtko Ursulin 已提交
1420
#define IS_CANNONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
1421
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
1422 1423
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
1424
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
1425
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
1426
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
1427 1428
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1429 1430 1431 1432
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1433
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1434
				 INTEL_INFO(dev_priv)->gt == 3)
1435 1436
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1437
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1438
				 INTEL_INFO(dev_priv)->gt == 3)
1439
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1440
				 INTEL_INFO(dev_priv)->gt == 1)
1441
/* ULX machines are also considered ULT. */
1442 1443 1444 1445 1446 1447 1448 1449 1450 1451
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1452
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1453
				 INTEL_INFO(dev_priv)->gt == 2)
1454
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1455
				 INTEL_INFO(dev_priv)->gt == 3)
1456
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1457
				 INTEL_INFO(dev_priv)->gt == 4)
1458
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1459
				 INTEL_INFO(dev_priv)->gt == 2)
1460
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1461
				 INTEL_INFO(dev_priv)->gt == 3)
1462 1463
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1464 1465
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1466
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1467
				 INTEL_INFO(dev_priv)->gt == 2)
1468
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1469
				 INTEL_INFO(dev_priv)->gt == 3)
1470 1471 1472 1473 1474 1475 1476 1477

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1478 1479 1480 1481
#define IS_CNL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_CANNONLAKE, INTEL_SUBPLATFORM_PORTF)
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1482

1483 1484 1485 1486 1487 1488
#define IS_TGL_U(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULT)

#define IS_TGL_Y(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_ULX)

1489 1490 1491 1492 1493 1494
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5
1495 1496
#define SKL_REVID_G0		0x6
#define SKL_REVID_H0		0x7
1497

1498 1499
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

1500
#define BXT_REVID_A0		0x0
1501
#define BXT_REVID_A1		0x1
1502
#define BXT_REVID_B0		0x3
1503
#define BXT_REVID_B_LAST	0x8
1504
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
1505

1506 1507
#define IS_BXT_REVID(dev_priv, since, until) \
	(IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
1508

1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
enum {
	KBL_REVID_A0,
	KBL_REVID_B0,
	KBL_REVID_B1,
	KBL_REVID_C0,
	KBL_REVID_D0,
	KBL_REVID_D1,
	KBL_REVID_E0,
	KBL_REVID_F0,
	KBL_REVID_G0,
};

struct i915_rev_steppings {
	u8 gt_stepping;
	u8 disp_stepping;
};

/* Defined in intel_workarounds.c */
extern const struct i915_rev_steppings kbl_revids[];

#define IS_KBL_GT_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && \
	 kbl_revids[INTEL_REVID(dev_priv)].gt_stepping >= since && \
	 kbl_revids[INTEL_REVID(dev_priv)].gt_stepping <= until)
#define IS_KBL_DISP_REVID(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && \
	 kbl_revids[INTEL_REVID(dev_priv)].disp_stepping >= since && \
	 kbl_revids[INTEL_REVID(dev_priv)].disp_stepping <= until)
M
Mika Kuoppala 已提交
1537

1538 1539
#define GLK_REVID_A0		0x0
#define GLK_REVID_A1		0x1
1540 1541
#define GLK_REVID_A2		0x2
#define GLK_REVID_B0		0x3
1542 1543 1544 1545

#define IS_GLK_REVID(dev_priv, since, until) \
	(IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))

1546 1547
#define CNL_REVID_A0		0x0
#define CNL_REVID_B0		0x1
R
Rodrigo Vivi 已提交
1548
#define CNL_REVID_C0		0x2
1549 1550 1551 1552

#define IS_CNL_REVID(p, since, until) \
	(IS_CANNONLAKE(p) && IS_REVID(p, since, until))

1553 1554 1555 1556 1557 1558 1559 1560 1561
#define ICL_REVID_A0		0x0
#define ICL_REVID_A2		0x1
#define ICL_REVID_B0		0x3
#define ICL_REVID_B2		0x4
#define ICL_REVID_C0		0x5

#define IS_ICL_REVID(p, since, until) \
	(IS_ICELAKE(p) && IS_REVID(p, since, until))

1562 1563
#define EHL_REVID_A0            0x0

1564 1565
#define IS_JSL_EHL_REVID(p, since, until) \
	(IS_JSL_EHL(p) && IS_REVID(p, since, until))
1566

1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
enum {
	TGL_REVID_A0,
	TGL_REVID_B0,
	TGL_REVID_B1,
	TGL_REVID_C0,
	TGL_REVID_D0,
};

extern const struct i915_rev_steppings tgl_uy_revids[];
extern const struct i915_rev_steppings tgl_revids[];

static inline const struct i915_rev_steppings *
tgl_revids_get(struct drm_i915_private *dev_priv)
{
	if (IS_TGL_U(dev_priv) || IS_TGL_Y(dev_priv))
		return tgl_uy_revids;
	else
		return tgl_revids;
}
M
Mika Kuoppala 已提交
1586

1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
#define IS_TGL_DISP_REVID(p, since, until) \
	(IS_TIGERLAKE(p) && \
	 tgl_revids_get(p)->disp_stepping >= (since) && \
	 tgl_revids_get(p)->disp_stepping <= (until))

#define IS_TGL_UY_GT_REVID(p, since, until) \
	((IS_TGL_U(p) || IS_TGL_Y(p)) && \
	 tgl_uy_revids->gt_stepping >= (since) && \
	 tgl_uy_revids->gt_stepping <= (until))

#define IS_TGL_GT_REVID(p, since, until) \
	(IS_TIGERLAKE(p) && \
	 !(IS_TGL_U(p) || IS_TGL_Y(p)) && \
	 tgl_revids->gt_stepping >= (since) && \
	 tgl_revids->gt_stepping <= (until))
M
Mika Kuoppala 已提交
1602

1603 1604 1605 1606 1607 1608 1609
#define RKL_REVID_A0		0x0
#define RKL_REVID_B0		0x1
#define RKL_REVID_C0		0x4

#define IS_RKL_REVID(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_REVID(p, since, until))

1610 1611 1612 1613 1614 1615
#define DG1_REVID_A0		0x0
#define DG1_REVID_B0		0x1

#define IS_DG1_REVID(p, since, until) \
	(IS_DG1(p) && IS_REVID(p, since, until))

1616
#define IS_LP(dev_priv)	(INTEL_INFO(dev_priv)->is_lp)
1617 1618
#define IS_GEN9_LP(dev_priv)	(IS_GEN(dev_priv, 9) && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(IS_GEN(dev_priv, 9) && !IS_LP(dev_priv))
1619

1620
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1621
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1622

1623
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1624 1625
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1626
	((gt)->info.engine_mask &						\
1627
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1628
})
1629 1630 1631 1632
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1633

1634 1635 1636 1637 1638 1639
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
#define CMDPARSER_USES_GGTT(dev_priv) IS_GEN(dev_priv, 7)

1640 1641
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1642
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1643
#define HAS_SECURE_BATCHES(dev_priv) (INTEL_GEN(dev_priv) < 6)
1644 1645
#define HAS_WT(dev_priv)	((IS_HASWELL(dev_priv) || \
				 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
1646

1647
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1648

1649
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1650
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1651
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1652
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1653
#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
1654
		(INTEL_INFO(dev_priv)->has_logical_ring_preemption)
1655

1656 1657
#define HAS_MASTER_UNIT_IRQ(dev_priv) (INTEL_INFO(dev_priv)->has_master_unit_irq)

1658 1659
#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1660
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1661 1662 1663 1664 1665
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1666 1667
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1668
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1669
})
1670

1671
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1672
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1673
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1674

1675
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1676
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1677

1678 1679 1680
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
	(IS_BROADWELL(dev_priv) || IS_GEN(dev_priv, 9))

1681
/* WaRsDisableCoarsePowerGating:skl,cnl */
1682 1683 1684 1685
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
	(IS_CANNONLAKE(dev_priv) ||					\
	 IS_SKL_GT3(dev_priv) ||					\
	 IS_SKL_GT4(dev_priv))
1686

1687
#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
R
Ramalingam C 已提交
1688 1689 1690
#define HAS_GMBUS_BURST_READ(dev_priv) (INTEL_GEN(dev_priv) >= 10 || \
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1691

1692 1693 1694
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1695
#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN(dev_priv, 2) && \
1696 1697
					 !(IS_I915G(dev_priv) || \
					 IS_I915GM(dev_priv)))
1698 1699
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1700

1701
#define HAS_FW_BLC(dev_priv) 	(INTEL_GEN(dev_priv) > 2)
1702
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_fbc)
R
Rodrigo Vivi 已提交
1703
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && INTEL_GEN(dev_priv) >= 7)
1704

1705
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1706

1707
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
1708

1709 1710 1711
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->has_fpga_dbg)
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1712 1713
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1714
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (INTEL_GEN(dev_priv) >= 12)
1715
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->cpu_transcoder_mask & BIT(trans)) != 0)
1716

1717 1718
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1719
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1720

1721 1722
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1723
#define HAS_CSR(dev_priv)	(INTEL_INFO(dev_priv)->display.has_csr)
1724

1725 1726
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1727

1728
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1729

1730
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1731
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1732

1733
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1734

1735
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1736

1737 1738
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1739

R
Rodrigo Vivi 已提交
1740
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1741

1742
#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
1743

1744
/* DPF == dynamic parity feature */
1745
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1746 1747
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1748

1749
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1750
#define GEN9_FREQ_SCALER 3
1751

1752
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->pipe_mask))
1753

1754
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->pipe_mask != 0)
1755

1756
/* Only valid when HAS_DISPLAY() is true */
1757
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1758
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1759

1760
static inline bool intel_vtd_active(void)
1761 1762
{
#ifdef CONFIG_INTEL_IOMMU
1763
	if (intel_iommu_gfx_mapped)
1764 1765
		return true;
#endif
1766 1767 1768

	/* Running as a guest, we assume the host is enforcing VT'd */
	return !hypervisor_is_type(X86_HYPER_NATIVE);
1769 1770
}

1771 1772 1773 1774 1775
static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
	return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
}

1776 1777 1778
static inline bool
intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
{
1779
	return IS_BROXTON(dev_priv) && intel_vtd_active();
1780 1781
}

1782
/* i915_drv.c */
1783 1784
extern const struct dev_pm_ops i915_pm_ops;

1785
int i915_driver_probe(struct pci_dev *pdev, const struct pci_device_id *ent);
1786
void i915_driver_remove(struct drm_i915_private *i915);
1787
void i915_driver_shutdown(struct drm_i915_private *i915);
1788 1789 1790

int i915_resume_switcheroo(struct drm_i915_private *i915);
int i915_suspend_switcheroo(struct drm_i915_private *i915, pm_message_t state);
1791

1792 1793 1794
int i915_getparam_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);

1795
/* i915_gem.c */
1796 1797
int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
1798
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1799
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1800
int i915_gem_freeze(struct drm_i915_private *dev_priv);
1801 1802
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

M
Matthew Auld 已提交
1803 1804
struct intel_memory_region *i915_gem_shmem_setup(struct drm_i915_private *i915);

1805 1806
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1807 1808
	/*
	 * A single pass should suffice to release all the freed objects (along
1809 1810 1811 1812 1813
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1814 1815
	while (atomic_read(&i915->mm.free_count)) {
		flush_work(&i915->mm.free_work);
1816
		rcu_barrier();
1817
	}
1818 1819
}

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1830
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1831 1832
	 *
	 */
1833
	int pass = 3;
1834
	do {
1835
		flush_workqueue(i915->wq);
1836
		rcu_barrier();
1837
		i915_gem_drain_freed_objects(i915);
1838
	} while (--pass);
1839
	drain_workqueue(i915->wq);
1840 1841
}

C
Chris Wilson 已提交
1842
struct i915_vma * __must_check
1843 1844 1845 1846 1847 1848
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

static inline struct i915_vma * __must_check
1849 1850
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1851 1852 1853 1854
			 u64 size, u64 alignment, u64 flags)
{
	return i915_gem_object_ggtt_pin_ww(obj, NULL, view, size, alignment, flags);
}
1855

1856 1857 1858
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1859
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1860
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1861

1862 1863
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1864 1865 1866
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
1867

1868
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1869

M
Mika Kuoppala 已提交
1870 1871
static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
1872
	return atomic_read(&error->reset_count);
1873
}
1874

1875
static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
1876
					  const struct intel_engine_cs *engine)
1877
{
1878
	return atomic_read(&error->reset_engine_count[engine->uabi_class]);
1879 1880
}

1881
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1882 1883
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1884
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1885
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1886
void i915_gem_suspend(struct drm_i915_private *dev_priv);
1887
void i915_gem_suspend_late(struct drm_i915_private *dev_priv);
1888
void i915_gem_resume(struct drm_i915_private *dev_priv);
1889

1890
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1891

1892 1893 1894
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1895 1896 1897
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

1898
struct dma_buf *i915_gem_prime_export(struct drm_gem_object *gem_obj, int flags);
1899

1900 1901 1902
static inline struct i915_gem_context *
__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
{
1903
	return xa_load(&file_priv->context_xa, id);
1904 1905
}

1906 1907 1908 1909 1910
static inline struct i915_gem_context *
i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
{
	struct i915_gem_context *ctx;

1911 1912 1913 1914 1915
	rcu_read_lock();
	ctx = __i915_gem_context_lookup_rcu(file_priv, id);
	if (ctx && !kref_get_unless_zero(&ctx->ref))
		ctx = NULL;
	rcu_read_unlock();
1916 1917 1918 1919

	return ctx;
}

1920
/* i915_gem_evict.c */
1921
int __must_check i915_gem_evict_something(struct i915_address_space *vm,
1922
					  u64 min_size, u64 alignment,
M
Matthew Auld 已提交
1923
					  unsigned long color,
1924
					  u64 start, u64 end,
1925
					  unsigned flags);
1926 1927 1928
int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
					 struct drm_mm_node *node,
					 unsigned int flags);
1929
int i915_gem_evict_vm(struct i915_address_space *vm);
1930

1931 1932 1933
/* i915_gem_internal.c */
struct drm_i915_gem_object *
i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
1934
				phys_addr_t size);
1935

1936
/* i915_gem_tiling.c */
1937
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1938
{
1939
	struct drm_i915_private *i915 = to_i915(obj->base.dev);
1940

1941
	return i915->ggtt.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1942
		i915_gem_object_is_tiled(obj);
1943 1944
}

1945 1946 1947 1948 1949
u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
			unsigned int tiling, unsigned int stride);
u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
			     unsigned int tiling, unsigned int stride);

1950
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
1951

1952
/* i915_cmd_parser.c */
1953
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
1954
void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
1955
void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
1956
int intel_engine_cmd_parser(struct intel_engine_cs *engine,
1957 1958 1959
			    struct i915_vma *batch,
			    u32 batch_offset,
			    u32 batch_length,
1960 1961 1962
			    struct i915_vma *shadow,
			    bool trampoline);
#define I915_CMD_PARSER_TRAMPOLINE_SIZE 8
1963

1964 1965 1966 1967
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1968
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1969 1970
}

B
Ben Widawsky 已提交
1971 1972
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1973

1974 1975
#define __I915_REG_OP(op__, dev_priv__, ...) \
	intel_uncore_##op__(&(dev_priv__)->uncore, __VA_ARGS__)
1976

1977 1978
#define I915_READ(reg__)	 __I915_REG_OP(read, dev_priv, (reg__))
#define I915_WRITE(reg__, val__) __I915_REG_OP(write, dev_priv, (reg__), (val__))
1979

1980
#define POSTING_READ(reg__)	__I915_REG_OP(posting_read, dev_priv, (reg__))
1981

1982
/* These are untraced mmio-accessors that are only valid to be used inside
1983
 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
1984
 * controlled.
1985
 *
1986
 * Think twice, and think again, before using these.
1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006
 *
 * As an example, these accessors can possibly be used between:
 *
 * spin_lock_irq(&dev_priv->uncore.lock);
 * intel_uncore_forcewake_get__locked();
 *
 * and
 *
 * intel_uncore_forcewake_put__locked();
 * spin_unlock_irq(&dev_priv->uncore.lock);
 *
 *
 * Note: some registers may not need forcewake held, so
 * intel_uncore_forcewake_{get,put} can be omitted, see
 * intel_uncore_forcewake_for_reg().
 *
 * Certain architectures will die if the same cacheline is concurrently accessed
 * by different clients (e.g. on Ivybridge). Access to registers should
 * therefore generally be serialised, by either the dev_priv->uncore.lock or
 * a more localised lock guarding all access to that bank of registers.
2007
 */
2008 2009
#define I915_READ_FW(reg__) __I915_REG_OP(read_fw, dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __I915_REG_OP(write_fw, dev_priv, (reg__), (val__))
2010

2011 2012 2013 2014
/* i915_mm.c */
int remap_io_mapping(struct vm_area_struct *vma,
		     unsigned long addr, unsigned long pfn, unsigned long size,
		     struct io_mapping *iomap);
2015 2016 2017
int remap_io_sg(struct vm_area_struct *vma,
		unsigned long addr, unsigned long size,
		struct scatterlist *sgl, resource_size_t iobase);
2018

2019 2020 2021 2022 2023 2024 2025 2026
static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
{
	if (INTEL_GEN(i915) >= 10)
		return CNL_HWS_CSB_WRITE_INDEX;
	else
		return I915_HWS_CSB_WRITE_INDEX;
}

2027 2028 2029 2030 2031 2032
static inline enum i915_map_type
i915_coherent_map_type(struct drm_i915_private *i915)
{
	return HAS_LLC(i915) ? I915_MAP_WB : I915_MAP_WC;
}

2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044
static inline u64 i915_cs_timestamp_ns_to_ticks(struct drm_i915_private *i915, u64 val)
{
	return DIV_ROUND_UP_ULL(val * RUNTIME_INFO(i915)->cs_timestamp_frequency_hz,
				1000000000);
}

static inline u64 i915_cs_timestamp_ticks_to_ns(struct drm_i915_private *i915, u64 val)
{
	return div_u64(val * 1000000000,
		       RUNTIME_INFO(i915)->cs_timestamp_frequency_hz);
}

L
Linus Torvalds 已提交
2045
#endif