amdgpu_vm.c 77.2 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
37
#include "amdgpu_xgmi.h"
A
Alex Deucher 已提交
38

39 40 41
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

60 61 62 63 64 65 66 67 68
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

69 70 71
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
72
struct amdgpu_prt_cb {
73 74 75 76

	/**
	 * @adev: amdgpu device
	 */
77
	struct amdgpu_device *adev;
78 79 80 81

	/**
	 * @cb: callback
	 */
82 83 84
	struct dma_fence_cb cb;
};

85 86 87 88
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
89
 * @level: VMPT level
90
 *
91 92
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
93 94 95 96
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
97 98 99 100 101 102 103
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
104
			adev->vm_manager.block_size;
105 106 107 108 109 110 111 112 113
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
114 115
}

A
Alex Deucher 已提交
116
/**
117
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
118 119
 *
 * @adev: amdgpu_device pointer
120
 * @level: VMPT level
A
Alex Deucher 已提交
121
 *
122 123
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
124
 */
125 126
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
127
{
128 129
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
130

131
	if (level == adev->vm_manager.root_level)
132
		/* For the root directory */
133
		return round_up(adev->vm_manager.max_pfn, 1ULL << shift) >> shift;
134
	else if (level != AMDGPU_VM_PTB)
135 136 137
		/* Everything in between */
		return 512;
	else
138
		/* For the page tables on the leaves */
139
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
140 141
}

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
/**
 * amdgpu_vm_num_ats_entries - return the number of ATS entries in the root PD
 *
 * @adev: amdgpu_device pointer
 *
 * Returns:
 * The number of entries in the root page directory which needs the ATS setting.
 */
static unsigned amdgpu_vm_num_ats_entries(struct amdgpu_device *adev)
{
	unsigned shift;

	shift = amdgpu_vm_level_shift(adev, adev->vm_manager.root_level);
	return AMDGPU_GMC_HOLE_START >> (shift + AMDGPU_GPU_PAGE_SHIFT);
}

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177
/**
 * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
 *
 * @adev: amdgpu_device pointer
 * @level: VMPT level
 *
 * Returns:
 * The mask to extract the entry number of a PD/PT from an address.
 */
static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
				       unsigned int level)
{
	if (level <= adev->vm_manager.root_level)
		return 0xffffffff;
	else if (level != AMDGPU_VM_PTB)
		return 0x1ff;
	else
		return AMDGPU_VM_PTE_COUNT(adev) - 1;
}

A
Alex Deucher 已提交
178
/**
179
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
180 181
 *
 * @adev: amdgpu_device pointer
182
 * @level: VMPT level
A
Alex Deucher 已提交
183
 *
184 185
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
186
 */
187
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
188
{
189
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
190 191
}

192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
/**
 * amdgpu_vm_bo_evicted - vm_bo is evicted
 *
 * @vm_bo: vm_bo which is evicted
 *
 * State for PDs/PTs and per VM BOs which are not at the location they should
 * be.
 */
static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
{
	struct amdgpu_vm *vm = vm_bo->vm;
	struct amdgpu_bo *bo = vm_bo->bo;

	vm_bo->moved = true;
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&vm_bo->vm_status, &vm->evicted);
	else
		list_move_tail(&vm_bo->vm_status, &vm->evicted);
}

/**
 * amdgpu_vm_bo_relocated - vm_bo is reloacted
 *
 * @vm_bo: vm_bo which is relocated
 *
 * State for PDs/PTs which needs to update their parent PD.
 */
static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
}

/**
 * amdgpu_vm_bo_moved - vm_bo is moved
 *
 * @vm_bo: vm_bo which is moved
 *
 * State for per VM BOs which are moved, but that change is not yet reflected
 * in the page tables.
 */
static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
}

/**
 * amdgpu_vm_bo_idle - vm_bo is idle
 *
 * @vm_bo: vm_bo which is now idle
 *
 * State for PDs/PTs and per VM BOs which have gone through the state machine
 * and are now idle.
 */
static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
	vm_bo->moved = false;
}

/**
 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
 *
 * @vm_bo: vm_bo which is now invalidated
 *
 * State for normal BOs which are invalidated and that change not yet reflected
 * in the PTs.
 */
static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

/**
 * amdgpu_vm_bo_done - vm_bo is done
 *
 * @vm_bo: vm_bo which is now done
 *
 * State for normal BOs which are invalidated and that change has been updated
 * in the PTs.
 */
static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_del_init(&vm_bo->vm_status);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
297
	base->next = NULL;
298 299 300 301
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
302 303
	base->next = bo->vm_bo;
	bo->vm_bo = base;
304 305 306 307 308

	if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
		return;

	vm->bulk_moveable = false;
309
	if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
310
		amdgpu_vm_bo_relocated(base);
311
	else
312
		amdgpu_vm_bo_idle(base);
313 314 315 316 317 318 319 320 321 322

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
323
	amdgpu_vm_bo_evicted(base);
324 325
}

326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
/**
 * amdgpu_vm_pt_parent - get the parent page directory
 *
 * @pt: child page table
 *
 * Helper to get the parent entry for the child page table. NULL if we are at
 * the root page directory.
 */
static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
{
	struct amdgpu_bo *parent = pt->base.bo->parent;

	if (!parent)
		return NULL;

341
	return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
342 343
}

344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
/**
 * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
 */
struct amdgpu_vm_pt_cursor {
	uint64_t pfn;
	struct amdgpu_vm_pt *parent;
	struct amdgpu_vm_pt *entry;
	unsigned level;
};

/**
 * amdgpu_vm_pt_start - start PD/PT walk
 *
 * @adev: amdgpu_device pointer
 * @vm: amdgpu_vm structure
 * @start: start address of the walk
 * @cursor: state to initialize
 *
 * Initialize a amdgpu_vm_pt_cursor to start a walk.
 */
static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm, uint64_t start,
			       struct amdgpu_vm_pt_cursor *cursor)
{
	cursor->pfn = start;
	cursor->parent = NULL;
	cursor->entry = &vm->root;
	cursor->level = adev->vm_manager.root_level;
}

/**
 * amdgpu_vm_pt_descendant - go to child node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the child node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
				    struct amdgpu_vm_pt_cursor *cursor)
{
387
	unsigned mask, shift, idx;
388 389 390 391 392

	if (!cursor->entry->entries)
		return false;

	BUG_ON(!cursor->entry->base.bo);
393
	mask = amdgpu_vm_entries_mask(adev, cursor->level);
394 395 396
	shift = amdgpu_vm_level_shift(adev, cursor->level);

	++cursor->level;
397
	idx = (cursor->pfn >> shift) & mask;
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490
	cursor->parent = cursor->entry;
	cursor->entry = &cursor->entry->entries[idx];
	return true;
}

/**
 * amdgpu_vm_pt_sibling - go to sibling node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the sibling node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
				 struct amdgpu_vm_pt_cursor *cursor)
{
	unsigned shift, num_entries;

	/* Root doesn't have a sibling */
	if (!cursor->parent)
		return false;

	/* Go to our parents and see if we got a sibling */
	shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
	num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);

	if (cursor->entry == &cursor->parent->entries[num_entries - 1])
		return false;

	cursor->pfn += 1ULL << shift;
	cursor->pfn &= ~((1ULL << shift) - 1);
	++cursor->entry;
	return true;
}

/**
 * amdgpu_vm_pt_ancestor - go to parent node
 *
 * @cursor: current state
 *
 * Walk to the parent node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->parent)
		return false;

	--cursor->level;
	cursor->entry = cursor->parent;
	cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
	return true;
}

/**
 * amdgpu_vm_pt_next - get next PD/PT in hieratchy
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk the PD/PT tree to the next node.
 */
static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
			      struct amdgpu_vm_pt_cursor *cursor)
{
	/* First try a newborn child */
	if (amdgpu_vm_pt_descendant(adev, cursor))
		return;

	/* If that didn't worked try to find a sibling */
	while (!amdgpu_vm_pt_sibling(adev, cursor)) {
		/* No sibling, go to our parents and grandparents */
		if (!amdgpu_vm_pt_ancestor(cursor)) {
			cursor->pfn = ~0ll;
			return;
		}
	}
}

/**
 * amdgpu_vm_pt_first_dfs - start a deep first search
 *
 * @adev: amdgpu_device structure
 * @vm: amdgpu_vm structure
 * @cursor: state to initialize
 *
 * Starts a deep first traversal of the PD/PT tree.
 */
static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
491
				   struct amdgpu_vm_pt_cursor *start,
492 493
				   struct amdgpu_vm_pt_cursor *cursor)
{
494 495 496 497
	if (start)
		*cursor = *start;
	else
		amdgpu_vm_pt_start(adev, vm, 0, cursor);
498 499 500 501
	while (amdgpu_vm_pt_descendant(adev, cursor));
}

/**
502
 * amdgpu_vm_pt_continue_dfs - check if the deep first search should continue
503
 *
504 505
 * @start: starting point for the search
 * @entry: current entry
506
 *
507 508
 * Returns:
 * True when the search should continue, false otherwise.
509
 */
510 511
static bool amdgpu_vm_pt_continue_dfs(struct amdgpu_vm_pt_cursor *start,
				      struct amdgpu_vm_pt *entry)
512
{
513
	return entry && (!start || entry != start->entry);
514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540
}

/**
 * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
 *
 * @adev: amdgpu_device structure
 * @cursor: current state
 *
 * Move the cursor to the next node in a deep first search.
 */
static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->entry)
		return;

	if (!cursor->parent)
		cursor->entry = NULL;
	else if (amdgpu_vm_pt_sibling(adev, cursor))
		while (amdgpu_vm_pt_descendant(adev, cursor));
	else
		amdgpu_vm_pt_ancestor(cursor);
}

/**
 * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
 */
541 542
#define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)		\
	for (amdgpu_vm_pt_first_dfs((adev), (vm), (start), &(cursor)),		\
543
	     (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
544 545
	     amdgpu_vm_pt_continue_dfs((start), (entry));			\
	     (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor)))
546

A
Alex Deucher 已提交
547
/**
548
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
549 550
 *
 * @vm: vm providing the BOs
551
 * @validated: head of validation list
552
 * @entry: entry to add
A
Alex Deucher 已提交
553 554
 *
 * Add the page directory to the list of BOs to
555
 * validate for command submission.
A
Alex Deucher 已提交
556
 */
557 558 559
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
560
{
561
	entry->priority = 0;
562
	entry->tv.bo = &vm->root.base.bo->tbo;
563 564
	/* One for the VM updates, one for TTM and one for the CS job */
	entry->tv.num_shared = 3;
565
	entry->user_pages = NULL;
566 567
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
568

569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590
void amdgpu_vm_del_from_lru_notify(struct ttm_buffer_object *bo)
{
	struct amdgpu_bo *abo;
	struct amdgpu_vm_bo_base *bo_base;

	if (!amdgpu_bo_is_amdgpu_bo(bo))
		return;

	if (bo->mem.placement & TTM_PL_FLAG_NO_EVICT)
		return;

	abo = ttm_to_amdgpu_bo(bo);
	if (!abo->parent)
		return;
	for (bo_base = abo->vm_bo; bo_base; bo_base = bo_base->next) {
		struct amdgpu_vm *vm = bo_base->vm;

		if (abo->tbo.resv == vm->root.base.bo->tbo.resv)
			vm->bulk_moveable = false;
	}

}
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

606
#if 0
607 608 609 610 611 612
	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}
613
#endif
614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

634
/**
635
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
636
 *
637
 * @adev: amdgpu device pointer
638
 * @vm: vm providing the BOs
639 640 641 642
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
643 644 645
 *
 * Returns:
 * Validation result.
646
 */
647 648 649
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
650
{
651 652
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
653

654 655
	vm->bulk_moveable &= list_empty(&vm->evicted);

656 657
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
658

659 660 661
		r = validate(param, bo);
		if (r)
			break;
662

663
		if (bo->tbo.type != ttm_bo_type_kernel) {
664
			amdgpu_vm_bo_moved(bo_base);
665
		} else {
666
			vm->update_funcs->map_table(bo);
667 668
			if (bo->parent)
				amdgpu_vm_bo_relocated(bo_base);
669
			else
670
				amdgpu_vm_bo_idle(bo_base);
671
		}
672 673
	}

674
	return r;
675 676
}

677
/**
678
 * amdgpu_vm_ready - check VM is ready for updates
679
 *
680
 * @vm: VM to check
A
Alex Deucher 已提交
681
 *
682
 * Check if all VM PDs/PTs are ready for updates
683 684 685
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
686
 */
687
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
688
{
689
	return list_empty(&vm->evicted);
690 691
}

692 693 694 695
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
696
 * @vm: VM to clear BO from
697 698 699
 * @bo: BO to clear
 *
 * Root PD needs to be reserved when calling this.
700 701 702
 *
 * Returns:
 * 0 on success, errno otherwise.
703 704
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
705 706
			      struct amdgpu_vm *vm,
			      struct amdgpu_bo *bo)
707 708
{
	struct ttm_operation_ctx ctx = { true, false };
709
	unsigned level = adev->vm_manager.root_level;
710
	struct amdgpu_vm_update_params params;
711
	struct amdgpu_bo *ancestor = bo;
712 713
	unsigned entries, ats_entries;
	uint64_t addr;
714 715
	int r;

716 717 718 719 720 721 722 723 724
	/* Figure out our place in the hierarchy */
	if (ancestor->parent) {
		++level;
		while (ancestor->parent->parent) {
			++level;
			ancestor = ancestor->parent;
		}
	}

725
	entries = amdgpu_bo_size(bo) / 8;
726 727
	if (!vm->pte_support_ats) {
		ats_entries = 0;
728

729 730 731 732
	} else if (!bo->parent) {
		ats_entries = amdgpu_vm_num_ats_entries(adev);
		ats_entries = min(ats_entries, entries);
		entries -= ats_entries;
733

734 735 736 737 738 739 740
	} else {
		struct amdgpu_vm_pt *pt;

		pt = container_of(ancestor->vm_bo, struct amdgpu_vm_pt, base);
		ats_entries = amdgpu_vm_num_ats_entries(adev);
		if ((pt - vm->root.entries) >= ats_entries) {
			ats_entries = 0;
741 742 743 744
		} else {
			ats_entries = entries;
			entries = 0;
		}
745 746 747 748
	}

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
749
		return r;
750

751 752 753 754 755 756 757
	if (bo->shadow) {
		r = ttm_bo_validate(&bo->shadow->tbo, &bo->shadow->placement,
				    &ctx);
		if (r)
			return r;
	}

758
	r = vm->update_funcs->map_table(bo);
759 760 761
	if (r)
		return r;

762 763 764 765 766
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	params.vm = vm;

	r = vm->update_funcs->prepare(&params, AMDGPU_FENCE_OWNER_KFD, NULL);
767
	if (r)
768
		return r;
769

770
	addr = 0;
771
	if (ats_entries) {
772
		uint64_t value = 0, flags;
773

774 775 776 777 778 779
		flags = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB) {
			/* Handle leaf PDEs as PTEs */
			flags |= AMDGPU_PDE_PTE;
			amdgpu_gmc_get_vm_pde(adev, level, &value, &flags);
		}
780

781
		r = vm->update_funcs->update(&params, bo, addr, 0, ats_entries,
782
					     value, flags);
783 784
		if (r)
			return r;
785

786 787 788
		addr += ats_entries * 8;
	}

789
	if (entries) {
790 791 792 793 794 795 796 797 798 799 800 801 802
		uint64_t value = 0, flags = 0;

		if (adev->asic_type >= CHIP_VEGA10) {
			if (level != AMDGPU_VM_PTB) {
				/* Handle leaf PDEs as PTEs */
				flags |= AMDGPU_PDE_PTE;
				amdgpu_gmc_get_vm_pde(adev, level,
						      &value, &flags);
			} else {
				/* Workaround for fault priority problem on GMC9 */
				flags = AMDGPU_PTE_EXECUTABLE;
			}
		}
803

804
		r = vm->update_funcs->update(&params, bo, addr, 0, entries,
805
					     value, flags);
806 807
		if (r)
			return r;
808
	}
809

810
	return vm->update_funcs->commit(&params, NULL);
811 812
}

813 814 815 816 817 818 819 820 821 822 823 824 825 826 827
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			       int level, struct amdgpu_bo_param *bp)
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
828 829 830
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
831 832
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
833 834
	else if (!vm->root.base.bo || vm->root.base.bo->shadow)
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
835 836 837 838 839
	bp->type = ttm_bo_type_kernel;
	if (vm->root.base.bo)
		bp->resv = vm->root.base.bo->tbo.resv;
}

840
/**
841
 * amdgpu_vm_alloc_pts - Allocate a specific page table
842 843 844
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
845
 * @cursor: Which page table to allocate
846
 *
847
 * Make sure a specific page table or directory is allocated.
848 849
 *
 * Returns:
850 851
 * 1 if page table needed to be allocated, 0 if page table was already
 * allocated, negative errno if an error occurred.
852
 */
853 854 855
static int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm,
			       struct amdgpu_vm_pt_cursor *cursor)
856
{
857 858
	struct amdgpu_vm_pt *entry = cursor->entry;
	struct amdgpu_bo_param bp;
859 860
	struct amdgpu_bo *pt;
	int r;
861

862 863
	if (cursor->level < AMDGPU_VM_PTB && !entry->entries) {
		unsigned num_entries;
864

865 866 867 868 869 870
		num_entries = amdgpu_vm_num_entries(adev, cursor->level);
		entry->entries = kvmalloc_array(num_entries,
						sizeof(*entry->entries),
						GFP_KERNEL | __GFP_ZERO);
		if (!entry->entries)
			return -ENOMEM;
871 872
	}

873 874
	if (entry->base.bo)
		return 0;
875

876
	amdgpu_vm_bo_param(adev, vm, cursor->level, &bp);
877

878 879 880
	r = amdgpu_bo_create(adev, &bp, &pt);
	if (r)
		return r;
881

882 883 884 885 886
	/* Keep a reference to the root directory to avoid
	 * freeing them up in the wrong order.
	 */
	pt->parent = amdgpu_bo_ref(cursor->parent->base.bo);
	amdgpu_vm_bo_base_init(&entry->base, vm, pt);
887

888 889 890
	r = amdgpu_vm_clear_bo(adev, vm, pt);
	if (r)
		goto error_free_pt;
891 892 893 894 895 896 897

	return 0;

error_free_pt:
	amdgpu_bo_unref(&pt->shadow);
	amdgpu_bo_unref(&pt);
	return r;
898 899
}

900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
/**
 * amdgpu_vm_free_table - fre one PD/PT
 *
 * @entry: PDE to free
 */
static void amdgpu_vm_free_table(struct amdgpu_vm_pt *entry)
{
	if (entry->base.bo) {
		entry->base.bo->vm_bo = NULL;
		list_del(&entry->base.vm_status);
		amdgpu_bo_unref(&entry->base.bo->shadow);
		amdgpu_bo_unref(&entry->base.bo);
	}
	kvfree(entry->entries);
	entry->entries = NULL;
}

917 918 919 920
/**
 * amdgpu_vm_free_pts - free PD/PT levels
 *
 * @adev: amdgpu device structure
921
 * @vm: amdgpu vm structure
922
 * @start: optional cursor where to start freeing PDs/PTs
923 924 925 926
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
927 928
			       struct amdgpu_vm *vm,
			       struct amdgpu_vm_pt_cursor *start)
929 930 931 932
{
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;

933
	vm->bulk_moveable = false;
934

935 936
	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)
		amdgpu_vm_free_table(entry);
937

938 939
	if (start)
		amdgpu_vm_free_table(start->entry);
940 941
}

942 943 944 945 946 947
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
948
{
949
	const struct amdgpu_ip_block *ip_block;
950 951 952
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
953

954
	has_compute_vm_bug = false;
955

956
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
957 958 959 960 961 962 963 964 965
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
966

967 968 969 970 971
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
972
		else
973
			ring->has_compute_vm_bug = false;
974 975 976
	}
}

977 978 979 980 981 982 983 984 985
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
986 987
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
988
{
989 990
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
991 992
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
993
	bool gds_switch_needed;
994
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
995

996
	if (job->vmid == 0)
997
		return false;
998
	id = &id_mgr->ids[job->vmid];
999 1000 1001 1002 1003 1004 1005
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
1006

1007
	if (amdgpu_vmid_had_gpu_reset(adev, id))
1008
		return true;
A
Alex Xie 已提交
1009

1010
	return vm_flush_needed || gds_switch_needed;
1011 1012
}

A
Alex Deucher 已提交
1013 1014 1015 1016
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
1017
 * @job:  related job
1018
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
1019
 *
1020
 * Emit a VM flush when it is necessary.
1021 1022 1023
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
1024
 */
M
Monk Liu 已提交
1025
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
1026
{
1027
	struct amdgpu_device *adev = ring->adev;
1028
	unsigned vmhub = ring->funcs->vmhub;
1029
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1030
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1031
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1032 1033 1034 1035 1036 1037
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
1038
	bool vm_flush_needed = job->vm_needs_flush;
1039 1040 1041 1042
	bool pasid_mapping_needed = id->pasid != job->pasid ||
		!id->pasid_mapping ||
		!dma_fence_is_signaled(id->pasid_mapping);
	struct dma_fence *fence = NULL;
1043
	unsigned patch_offset = 0;
1044
	int r;
1045

1046
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1047 1048
		gds_switch_needed = true;
		vm_flush_needed = true;
1049
		pasid_mapping_needed = true;
1050
	}
1051

1052
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1053 1054
	vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
			job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1055 1056 1057
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
1058
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1059
		return 0;
1060

1061 1062
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
1063

M
Monk Liu 已提交
1064 1065 1066
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

1067
	if (vm_flush_needed) {
1068
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1069
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1070 1071 1072 1073
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1074

1075
	if (vm_flush_needed || pasid_mapping_needed) {
1076
		r = amdgpu_fence_emit(ring, &fence, 0);
1077 1078
		if (r)
			return r;
1079
	}
1080

1081
	if (vm_flush_needed) {
1082
		mutex_lock(&id_mgr->lock);
1083
		dma_fence_put(id->last_flush);
1084 1085 1086
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
1087
		mutex_unlock(&id_mgr->lock);
1088
	}
1089

1090 1091 1092 1093 1094 1095 1096
	if (pasid_mapping_needed) {
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
	}
	dma_fence_put(fence);

1097
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1098 1099 1100 1101 1102 1103
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
1104
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
1117
	}
1118
	return 0;
1119 1120
}

A
Alex Deucher 已提交
1121 1122 1123 1124 1125 1126
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
1127
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
1128 1129 1130 1131
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
1132 1133 1134
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
1135 1136 1137 1138
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
1139
	struct amdgpu_vm_bo_base *base;
A
Alex Deucher 已提交
1140

1141 1142 1143 1144 1145
	for (base = bo->vm_bo; base; base = base->next) {
		if (base->vm != vm)
			continue;

		return container_of(base, struct amdgpu_bo_va, base);
A
Alex Deucher 已提交
1146 1147 1148 1149 1150
	}
	return NULL;
}

/**
1151
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
1152
 *
1153
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
1154 1155 1156
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
1157 1158 1159 1160
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
1161
 */
1162
uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1163 1164 1165
{
	uint64_t result;

1166 1167
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1168

1169 1170
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1171

1172
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1173 1174 1175 1176

	return result;
}

1177
/*
1178
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1179
 *
1180
 * @param: parameters for the update
1181
 * @vm: requested vm
1182
 * @entry: entry to update
1183
 *
1184
 * Makes sure the requested entry in parent is up to date.
1185
 */
1186 1187 1188
static int amdgpu_vm_update_pde(struct amdgpu_vm_update_params *params,
				struct amdgpu_vm *vm,
				struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1189
{
1190
	struct amdgpu_vm_pt *parent = amdgpu_vm_pt_parent(entry);
1191
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1192 1193
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1194

1195
	for (level = 0, pbo = bo->parent; pbo; ++level)
1196 1197
		pbo = pbo->parent;

1198
	level += params->adev->vm_manager.root_level;
1199
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1200
	pde = (entry - parent->entries) * 8;
1201
	return vm->update_funcs->update(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1202 1203
}

1204
/*
1205
 * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1206
 *
1207 1208
 * @adev: amdgpu_device pointer
 * @vm: related vm
1209 1210 1211
 *
 * Mark all PD level as invalid after an error.
 */
1212 1213
static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
				     struct amdgpu_vm *vm)
1214
{
1215 1216
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;
1217

1218
	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, NULL, cursor, entry)
1219
		if (entry->base.bo && !entry->base.moved)
1220
			amdgpu_vm_bo_relocated(&entry->base);
1221 1222
}

1223 1224 1225 1226 1227 1228 1229
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
1230 1231 1232
 *
 * Returns:
 * 0 for success, error for failure.
1233 1234 1235 1236
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1237
	struct amdgpu_vm_update_params params;
1238
	int r;
1239

1240 1241 1242 1243 1244
	if (list_empty(&vm->relocated))
		return 0;

	memset(&params, 0, sizeof(params));
	params.adev = adev;
1245
	params.vm = vm;
1246

1247 1248 1249
	r = vm->update_funcs->prepare(&params, AMDGPU_FENCE_OWNER_VM, NULL);
	if (r)
		return r;
1250

1251
	while (!list_empty(&vm->relocated)) {
1252
		struct amdgpu_vm_pt *entry;
1253

1254 1255 1256
		entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
					 base.vm_status);
		amdgpu_vm_bo_idle(&entry->base);
1257

1258
		r = amdgpu_vm_update_pde(&params, vm, entry);
1259 1260
		if (r)
			goto error;
1261 1262
	}

1263 1264 1265
	r = vm->update_funcs->commit(&params, &vm->last_update);
	if (r)
		goto error;
1266 1267 1268
	return 0;

error:
1269
	amdgpu_vm_invalidate_pds(adev, vm);
1270
	return r;
1271 1272
}

1273
/**
1274
 * amdgpu_vm_update_flags - figure out flags for PTE updates
1275
 *
1276
 * Make sure to set the right flags for the PTEs at the desired level.
1277
 */
1278
static void amdgpu_vm_update_flags(struct amdgpu_vm_update_params *params,
1279 1280 1281 1282
				   struct amdgpu_bo *bo, unsigned level,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
1283

1284 1285
{
	if (level != AMDGPU_VM_PTB) {
1286
		flags |= AMDGPU_PDE_PTE;
1287
		amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1288 1289 1290 1291 1292 1293 1294

	} else if (params->adev->asic_type >= CHIP_VEGA10 &&
		   !(flags & AMDGPU_PTE_VALID) &&
		   !(flags & AMDGPU_PTE_PRT)) {

		/* Workaround for fault priority problem on GMC9 */
		flags |= AMDGPU_PTE_EXECUTABLE;
1295 1296
	}

1297 1298
	params->vm->update_funcs->update(params, bo, pe, addr, count, incr,
					 flags);
1299 1300 1301 1302 1303
}

/**
 * amdgpu_vm_fragment - get fragment for PTEs
 *
1304
 * @params: see amdgpu_vm_update_params definition
1305 1306 1307 1308 1309 1310 1311 1312
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @flags: hw mapping flags
 * @frag: resulting fragment size
 * @frag_end: end of this fragment
 *
 * Returns the first possible fragment for the start and end address.
 */
1313
static void amdgpu_vm_fragment(struct amdgpu_vm_update_params *params,
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
			       uint64_t start, uint64_t end, uint64_t flags,
			       unsigned int *frag, uint64_t *frag_end)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
1334 1335 1336
	 *
	 * Starting with Vega10 the fragment size only controls the L1. The L2
	 * is now directly feed with small/huge/giant pages from the walker.
1337
	 */
1338 1339 1340 1341 1342 1343
	unsigned max_frag;

	if (params->adev->asic_type < CHIP_VEGA10)
		max_frag = params->adev->vm_manager.fragment_size;
	else
		max_frag = 31;
1344 1345

	/* system pages are non continuously */
1346
	if (params->pages_addr) {
1347 1348
		*frag = 0;
		*frag_end = end;
1349
		return;
1350
	}
1351

1352 1353 1354 1355 1356 1357 1358 1359
	/* This intentionally wraps around if no bit is set */
	*frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
	if (*frag >= max_frag) {
		*frag = max_frag;
		*frag_end = end & ~((1ULL << max_frag) - 1);
	} else {
		*frag_end = start + (1 << *frag);
	}
1360 1361
}

A
Alex Deucher 已提交
1362 1363 1364
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1365
 * @params: see amdgpu_vm_update_params definition
A
Alex Deucher 已提交
1366 1367
 * @start: start of GPU address range
 * @end: end of GPU address range
1368
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1369 1370
 * @flags: mapping flags
 *
1371
 * Update the page tables in the range @start - @end.
1372 1373 1374
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1375
 */
1376
static int amdgpu_vm_update_ptes(struct amdgpu_vm_update_params *params,
1377 1378
				 uint64_t start, uint64_t end,
				 uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1379
{
1380
	struct amdgpu_device *adev = params->adev;
1381
	struct amdgpu_vm_pt_cursor cursor;
1382 1383
	uint64_t frag_start = start, frag_end;
	unsigned int frag;
1384
	int r;
1385 1386 1387

	/* figure out the initial fragment */
	amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
A
Alex Deucher 已提交
1388

1389 1390 1391
	/* walk over the address space and update the PTs */
	amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
	while (cursor.pfn < end) {
1392
		unsigned shift, parent_shift, mask;
1393
		uint64_t incr, entry_end, pe_start;
1394
		struct amdgpu_bo *pt;
1395

1396
		r = amdgpu_vm_alloc_pts(params->adev, params->vm, &cursor);
1397
		if (r)
1398 1399 1400
			return r;

		pt = cursor.entry->base.bo;
1401

1402 1403 1404 1405
		/* The root level can't be a huge page */
		if (cursor.level == adev->vm_manager.root_level) {
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
1406
			continue;
1407
		}
1408

1409 1410
		shift = amdgpu_vm_level_shift(adev, cursor.level);
		parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
1411 1412
		if (adev->asic_type < CHIP_VEGA10 &&
		    (flags & AMDGPU_PTE_VALID)) {
1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
			/* No huge page support before GMC v9 */
			if (cursor.level != AMDGPU_VM_PTB) {
				if (!amdgpu_vm_pt_descendant(adev, &cursor))
					return -ENOENT;
				continue;
			}
		} else if (frag < shift) {
			/* We can't use this level when the fragment size is
			 * smaller than the address shift. Go to the next
			 * child entry and try again.
			 */
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
			continue;
1427 1428
		} else if (frag >= parent_shift &&
			   cursor.level - 1 != adev->vm_manager.root_level) {
1429
			/* If the fragment size is even larger than the parent
1430 1431
			 * shift we should go up one level and check it again
			 * unless one level up is the root level.
1432 1433 1434 1435
			 */
			if (!amdgpu_vm_pt_ancestor(&cursor))
				return -ENOENT;
			continue;
1436 1437
		}

1438
		/* Looks good so far, calculate parameters for the update */
1439
		incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
1440 1441
		mask = amdgpu_vm_entries_mask(adev, cursor.level);
		pe_start = ((cursor.pfn >> shift) & mask) * 8;
1442
		entry_end = (uint64_t)(mask + 1) << shift;
1443 1444 1445 1446 1447 1448 1449
		entry_end += cursor.pfn & ~(entry_end - 1);
		entry_end = min(entry_end, end);

		do {
			uint64_t upd_end = min(entry_end, frag_end);
			unsigned nptes = (upd_end - frag_start) >> shift;

1450 1451 1452
			amdgpu_vm_update_flags(params, pt, cursor.level,
					       pe_start, dst, nptes, incr,
					       flags | AMDGPU_PTE_FRAG(frag));
1453 1454

			pe_start += nptes * 8;
1455
			dst += (uint64_t)nptes * AMDGPU_GPU_PAGE_SIZE << shift;
1456 1457 1458 1459 1460 1461 1462 1463 1464 1465

			frag_start = upd_end;
			if (frag_start >= frag_end) {
				/* figure out the next fragment */
				amdgpu_vm_fragment(params, frag_start, end,
						   flags, &frag, &frag_end);
				if (frag < shift)
					break;
			}
		} while (frag_start < entry_end);
1466

1467
		if (amdgpu_vm_pt_descendant(adev, &cursor)) {
1468
			/* Free all child entries */
1469
			while (cursor.pfn < frag_start) {
1470
				amdgpu_vm_free_pts(adev, params->vm, &cursor);
1471 1472 1473 1474 1475
				amdgpu_vm_pt_next(adev, &cursor);
			}

		} else if (frag >= shift) {
			/* or just move on to the next on the same level. */
1476
			amdgpu_vm_pt_next(adev, &cursor);
1477
		}
1478
	}
1479 1480

	return 0;
A
Alex Deucher 已提交
1481 1482 1483 1484 1485 1486
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1487
 * @exclusive: fence we need to sync to
1488
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1489
 * @vm: requested vm
1490 1491 1492
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1493 1494 1495
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1496
 * Fill in the page table entries between @start and @last.
1497 1498 1499
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1500 1501
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1502
				       struct dma_fence *exclusive,
1503
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1504
				       struct amdgpu_vm *vm,
1505
				       uint64_t start, uint64_t last,
1506
				       uint64_t flags, uint64_t addr,
1507
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1508
{
1509
	struct amdgpu_vm_update_params params;
1510
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1511 1512
	int r;

1513 1514
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1515
	params.vm = vm;
1516
	params.pages_addr = pages_addr;
1517

1518
	/* sync to everything except eviction fences on unmapping */
1519
	if (!(flags & AMDGPU_PTE_VALID))
1520
		owner = AMDGPU_FENCE_OWNER_KFD;
1521

1522
	r = vm->update_funcs->prepare(&params, owner, exclusive);
1523
	if (r)
A
Alex Deucher 已提交
1524
		return r;
1525

1526
	r = amdgpu_vm_update_ptes(&params, start, last + 1, addr, flags);
1527
	if (r)
1528
		return r;
C
Chunming Zhou 已提交
1529

1530
	return vm->update_funcs->commit(&params, fence);
A
Alex Deucher 已提交
1531 1532
}

1533 1534 1535 1536
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1537
 * @exclusive: fence we need to sync to
1538
 * @pages_addr: DMA addresses to use for mapping
1539 1540
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1541
 * @flags: HW flags for the mapping
1542
 * @bo_adev: amdgpu_device pointer that bo actually been allocated
1543
 * @nodes: array of drm_mm_nodes with the MC addresses
1544 1545 1546 1547
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1548 1549 1550
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1551 1552
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1553
				      struct dma_fence *exclusive,
1554
				      dma_addr_t *pages_addr,
1555 1556
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1557
				      uint64_t flags,
1558
				      struct amdgpu_device *bo_adev,
1559
				      struct drm_mm_node *nodes,
1560
				      struct dma_fence **fence)
1561
{
1562
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1563
	uint64_t pfn, start = mapping->start;
1564 1565 1566 1567 1568 1569 1570 1571 1572 1573
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1574 1575 1576
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1577 1578 1579
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1580 1581 1582 1583 1584 1585
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1586 1587
	trace_amdgpu_vm_bo_update(mapping);

1588 1589 1590 1591 1592 1593
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1594
	}
1595

1596
	do {
1597
		dma_addr_t *dma_addr = NULL;
1598 1599
		uint64_t max_entries;
		uint64_t addr, last;
1600

1601 1602 1603
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1604
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1605 1606 1607 1608
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1609

1610
		if (pages_addr) {
1611 1612
			uint64_t count;

1613
			for (count = 1;
1614
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1615
			     ++count) {
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1628
				max_entries = count * AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1629 1630
			}

1631
		} else if (flags & AMDGPU_PTE_VALID) {
1632
			addr += bo_adev->vm_manager.vram_base_offset;
1633
			addr += pfn << PAGE_SHIFT;
1634 1635
		}

1636
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1637
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1638 1639 1640 1641 1642
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1643
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1644 1645 1646 1647
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1648
		start = last + 1;
1649

1650
	} while (unlikely(start != mapping->last + 1));
1651 1652 1653 1654

	return 0;
}

A
Alex Deucher 已提交
1655 1656 1657 1658 1659
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1660
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1661 1662
 *
 * Fill in the page table entries for @bo_va.
1663 1664 1665
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1666 1667 1668
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1669
			bool clear)
A
Alex Deucher 已提交
1670
{
1671 1672
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1673
	struct amdgpu_bo_va_mapping *mapping;
1674
	dma_addr_t *pages_addr = NULL;
1675
	struct ttm_mem_reg *mem;
1676
	struct drm_mm_node *nodes;
1677
	struct dma_fence *exclusive, **last_update;
1678
	uint64_t flags;
1679
	struct amdgpu_device *bo_adev = adev;
A
Alex Deucher 已提交
1680 1681
	int r;

1682
	if (clear || !bo) {
1683
		mem = NULL;
1684
		nodes = NULL;
1685 1686
		exclusive = NULL;
	} else {
1687 1688
		struct ttm_dma_tt *ttm;

1689
		mem = &bo->tbo.mem;
1690 1691
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1692
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1693
			pages_addr = ttm->dma_address;
1694
		}
1695
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1696 1697
	}

1698
	if (bo) {
1699
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1700 1701
		bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
	} else {
1702
		flags = 0x0;
1703
	}
A
Alex Deucher 已提交
1704

1705 1706 1707 1708 1709
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1710 1711
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1712
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1713

1714 1715
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1716
	}
1717 1718

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1719
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1720
					       mapping, flags, bo_adev, nodes,
1721
					       last_update);
A
Alex Deucher 已提交
1722 1723 1724 1725
		if (r)
			return r;
	}

1726 1727 1728
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
1729
		amdgpu_asic_flush_hdp(adev, NULL);
1730 1731
	}

1732 1733 1734 1735
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1736 1737 1738 1739
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		uint32_t mem_type = bo->tbo.mem.mem_type;

		if (!(bo->preferred_domains & amdgpu_mem_type_to_domain(mem_type)))
1740
			amdgpu_vm_bo_evicted(&bo_va->base);
1741
		else
1742
			amdgpu_vm_bo_idle(&bo_va->base);
1743
	} else {
1744
		amdgpu_vm_bo_done(&bo_va->base);
1745
	}
A
Alex Deucher 已提交
1746

1747 1748 1749 1750 1751 1752
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1753 1754
	}

A
Alex Deucher 已提交
1755 1756 1757
	return 0;
}

1758 1759
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1760 1761
 *
 * @adev: amdgpu_device pointer
1762 1763 1764 1765 1766 1767 1768
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1769
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1770
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1771 1772 1773
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1774
/**
1775
 * amdgpu_vm_prt_get - add a PRT user
1776 1777
 *
 * @adev: amdgpu_device pointer
1778 1779 1780
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1781
	if (!adev->gmc.gmc_funcs->set_prt)
1782 1783
		return;

1784 1785 1786 1787
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1788 1789
/**
 * amdgpu_vm_prt_put - drop a PRT user
1790 1791
 *
 * @adev: amdgpu_device pointer
1792 1793 1794
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1795
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1796 1797 1798
		amdgpu_vm_update_prt_state(adev);
}

1799
/**
1800
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1801 1802
 *
 * @fence: fence for the callback
1803
 * @_cb: the callback function
1804 1805 1806 1807 1808
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1809
	amdgpu_vm_prt_put(cb->adev);
1810 1811 1812
	kfree(cb);
}

1813 1814
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1815 1816 1817
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1818 1819 1820 1821
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1822
	struct amdgpu_prt_cb *cb;
1823

1824
	if (!adev->gmc.gmc_funcs->set_prt)
1825 1826 1827
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1828 1829 1830 1831 1832
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1833
		amdgpu_vm_prt_put(adev);
1834 1835 1836 1837 1838 1839 1840 1841
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1857 1858 1859 1860
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1861

1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1872
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1873 1874 1875
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1876

1877 1878 1879 1880 1881 1882 1883 1884 1885
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1886
	}
1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1898 1899
}

A
Alex Deucher 已提交
1900 1901 1902 1903 1904
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1905 1906
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1907 1908 1909
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
1910 1911 1912 1913
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
1914 1915
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1916 1917
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1918 1919
{
	struct amdgpu_bo_va_mapping *mapping;
1920
	uint64_t init_pte_value = 0;
1921
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1922 1923 1924 1925 1926 1927
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1928

1929 1930
		if (vm->pte_support_ats &&
		    mapping->start < AMDGPU_GMC_HOLE_START)
1931
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1932

1933
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1934
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
1935
						init_pte_value, 0, &f);
1936
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1937
		if (r) {
1938
			dma_fence_put(f);
A
Alex Deucher 已提交
1939
			return r;
1940
		}
1941
	}
A
Alex Deucher 已提交
1942

1943 1944 1945 1946 1947
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1948
	}
1949

A
Alex Deucher 已提交
1950 1951 1952 1953 1954
	return 0;

}

/**
1955
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1956 1957 1958 1959
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1960
 * Make sure all BOs which are moved are updated in the PTs.
1961 1962 1963
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
1964
 *
1965
 * PTs have to be reserved!
A
Alex Deucher 已提交
1966
 */
1967
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1968
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1969
{
1970
	struct amdgpu_bo_va *bo_va, *tmp;
1971
	struct reservation_object *resv;
1972
	bool clear;
1973
	int r;
A
Alex Deucher 已提交
1974

1975 1976 1977 1978 1979 1980
	list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
		/* Per VM BOs never need to bo cleared in the page tables */
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;
	}
1981

1982 1983 1984 1985 1986 1987
	spin_lock(&vm->invalidated_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
					 base.vm_status);
		resv = bo_va->base.bo->tbo.resv;
		spin_unlock(&vm->invalidated_lock);
1988 1989

		/* Try to reserve the BO to avoid clearing its ptes */
1990
		if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1991 1992 1993 1994
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
1995 1996

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
1997
		if (r)
A
Alex Deucher 已提交
1998 1999
			return r;

2000
		if (!clear)
2001
			reservation_object_unlock(resv);
2002
		spin_lock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2003
	}
2004
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2005

2006
	return 0;
A
Alex Deucher 已提交
2007 2008 2009 2010 2011 2012 2013 2014 2015
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2016
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2017
 * Add @bo to the list of bos associated with the vm
2018 2019 2020
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2034
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2035

A
Alex Deucher 已提交
2036
	bo_va->ref_count = 1;
2037 2038
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2039

2040 2041
	if (bo && amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) &&
	    (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM)) {
2042 2043 2044 2045 2046 2047 2048 2049
		bo_va->is_xgmi = true;
		mutex_lock(&adev->vm_manager.lock_pstate);
		/* Power up XGMI if it can be potentially used */
		if (++adev->vm_manager.xgmi_map_counter == 1)
			amdgpu_xgmi_set_pstate(adev, 1);
		mutex_unlock(&adev->vm_manager.lock_pstate);
	}

A
Alex Deucher 已提交
2050 2051 2052
	return bo_va;
}

2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2070
	mapping->bo_va = bo_va;
2071 2072 2073 2074 2075 2076
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2077 2078 2079
	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
	    !bo_va->base.moved) {
		list_move(&bo_va->base.vm_status, &vm->moved);
2080 2081 2082 2083
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2084 2085 2086 2087 2088 2089 2090
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2091
 * @size: BO size in bytes
A
Alex Deucher 已提交
2092 2093 2094
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2095 2096 2097
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2098
 *
2099
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2100 2101 2102 2103
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2104
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2105
{
2106
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2107 2108
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2109 2110
	uint64_t eaddr;

2111 2112
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2113
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2114 2115
		return -EINVAL;

A
Alex Deucher 已提交
2116
	/* make sure object fit at this offset */
2117
	eaddr = saddr + size - 1;
2118
	if (saddr >= eaddr ||
2119
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2120 2121 2122 2123 2124
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2125 2126
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2127 2128
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2129
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2130
			tmp->start, tmp->last + 1);
2131
		return -EINVAL;
A
Alex Deucher 已提交
2132 2133 2134
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2135 2136
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2137

2138 2139
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2140 2141 2142
	mapping->offset = offset;
	mapping->flags = flags;

2143
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2155
 * @size: BO size in bytes
2156 2157 2158 2159
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2160 2161 2162
 *
 * Returns:
 * 0 for success, error for failure.
2163 2164 2165 2166 2167 2168 2169 2170 2171
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2172
	struct amdgpu_bo *bo = bo_va->base.bo;
2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2184
	    (bo && offset + size > amdgpu_bo_size(bo)))
2185 2186 2187 2188 2189 2190 2191
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2192
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2193 2194 2195 2196 2197 2198 2199 2200
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2201 2202
	mapping->start = saddr;
	mapping->last = eaddr;
2203 2204 2205
	mapping->offset = offset;
	mapping->flags = flags;

2206
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2207

A
Alex Deucher 已提交
2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2219 2220 2221
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2222
 *
2223
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2224 2225 2226 2227 2228 2229
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2230
	struct amdgpu_vm *vm = bo_va->base.vm;
2231
	bool valid = true;
A
Alex Deucher 已提交
2232

2233
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2234

2235
	list_for_each_entry(mapping, &bo_va->valids, list) {
2236
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2237 2238 2239
			break;
	}

2240 2241 2242 2243
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2244
			if (mapping->start == saddr)
2245 2246 2247
				break;
		}

2248
		if (&mapping->list == &bo_va->invalids)
2249
			return -ENOENT;
A
Alex Deucher 已提交
2250
	}
2251

A
Alex Deucher 已提交
2252
	list_del(&mapping->list);
2253
	amdgpu_vm_it_remove(mapping, &vm->va);
2254
	mapping->bo_va = NULL;
2255
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2256

2257
	if (valid)
A
Alex Deucher 已提交
2258
		list_add(&mapping->list, &vm->freed);
2259
	else
2260 2261
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2262 2263 2264 2265

	return 0;
}

2266 2267 2268 2269 2270 2271 2272 2273 2274
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2275 2276 2277
 *
 * Returns:
 * 0 for success, error for failure.
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2295
	INIT_LIST_HEAD(&before->list);
2296 2297 2298 2299 2300 2301

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2302
	INIT_LIST_HEAD(&after->list);
2303 2304

	/* Now gather all removed mappings */
2305 2306
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2307
		/* Remember mapping split at the start */
2308 2309 2310
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2311 2312
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2313 2314
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2315 2316 2317
		}

		/* Remember mapping split at the end */
2318 2319 2320
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2321
			after->offset = tmp->offset;
2322
			after->offset += after->start - tmp->start;
2323
			after->flags = tmp->flags;
2324 2325
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2326 2327 2328 2329
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2330 2331

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2332 2333 2334 2335
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2336
		amdgpu_vm_it_remove(tmp, &vm->va);
2337 2338
		list_del(&tmp->list);

2339 2340 2341 2342
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2343

2344
		tmp->bo_va = NULL;
2345 2346 2347 2348
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2349 2350
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2351
		amdgpu_vm_it_insert(before, &vm->va);
2352 2353 2354 2355 2356 2357 2358
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2359
	if (!list_empty(&after->list)) {
2360
		amdgpu_vm_it_insert(after, &vm->va);
2361 2362 2363 2364 2365 2366 2367 2368 2369
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2370 2371 2372 2373
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2374
 * @addr: the address
2375 2376
 *
 * Find a mapping by it's address.
2377 2378 2379 2380
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2381 2382 2383 2384 2385 2386 2387
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
			if (READ_ONCE(bo->tbo.resv->lock.ctx) != ticket)
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2417 2418 2419 2420 2421 2422
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2423
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2424 2425 2426 2427 2428 2429 2430
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2431
	struct amdgpu_bo *bo = bo_va->base.bo;
2432
	struct amdgpu_vm *vm = bo_va->base.vm;
2433
	struct amdgpu_vm_bo_base **base;
A
Alex Deucher 已提交
2434

2435 2436 2437
	if (bo) {
		if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			vm->bulk_moveable = false;
2438

2439 2440 2441 2442 2443 2444 2445 2446 2447
		for (base = &bo_va->base.bo->vm_bo; *base;
		     base = &(*base)->next) {
			if (*base != &bo_va->base)
				continue;

			*base = bo_va->base.next;
			break;
		}
	}
A
Alex Deucher 已提交
2448

2449
	spin_lock(&vm->invalidated_lock);
2450
	list_del(&bo_va->base.vm_status);
2451
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2452

2453
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2454
		list_del(&mapping->list);
2455
		amdgpu_vm_it_remove(mapping, &vm->va);
2456
		mapping->bo_va = NULL;
2457
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2458 2459 2460 2461
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2462
		amdgpu_vm_it_remove(mapping, &vm->va);
2463 2464
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2465
	}
2466

2467
	dma_fence_put(bo_va->last_pt_update);
2468 2469 2470 2471 2472 2473 2474 2475

	if (bo && bo_va->is_xgmi) {
		mutex_lock(&adev->vm_manager.lock_pstate);
		if (--adev->vm_manager.xgmi_map_counter == 0)
			amdgpu_xgmi_set_pstate(adev, 0);
		mutex_unlock(&adev->vm_manager.lock_pstate);
	}

A
Alex Deucher 已提交
2476 2477 2478 2479 2480 2481 2482 2483
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2484
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2485
 *
2486
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2487 2488
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2489
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2490
{
2491 2492
	struct amdgpu_vm_bo_base *bo_base;

2493 2494 2495 2496
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2497
	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2498 2499 2500
		struct amdgpu_vm *vm = bo_base->vm;

		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2501
			amdgpu_vm_bo_evicted(bo_base);
2502 2503 2504
			continue;
		}

2505
		if (bo_base->moved)
2506
			continue;
2507
		bo_base->moved = true;
2508

2509 2510 2511 2512 2513 2514
		if (bo->tbo.type == ttm_bo_type_kernel)
			amdgpu_vm_bo_relocated(bo_base);
		else if (bo->tbo.resv == vm->root.base.bo->tbo.resv)
			amdgpu_vm_bo_moved(bo_base);
		else
			amdgpu_vm_bo_invalidated(bo_base);
A
Alex Deucher 已提交
2515 2516 2517
	}
}

2518 2519 2520 2521 2522 2523 2524 2525
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2539 2540
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2541 2542
 *
 * @adev: amdgpu_device pointer
2543
 * @min_vm_size: the minimum vm size in GB if it's set auto
2544 2545 2546 2547
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2548
 */
2549
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2550 2551
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2552
{
2553 2554
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2555 2556 2557
	uint64_t tmp;

	/* adjust vm size first */
2558
	if (amdgpu_vm_size != -1) {
2559
		vm_size = amdgpu_vm_size;
2560 2561 2562 2563 2564
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2589
	}
2590 2591

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2592 2593

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2594 2595
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2596 2597
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2611
	/* block size depends on vm size and hw setup*/
2612
	if (amdgpu_vm_block_size != -1)
2613
		adev->vm_manager.block_size =
2614 2615 2616 2617 2618
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2619
	else
2620
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2621

2622 2623 2624 2625
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2626

2627 2628 2629
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2630
		 adev->vm_manager.fragment_size);
2631 2632
}

2633 2634 2635 2636 2637 2638 2639
/**
 * amdgpu_vm_wait_idle - wait for the VM to become idle
 *
 * @vm: VM object to wait for
 * @timeout: timeout to wait for VM to become idle
 */
long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2640
{
2641 2642
	return reservation_object_wait_timeout_rcu(vm->root.base.bo->tbo.resv,
						   true, true, timeout);
2643 2644
}

A
Alex Deucher 已提交
2645 2646 2647 2648 2649
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2650
 * @vm_context: Indicates if it GFX or Compute context
2651
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2652
 *
2653
 * Init @vm fields.
2654 2655 2656
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2657
 */
2658
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2659
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2660
{
2661
	struct amdgpu_bo_param bp;
2662
	struct amdgpu_bo *root;
2663
	int r, i;
A
Alex Deucher 已提交
2664

2665
	vm->va = RB_ROOT_CACHED;
2666 2667
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2668
	INIT_LIST_HEAD(&vm->evicted);
2669
	INIT_LIST_HEAD(&vm->relocated);
2670
	INIT_LIST_HEAD(&vm->moved);
2671
	INIT_LIST_HEAD(&vm->idle);
2672 2673
	INIT_LIST_HEAD(&vm->invalidated);
	spin_lock_init(&vm->invalidated_lock);
A
Alex Deucher 已提交
2674
	INIT_LIST_HEAD(&vm->freed);
2675

2676
	/* create scheduler entity for page table updates */
2677 2678
	r = drm_sched_entity_init(&vm->entity, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2679
	if (r)
2680
		return r;
2681

Y
Yong Zhao 已提交
2682 2683 2684
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2685 2686
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2687

2688
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2689
			vm->pte_support_ats = true;
2690
	} else {
2691 2692
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2693
	}
2694 2695
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2696
	WARN_ONCE((vm->use_cpu_for_update && !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2697
		  "CPU update of VM recommended only for large BAR system\n");
2698 2699 2700 2701 2702

	if (vm->use_cpu_for_update)
		vm->update_funcs = &amdgpu_vm_cpu_funcs;
	else
		vm->update_funcs = &amdgpu_vm_sdma_funcs;
2703
	vm->last_update = NULL;
2704

2705
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, &bp);
2706 2707
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
2708
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2709
	if (r)
2710 2711
		goto error_free_sched_entity;

2712
	r = amdgpu_bo_reserve(root, true);
2713 2714 2715
	if (r)
		goto error_free_root;

2716 2717 2718 2719
	r = reservation_object_reserve_shared(root->tbo.resv, 1);
	if (r)
		goto error_unreserve;

2720 2721
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);

2722
	r = amdgpu_vm_clear_bo(adev, vm, root);
2723 2724 2725
	if (r)
		goto error_unreserve;

2726
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2727

2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2739 2740
	}

2741
	INIT_KFIFO(vm->faults);
A
Alex Deucher 已提交
2742 2743

	return 0;
2744

2745 2746 2747
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2748
error_free_root:
2749 2750 2751
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2752 2753

error_free_sched_entity:
2754
	drm_sched_entity_destroy(&vm->entity);
2755 2756

	return r;
A
Alex Deucher 已提交
2757 2758
}

2759 2760 2761
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2762 2763 2764
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2765 2766 2767 2768 2769 2770 2771 2772 2773
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
2774
 * setting.
2775
 *
2776 2777
 * Returns:
 * 0 for success, -errno for errors.
2778
 */
2779
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm, unsigned int pasid)
2780
{
2781
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2782 2783 2784 2785 2786 2787 2788 2789 2790
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
	if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
		r = -EINVAL;
2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804
		goto unreserve_bo;
	}

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
2805 2806 2807 2808 2809 2810
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
2811 2812
		vm->pte_support_ats = pte_support_ats;
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo);
2813
		if (r)
2814
			goto free_idr;
2815 2816 2817 2818 2819 2820 2821
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2822
	WARN_ONCE((vm->use_cpu_for_update && !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2823 2824 2825 2826 2827 2828 2829 2830 2831
		  "CPU update of VM recommended only for large BAR system\n");

	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

2832 2833 2834 2835
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
2836 2837 2838
		vm->pasid = 0;
	}

2839 2840 2841
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854 2855
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
2856 2857 2858 2859
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

A
Alex Deucher 已提交
2880 2881 2882 2883 2884 2885
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2886
 * Tear down @vm.
A
Alex Deucher 已提交
2887 2888 2889 2890 2891
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2892
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2893 2894
	struct amdgpu_bo *root;
	int i, r;
A
Alex Deucher 已提交
2895

2896 2897
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2898 2899 2900 2901 2902 2903 2904 2905
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2906
	drm_sched_entity_destroy(&vm->entity);
2907

2908
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2909 2910
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2911 2912
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
C
Christian König 已提交
2913 2914 2915
		/* Don't remove the mapping here, we don't want to trigger a
		 * rebalance and the tree is about to be destroyed anyway.
		 */
A
Alex Deucher 已提交
2916 2917 2918 2919
		list_del(&mapping->list);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2920
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2921
			amdgpu_vm_prt_fini(adev, vm);
2922
			prt_fini_needed = false;
2923
		}
2924

A
Alex Deucher 已提交
2925
		list_del(&mapping->list);
2926
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2927 2928
	}

2929 2930 2931 2932 2933
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
2934
		amdgpu_vm_free_pts(adev, vm, NULL);
2935 2936 2937
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2938
	WARN_ON(vm->root.base.bo);
2939
	dma_fence_put(vm->last_update);
2940
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2941
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
2942
}
2943

2944 2945 2946 2947 2948 2949 2950 2951 2952
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2953
	unsigned i;
2954

2955
	amdgpu_vmid_mgr_init(adev);
2956

2957 2958
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2959 2960 2961
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2962
	spin_lock_init(&adev->vm_manager.prt_lock);
2963
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2964 2965 2966 2967 2968 2969

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
2970
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
2971 2972 2973 2974 2975 2976 2977 2978 2979 2980
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2981 2982
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2983 2984 2985

	adev->vm_manager.xgmi_map_counter = 0;
	mutex_init(&adev->vm_manager.lock_pstate);
2986 2987
}

2988 2989 2990 2991 2992 2993 2994 2995 2996
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2997 2998 2999
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3000
	amdgpu_vmid_mgr_fini(adev);
3001
}
C
Chunming Zhou 已提交
3002

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3013 3014 3015
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3016 3017 3018
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3019 3020 3021

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3022
		/* current, we only have requirement to reserve vmid from gfxhub */
3023
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
3024 3025 3026
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3027
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3028
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
3029 3030 3031 3032 3033 3034 3035
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3036 3037 3038 3039

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
3040
 * @adev: drm device pointer
3041 3042 3043 3044 3045 3046 3047
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;
3048
	unsigned long flags;
3049

3050
	spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3051 3052 3053 3054 3055

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

3056
	spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
	if (!vm->task_info.pid) {
		vm->task_info.pid = current->pid;
		get_task_comm(vm->task_info.task_name, current);

		if (current->group_leader->mm == current->mm) {
			vm->task_info.tgid = current->group_leader->pid;
			get_task_comm(vm->task_info.process_name, current->group_leader);
		}
	}
}