amdgpu_vm.c 75.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
A
Alex Deucher 已提交
31 32 33 34 35
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
/*
 * PASID manager
 *
 * PASIDs are global address space identifiers that can be shared
 * between the GPU, an IOMMU and the driver. VMs on different devices
 * may use the same PASID if they share the same address
 * space. Therefore PASIDs are allocated using a global IDA. VMs are
 * looked up from the PASID per amdgpu_device.
 */
static DEFINE_IDA(amdgpu_vm_pasid_ida);

/**
 * amdgpu_vm_alloc_pasid - Allocate a PASID
 * @bits: Maximum width of the PASID in bits, must be at least 1
 *
 * Allocates a PASID of the given width while keeping smaller PASIDs
 * available if possible.
 *
 * Returns a positive integer on success. Returns %-EINVAL if bits==0.
 * Returns %-ENOSPC if no PASID was available. Returns %-ENOMEM on
 * memory allocation failure.
 */
int amdgpu_vm_alloc_pasid(unsigned int bits)
{
	int pasid = -EINVAL;

	for (bits = min(bits, 31U); bits > 0; bits--) {
		pasid = ida_simple_get(&amdgpu_vm_pasid_ida,
				       1U << (bits - 1), 1U << bits,
				       GFP_KERNEL);
		if (pasid != -ENOSPC)
			break;
	}

	return pasid;
}

/**
 * amdgpu_vm_free_pasid - Free a PASID
 * @pasid: PASID to free
 */
void amdgpu_vm_free_pasid(unsigned int pasid)
{
	ida_simple_remove(&amdgpu_vm_pasid_ida, pasid);
}

A
Alex Deucher 已提交
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101
/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

102 103 104 105 106 107 108 109 110
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

111 112 113
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
114
struct amdgpu_pte_update_params {
115 116
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
117 118
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
119 120 121 122
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
123 124 125
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
126
		     uint64_t flags);
127 128 129 130 131 132
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
133 134
};

135 136 137 138 139 140
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
 *
 * Returns the number of bits the pfn needs to be right shifted for a level.
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
	if (level != adev->vm_manager.num_level)
		return 9 * (adev->vm_manager.num_level - level - 1) +
			adev->vm_manager.block_size;
	else
		/* For the page tables on the leaves */
		return 0;
}

A
Alex Deucher 已提交
159
/**
160
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
161 162 163
 *
 * @adev: amdgpu_device pointer
 *
164
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
165
 */
166 167
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
168
{
169 170
	unsigned shift = amdgpu_vm_level_shift(adev, 0);

171 172
	if (level == 0)
		/* For the root directory */
173 174 175 176 177
		return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
	else if (level != adev->vm_manager.num_level)
		/* Everything in between */
		return 512;
	else
178
		/* For the page tables on the leaves */
179
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
180 181 182
}

/**
183
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
184 185 186
 *
 * @adev: amdgpu_device pointer
 *
187
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
188
 */
189
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
190
{
191
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
192 193 194
}

/**
195
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
196 197
 *
 * @vm: vm providing the BOs
198
 * @validated: head of validation list
199
 * @entry: entry to add
A
Alex Deucher 已提交
200 201
 *
 * Add the page directory to the list of BOs to
202
 * validate for command submission.
A
Alex Deucher 已提交
203
 */
204 205 206
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
207
{
208
	entry->robj = vm->root.base.bo;
209
	entry->priority = 0;
210
	entry->tv.bo = &entry->robj->tbo;
211
	entry->tv.shared = true;
212
	entry->user_pages = NULL;
213 214
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
215

216
/**
217
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
218
 *
219
 * @adev: amdgpu device pointer
220
 * @vm: vm providing the BOs
221 222 223 224 225
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
226 227 228
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
229
{
230
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
231 232
	int r;

233 234 235 236
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->evicted)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;
237

238 239 240 241
		bo_base = list_first_entry(&vm->evicted,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);
242

243 244 245 246 247 248
		bo = bo_base->bo;
		BUG_ON(!bo);
		if (bo->parent) {
			r = validate(param, bo);
			if (r)
				return r;
249

250 251 252 253 254 255
			spin_lock(&glob->lru_lock);
			ttm_bo_move_to_lru_tail(&bo->tbo);
			if (bo->shadow)
				ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
			spin_unlock(&glob->lru_lock);
		}
256

257 258
		if (bo->tbo.type == ttm_bo_type_kernel &&
		    vm->use_cpu_for_update) {
259 260 261 262
			r = amdgpu_bo_kmap(bo, NULL);
			if (r)
				return r;
		}
263

264
		spin_lock(&vm->status_lock);
265 266 267 268
		if (bo->tbo.type != ttm_bo_type_kernel)
			list_move(&bo_base->vm_status, &vm->moved);
		else
			list_move(&bo_base->vm_status, &vm->relocated);
269
	}
270
	spin_unlock(&vm->status_lock);
271

272
	return 0;
273 274
}

275
/**
276
 * amdgpu_vm_ready - check VM is ready for updates
277
 *
278
 * @vm: VM to check
A
Alex Deucher 已提交
279
 *
280
 * Check if all VM PDs/PTs are ready for updates
A
Alex Deucher 已提交
281
 */
282
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
283
{
284
	bool ready;
A
Alex Deucher 已提交
285

286 287 288
	spin_lock(&vm->status_lock);
	ready = list_empty(&vm->evicted);
	spin_unlock(&vm->status_lock);
289

290
	return ready;
291 292 293
}

/**
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
309
	unsigned shift = amdgpu_vm_level_shift(adev, level);
310 311
	unsigned pt_idx, from, to;
	int r;
312
	u64 flags;
Y
Yong Zhao 已提交
313
	uint64_t init_value = 0;
314 315 316 317

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

M
Michal Hocko 已提交
318 319 320
		parent->entries = kvmalloc_array(num_entries,
						   sizeof(struct amdgpu_vm_pt),
						   GFP_KERNEL | __GFP_ZERO);
321 322 323 324 325
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

326 327 328 329 330
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
331 332 333 334 335

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
336 337
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
338

339 340 341 342 343 344 345 346
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

Y
Yong Zhao 已提交
347
	if (vm->pte_support_ats) {
348
		init_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
349 350
		if (level != adev->vm_manager.num_level - 1)
			init_value |= AMDGPU_PDE_PTE;
351

Y
Yong Zhao 已提交
352 353
	}

354 355
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
356
		struct reservation_object *resv = vm->root.base.bo->tbo.resv;
357 358 359
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

360
		if (!entry->base.bo) {
361 362 363 364
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
365
					     flags,
Y
Yong Zhao 已提交
366
					     NULL, resv, init_value, &pt);
367 368 369
			if (r)
				return r;

370 371 372 373 374 375 376 377
			if (vm->use_cpu_for_update) {
				r = amdgpu_bo_kmap(pt, NULL);
				if (r) {
					amdgpu_bo_unref(&pt);
					return r;
				}
			}

378 379 380
			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
381
			pt->parent = amdgpu_bo_ref(parent->base.bo);
382

383 384 385
			entry->base.vm = vm;
			entry->base.bo = pt;
			list_add_tail(&entry->base.bo_list, &pt->va);
386 387 388
			spin_lock(&vm->status_lock);
			list_add(&entry->base.vm_status, &vm->relocated);
			spin_unlock(&vm->status_lock);
389 390 391 392
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
393 394 395 396 397
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
398 399 400 401 402 403 404 405
			if (r)
				return r;
		}
	}

	return 0;
}

406 407 408 409 410 411 412 413 414 415 416 417 418 419
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
420
	uint64_t last_pfn;
421 422 423 424 425 426 427 428 429
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
430
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
431 432 433 434 435 436 437
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

438
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
439 440
}

441 442 443 444 445 446 447 448 449 450
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
451 452
{
	return id->current_gpu_reset_count !=
453
		atomic_read(&adev->gpu_reset_counter);
454 455
}

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
476
	bool needs_flush = vm->use_cpu_for_update;
477 478 479 480 481 482 483 484 485 486 487 488 489 490

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
491
			r = amdgpu_sync_fence(adev, sync, tmp, false);
492 493 494 495 496 497 498
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
499
	r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
521 522 523 524
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
525 526
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
527
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
528
 *
529
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
530
 */
531
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
532
		      struct amdgpu_sync *sync, struct dma_fence *fence,
533
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
534 535
{
	struct amdgpu_device *adev = ring->adev;
536
	unsigned vmhub = ring->funcs->vmhub;
537
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
538
	uint64_t fence_context = adev->fence_context + ring->idx;
539
	struct dma_fence *updates = sync->last_vm_update;
540
	struct amdgpu_vm_id *id, *idle;
541
	struct dma_fence **fences;
542 543 544
	unsigned i;
	int r = 0;

545 546 547 548 549 550
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
551
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
552 553
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
554
		return -ENOMEM;
555
	}
556
	/* Check if we have an idle VMID */
557
	i = 0;
558
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
559 560
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
561
			break;
562
		++i;
563 564
	}

565
	/* If we can't find a idle VMID to use, wait till one becomes available */
566
	if (&idle->list == &id_mgr->ids_lru) {
567 568
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
569
		struct dma_fence_array *array;
570 571 572
		unsigned j;

		for (j = 0; j < i; ++j)
573
			dma_fence_get(fences[j]);
574

575
		array = dma_fence_array_create(i, fences, fence_context,
576 577 578
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
579
				dma_fence_put(fences[j]);
580 581 582 583 584 585
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


586
		r = amdgpu_sync_fence(ring->adev, sync, &array->base, false);
587
		dma_fence_put(&array->base);
588 589 590
		if (r)
			goto error;

591
		mutex_unlock(&id_mgr->lock);
592 593 594 595 596
		return 0;

	}
	kfree(fences);

597
	job->vm_needs_flush = vm->use_cpu_for_update;
598
	/* Check if we can use a VMID already assigned to this VM */
599
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
600
		struct dma_fence *flushed;
601
		bool needs_flush = vm->use_cpu_for_update;
602 603

		/* Check all the prerequisites to using this VMID */
604
		if (amdgpu_vm_had_gpu_reset(adev, id))
605
			continue;
606 607 608 609

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

610
		if (job->vm_pd_addr != id->pd_gpu_addr)
611 612
			continue;

613 614 615 616
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
617 618

		flushed  = id->flushed_updates;
619 620 621 622 623
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
624 625
			continue;

626 627 628
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
629
		r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
630 631
		if (r)
			goto error;
632

633 634 635 636
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
637

638 639 640 641
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
642

643
	};
644

645 646
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
647

648
	/* Remember this submission as user of the VMID */
649
	r = amdgpu_sync_fence(ring->adev, &id->active, fence, false);
650 651
	if (r)
		goto error;
652

653
	id->pd_gpu_addr = job->vm_pd_addr;
654 655
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
656
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
657

658 659 660 661 662 663 664 665
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

666
	job->vm_id = id - id_mgr->ids;
667
	trace_amdgpu_vm_grab_id(vm, ring, job);
668 669

error:
670
	mutex_unlock(&id_mgr->lock);
671
	return r;
A
Alex Deucher 已提交
672 673
}

674 675 676 677 678 679 680 681 682 683 684
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
685
		atomic_dec(&id_mgr->reserved_vmid_num);
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
702 703 704 705 706 707 708
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
709 710 711 712 713 714 715 716 717 718 719 720
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

721 722 723 724 725 726
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
727
{
728
	const struct amdgpu_ip_block *ip_block;
729 730 731
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
732

733
	has_compute_vm_bug = false;
734 735

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
736 737 738 739 740 741 742 743 744
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
745

746 747 748 749 750
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
751
		else
752
			ring->has_compute_vm_bug = false;
753 754 755
	}
}

756 757
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
758
{
759 760 761 762 763
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
764
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
765 766 767 768 769 770 771 772 773 774 775

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
776

777 778
	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
A
Alex Xie 已提交
779

780
	return vm_flush_needed || gds_switch_needed;
781 782
}

783 784 785
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
A
Alex Xie 已提交
786 787
}

A
Alex Deucher 已提交
788 789 790 791
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
792
 * @vm_id: vmid number to use
793
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
794
 *
795
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
796
 */
M
Monk Liu 已提交
797
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
A
Alex Deucher 已提交
798
{
799
	struct amdgpu_device *adev = ring->adev;
800 801 802
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
803
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
804 805 806 807 808 809
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
810
	bool vm_flush_needed = job->vm_needs_flush;
811
	unsigned patch_offset = 0;
812
	int r;
813

814 815 816 817
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
818

M
Monk Liu 已提交
819
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
820
		return 0;
821

822 823
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
824

M
Monk Liu 已提交
825 826 827
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

828
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
829
		struct dma_fence *fence;
830

831 832
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
833

834 835 836
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
837

838
		mutex_lock(&id_mgr->lock);
839 840
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
841
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
842
		mutex_unlock(&id_mgr->lock);
843
	}
844

845
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
865
	}
866
	return 0;
867 868 869 870 871 872 873 874 875 876
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
877 878
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
879
{
880 881
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
882

883
	atomic64_set(&id->owner, 0);
884 885 886 887 888 889
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
890 891
}

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
912 913 914 915 916 917
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
918
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
919 920 921 922 923 924 925 926 927 928
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

929 930
	list_for_each_entry(bo_va, &bo->va, base.bo_list) {
		if (bo_va->base.vm == vm) {
A
Alex Deucher 已提交
931 932 933 934 935 936 937
			return bo_va;
		}
	}
	return NULL;
}

/**
938
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
939
 *
940
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
941 942 943 944 945 946 947 948 949
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
950 951 952
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
953
				  uint64_t flags)
A
Alex Deucher 已提交
954
{
955
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
956

957
	if (count < 3) {
958 959
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
960 961

	} else {
962
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
963 964 965 966
				      count, incr, flags);
	}
}

967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
982
				   uint64_t flags)
983
{
984
	uint64_t src = (params->src + (addr >> 12) * 8);
985

986 987 988 989

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
990 991
}

A
Alex Deucher 已提交
992
/**
993
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
994
 *
995
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
996 997 998
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
999
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
1000
 */
1001
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1002 1003 1004
{
	uint64_t result;

1005 1006
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1007

1008 1009
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1010

1011
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1012 1013 1014 1015

	return result;
}

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
1034
	uint64_t value;
1035

1036 1037
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);

1038
	for (i = 0; i < count; i++) {
1039 1040 1041
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
1042
		amdgpu_gart_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
1043
					i, value, flags);
1044 1045 1046 1047
		addr += incr;
	}
}

1048 1049
static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			     void *owner)
1050 1051 1052 1053 1054
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
1055
	amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
1056 1057 1058 1059 1060 1061
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1062
/*
1063
 * amdgpu_vm_update_level - update a single level in the hierarchy
1064 1065 1066
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1067
 * @parent: parent directory
1068
 *
1069
 * Makes sure all entries in @parent are up to date.
1070 1071
 * Returns 0 for success, error for failure.
 */
1072 1073 1074 1075
static int amdgpu_vm_update_pde(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				struct amdgpu_vm_pt *parent,
				struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1076
{
1077 1078
	struct amdgpu_pte_update_params params;
	struct amdgpu_bo *bo = entry->base.bo;
1079
	struct amdgpu_bo *shadow;
1080 1081
	struct amdgpu_ring *ring = NULL;
	uint64_t pd_addr, shadow_addr = 0;
1082
	struct amdgpu_job *job;
1083
	struct dma_fence *fence = NULL;
1084 1085
	unsigned ndw = 0;
	uint64_t pde, pt;
C
Chunming Zhou 已提交
1086

A
Alex Deucher 已提交
1087 1088
	int r;

1089 1090
	if (!parent->entries)
		return 0;
1091

1092 1093
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1094
	shadow = parent->base.bo->shadow;
A
Alex Deucher 已提交
1095

1096
	if (vm->use_cpu_for_update) {
1097
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1098
		r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
1099
		if (unlikely(r))
1100
			return r;
1101

1102 1103 1104 1105
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1106

1107
		/* should be sufficient for two commands plus padding, etc. */
1108
		ndw = 64;
1109

1110
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1111
		if (shadow)
1112
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
1113
		else
1114 1115 1116
			shadow_addr = 0;

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1117 1118 1119
		if (r)
			return r;

1120 1121 1122
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1123

1124 1125 1126
	spin_lock(&vm->status_lock);
	list_del_init(&entry->base.vm_status);
	spin_unlock(&vm->status_lock);
A
Alex Deucher 已提交
1127

1128 1129 1130 1131 1132 1133 1134 1135 1136
	pt = amdgpu_bo_gpu_offset(bo);
	pt = amdgpu_gart_get_vm_pde(adev, pt);
	/* Don't update huge pages here */
	if (entry->addr & AMDGPU_PDE_PTE ||
	    entry->addr == (pt | AMDGPU_PTE_VALID)) {
		if (!vm->use_cpu_for_update)
			amdgpu_job_free(job);
		return 0;
	}
A
Alex Deucher 已提交
1137

1138
	entry->addr = pt | AMDGPU_PTE_VALID;
A
Alex Deucher 已提交
1139

1140 1141 1142
	if (shadow) {
		pde = shadow_addr + (entry - parent->entries) * 8;
		params.func(&params, pde, pt, 1, 0, AMDGPU_PTE_VALID);
1143
	}
A
Alex Deucher 已提交
1144

1145 1146 1147
	pde = pd_addr + (entry - parent->entries) * 8;
	params.func(&params, pde, pt, 1, 0, AMDGPU_PTE_VALID);

1148 1149 1150 1151 1152
	if (!vm->use_cpu_for_update) {
		if (params.ib->length_dw == 0) {
			amdgpu_job_free(job);
		} else {
			amdgpu_ring_pad_ib(ring, params.ib);
1153 1154
			amdgpu_sync_resv(adev, &job->sync,
					 parent->base.bo->tbo.resv,
1155
					 AMDGPU_FENCE_OWNER_VM, false);
1156 1157 1158
			if (shadow)
				amdgpu_sync_resv(adev, &job->sync,
						 shadow->tbo.resv,
1159
						 AMDGPU_FENCE_OWNER_VM, false);
1160 1161 1162 1163 1164 1165

			WARN_ON(params.ib->length_dw > ndw);
			r = amdgpu_job_submit(job, ring, &vm->entity,
					AMDGPU_FENCE_OWNER_VM, &fence);
			if (r)
				goto error_free;
1166

1167
			amdgpu_bo_fence(parent->base.bo, fence, true);
1168 1169
			dma_fence_put(vm->last_update);
			vm->last_update = fence;
1170
		}
1171
	}
A
Alex Deucher 已提交
1172 1173

	return 0;
C
Chunming Zhou 已提交
1174 1175

error_free:
1176
	amdgpu_job_free(job);
1177
	return r;
A
Alex Deucher 已提交
1178 1179
}

1180 1181 1182 1183 1184 1185 1186
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
1187 1188
static void amdgpu_vm_invalidate_level(struct amdgpu_vm *vm,
				       struct amdgpu_vm_pt *parent)
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

1199
		if (!entry->base.bo)
1200 1201 1202
			continue;

		entry->addr = ~0ULL;
1203
		spin_lock(&vm->status_lock);
1204 1205
		if (list_empty(&entry->base.vm_status))
			list_add(&entry->base.vm_status, &vm->relocated);
1206 1207
		spin_unlock(&vm->status_lock);
		amdgpu_vm_invalidate_level(vm, entry);
1208 1209 1210
	}
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1223
	int r = 0;
1224

1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->relocated)) {
		struct amdgpu_vm_bo_base *bo_base;
		struct amdgpu_bo *bo;

		bo_base = list_first_entry(&vm->relocated,
					   struct amdgpu_vm_bo_base,
					   vm_status);
		spin_unlock(&vm->status_lock);

		bo = bo_base->bo->parent;
		if (bo) {
			struct amdgpu_vm_bo_base *parent;
1238
			struct amdgpu_vm_pt *pt, *entry;
1239 1240 1241 1242 1243

			parent = list_first_entry(&bo->va,
						  struct amdgpu_vm_bo_base,
						  bo_list);
			pt = container_of(parent, struct amdgpu_vm_pt, base);
1244 1245
			entry = container_of(bo_base, struct amdgpu_vm_pt,
					     base);
1246

1247
			r = amdgpu_vm_update_pde(adev, vm, pt, entry);
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
			if (r) {
				amdgpu_vm_invalidate_level(vm, &vm->root);
				return r;
			}
			spin_lock(&vm->status_lock);
		} else {
			spin_lock(&vm->status_lock);
			list_del_init(&bo_base->vm_status);
		}
	}
	spin_unlock(&vm->status_lock);
1259

1260 1261 1262 1263 1264 1265
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
	}

1266
	return r;
1267 1268
}

1269
/**
1270
 * amdgpu_vm_find_entry - find the entry for an address
1271 1272 1273
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
1274 1275
 * @entry: resulting entry or NULL
 * @parent: parent entry
1276
 *
1277
 * Find the vm_pt entry and it's parent for the given address.
1278
 */
1279 1280 1281
void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
			 struct amdgpu_vm_pt **entry,
			 struct amdgpu_vm_pt **parent)
1282
{
1283
	unsigned level = 0;
1284

1285 1286 1287
	*parent = NULL;
	*entry = &p->vm->root;
	while ((*entry)->entries) {
1288 1289
		unsigned idx = addr >> amdgpu_vm_level_shift(p->adev, level++);

1290
		idx %= amdgpu_bo_size((*entry)->base.bo) / 8;
1291 1292
		*parent = *entry;
		*entry = &(*entry)->entries[idx];
1293 1294
	}

1295
	if (level != p->adev->vm_manager.num_level)
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
		*entry = NULL;
}

/**
 * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
 *
 * @p: see amdgpu_pte_update_params definition
 * @entry: vm_pt entry to check
 * @parent: parent entry
 * @nptes: number of PTEs updated with this operation
 * @dst: destination address where the PTEs should point to
 * @flags: access flags fro the PTEs
 *
 * Check if we can update the PD with a huge page.
 */
1311 1312 1313 1314 1315
static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
					struct amdgpu_vm_pt *entry,
					struct amdgpu_vm_pt *parent,
					unsigned nptes, uint64_t dst,
					uint64_t flags)
1316 1317 1318 1319 1320 1321 1322
{
	bool use_cpu_update = (p->func == amdgpu_vm_cpu_set_ptes);
	uint64_t pd_addr, pde;

	/* In the case of a mixed PT the PDE must point to it*/
	if (p->adev->asic_type < CHIP_VEGA10 ||
	    nptes != AMDGPU_VM_PTE_COUNT(p->adev) ||
1323
	    p->src ||
1324 1325
	    !(flags & AMDGPU_PTE_VALID)) {

1326
		dst = amdgpu_bo_gpu_offset(entry->base.bo);
1327 1328 1329
		dst = amdgpu_gart_get_vm_pde(p->adev, dst);
		flags = AMDGPU_PTE_VALID;
	} else {
1330
		/* Set the huge page flag to stop scanning at this PDE */
1331 1332 1333
		flags |= AMDGPU_PDE_PTE;
	}

1334
	if (entry->addr == (dst | flags))
1335
		return;
1336

1337
	entry->addr = (dst | flags);
1338 1339

	if (use_cpu_update) {
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
		/* In case a huge page is replaced with a system
		 * memory mapping, p->pages_addr != NULL and
		 * amdgpu_vm_cpu_set_ptes would try to translate dst
		 * through amdgpu_vm_map_gart. But dst is already a
		 * GPU address (of the page table). Disable
		 * amdgpu_vm_map_gart temporarily.
		 */
		dma_addr_t *tmp;

		tmp = p->pages_addr;
		p->pages_addr = NULL;

1352
		pd_addr = (unsigned long)amdgpu_bo_kptr(parent->base.bo);
1353 1354
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_cpu_set_ptes(p, pde, dst, 1, 0, flags);
1355 1356

		p->pages_addr = tmp;
1357
	} else {
1358 1359
		if (parent->base.bo->shadow) {
			pd_addr = amdgpu_bo_gpu_offset(parent->base.bo->shadow);
1360 1361 1362
			pde = pd_addr + (entry - parent->entries) * 8;
			amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
		}
1363
		pd_addr = amdgpu_bo_gpu_offset(parent->base.bo);
1364 1365 1366
		pde = pd_addr + (entry - parent->entries) * 8;
		amdgpu_vm_do_set_ptes(p, pde, dst, 1, 0, flags);
	}
1367 1368
}

A
Alex Deucher 已提交
1369 1370 1371
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1372
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1373 1374 1375
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1376
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1377 1378
 * @flags: mapping flags
 *
1379
 * Update the page tables in the range @start - @end.
1380
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1381
 */
1382
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1383
				  uint64_t start, uint64_t end,
1384
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1385
{
1386 1387
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1388

1389
	uint64_t addr, pe_start;
1390
	struct amdgpu_bo *pt;
1391
	unsigned nptes;
1392
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
A
Alex Deucher 已提交
1393 1394

	/* walk over the address space and update the page tables */
1395 1396 1397 1398 1399 1400 1401
	for (addr = start; addr < end; addr += nptes,
	     dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
		struct amdgpu_vm_pt *entry, *parent;

		amdgpu_vm_get_entry(params, addr, &entry, &parent);
		if (!entry)
			return -ENOENT;
1402

A
Alex Deucher 已提交
1403 1404 1405
		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1406
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1407

1408 1409
		amdgpu_vm_handle_huge_pages(params, entry, parent,
					    nptes, dst, flags);
1410 1411
		/* We don't need to update PTEs for huge pages */
		if (entry->addr & AMDGPU_PDE_PTE)
1412 1413
			continue;

1414
		pt = entry->base.bo;
1415
		if (use_cpu_update) {
1416
			pe_start = (unsigned long)amdgpu_bo_kptr(pt);
1417 1418 1419 1420 1421 1422 1423
		} else {
			if (pt->shadow) {
				pe_start = amdgpu_bo_gpu_offset(pt->shadow);
				pe_start += (addr & mask) * 8;
				params->func(params, pe_start, dst, nptes,
					     AMDGPU_GPU_PAGE_SIZE, flags);
			}
1424
			pe_start = amdgpu_bo_gpu_offset(pt);
1425
		}
A
Alex Deucher 已提交
1426

1427 1428 1429
		pe_start += (addr & mask) * 8;
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1430 1431
	}

1432
	return 0;
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1444
 * Returns 0 for success, -EINVAL for failure.
1445
 */
1446
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1447
				uint64_t start, uint64_t end,
1448
				uint64_t dst, uint64_t flags)
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */
1468 1469
	unsigned max_frag = params->adev->vm_manager.fragment_size;
	int r;
1470 1471

	/* system pages are non continuously */
1472
	if (params->src || !(flags & AMDGPU_PTE_VALID))
1473
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1474

1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	while (start != end) {
		uint64_t frag_flags, frag_end;
		unsigned frag;

		/* This intentionally wraps around if no bit is set */
		frag = min((unsigned)ffs(start) - 1,
			   (unsigned)fls64(end - start) - 1);
		if (frag >= max_frag) {
			frag_flags = AMDGPU_PTE_FRAG(max_frag);
			frag_end = end & ~((1ULL << max_frag) - 1);
		} else {
			frag_flags = AMDGPU_PTE_FRAG(frag);
			frag_end = start + (1 << frag);
		}

		r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
					  flags | frag_flags);
1492 1493
		if (r)
			return r;
1494

1495 1496
		dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
		start = frag_end;
1497
	}
1498 1499

	return 0;
A
Alex Deucher 已提交
1500 1501 1502 1503 1504 1505
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1506
 * @exclusive: fence we need to sync to
1507
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1508
 * @vm: requested vm
1509 1510 1511
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1512 1513 1514
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1515
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1516 1517 1518
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1519
				       struct dma_fence *exclusive,
1520
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1521
				       struct amdgpu_vm *vm,
1522
				       uint64_t start, uint64_t last,
1523
				       uint64_t flags, uint64_t addr,
1524
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1525
{
1526
	struct amdgpu_ring *ring;
1527
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1528
	unsigned nptes, ncmds, ndw;
1529
	struct amdgpu_job *job;
1530
	struct amdgpu_pte_update_params params;
1531
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1532 1533
	int r;

1534 1535
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1536
	params.vm = vm;
1537

1538 1539 1540 1541
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1542 1543 1544 1545 1546 1547 1548 1549
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
1550
		r = amdgpu_vm_wait_pd(adev, vm, owner);
1551 1552 1553 1554 1555 1556 1557 1558 1559
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1560
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1561

1562
	nptes = last - start + 1;
A
Alex Deucher 已提交
1563 1564

	/*
1565
	 * reserve space for two commands every (1 << BLOCK_SIZE)
A
Alex Deucher 已提交
1566
	 *  entries or 2k dwords (whatever is smaller)
1567 1568
         *
         * The second command is for the shadow pagetables.
A
Alex Deucher 已提交
1569
	 */
1570
	ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
A
Alex Deucher 已提交
1571 1572 1573 1574

	/* padding, etc. */
	ndw = 64;

1575 1576 1577
	/* one PDE write for each huge page */
	ndw += ((nptes >> adev->vm_manager.block_size) + 1) * 6;

1578
	if (pages_addr) {
1579
		/* copy commands needed */
1580
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
A
Alex Deucher 已提交
1581

1582
		/* and also PTEs */
A
Alex Deucher 已提交
1583 1584
		ndw += nptes * 2;

1585 1586
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1587 1588
	} else {
		/* set page commands needed */
1589
		ndw += ncmds * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw;
A
Alex Deucher 已提交
1590

1591
		/* extra commands for begin/end fragments */
1592 1593
		ndw += 2 * adev->vm_manager.vm_pte_funcs->set_pte_pde_num_dw
				* adev->vm_manager.fragment_size;
1594 1595

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1596 1597
	}

1598 1599
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1600
		return r;
1601

1602
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1603

1604
	if (pages_addr) {
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1618
		addr = 0;
1619 1620
	}

1621
	r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1622 1623 1624
	if (r)
		goto error_free;

1625
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1626
			     owner, false);
1627 1628
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1629

1630
	r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1631 1632 1633
	if (r)
		goto error_free;

1634 1635 1636
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1637

1638 1639
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1640 1641
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1642 1643
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1644

1645
	amdgpu_bo_fence(vm->root.base.bo, f, true);
1646 1647
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1648
	return 0;
C
Chunming Zhou 已提交
1649 1650

error_free:
1651
	amdgpu_job_free(job);
1652
	amdgpu_vm_invalidate_level(vm, &vm->root);
1653
	return r;
A
Alex Deucher 已提交
1654 1655
}

1656 1657 1658 1659
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1660
 * @exclusive: fence we need to sync to
1661
 * @pages_addr: DMA addresses to use for mapping
1662 1663
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1664
 * @flags: HW flags for the mapping
1665
 * @nodes: array of drm_mm_nodes with the MC addresses
1666 1667 1668 1669 1670 1671 1672
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1673
				      struct dma_fence *exclusive,
1674
				      dma_addr_t *pages_addr,
1675 1676
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1677
				      uint64_t flags,
1678
				      struct drm_mm_node *nodes,
1679
				      struct dma_fence **fence)
1680
{
1681
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1682
	uint64_t pfn, start = mapping->start;
1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1693 1694 1695
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1696 1697 1698
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1699 1700 1701 1702 1703 1704
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1705 1706
	trace_amdgpu_vm_bo_update(mapping);

1707 1708 1709 1710 1711 1712
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1713
	}
1714

1715
	do {
1716
		dma_addr_t *dma_addr = NULL;
1717 1718
		uint64_t max_entries;
		uint64_t addr, last;
1719

1720 1721 1722 1723 1724 1725 1726 1727
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1728

1729
		if (pages_addr) {
1730 1731
			uint64_t count;

1732
			max_entries = min(max_entries, 16ull * 1024ull);
1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
			for (count = 1; count < max_entries; ++count) {
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
				max_entries = count;
			}

1749 1750
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
1751
			addr += pfn << PAGE_SHIFT;
1752 1753
		}

1754
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1755
		r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1756 1757 1758 1759 1760
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1761 1762 1763 1764 1765
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1766
		start = last + 1;
1767

1768
	} while (unlikely(start != mapping->last + 1));
1769 1770 1771 1772

	return 0;
}

A
Alex Deucher 已提交
1773 1774 1775 1776 1777
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1778
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1779 1780 1781 1782 1783 1784
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1785
			bool clear)
A
Alex Deucher 已提交
1786
{
1787 1788
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1789
	struct amdgpu_bo_va_mapping *mapping;
1790
	dma_addr_t *pages_addr = NULL;
1791
	struct ttm_mem_reg *mem;
1792
	struct drm_mm_node *nodes;
1793
	struct dma_fence *exclusive, **last_update;
1794
	uint64_t flags;
A
Alex Deucher 已提交
1795 1796
	int r;

1797
	if (clear || !bo_va->base.bo) {
1798
		mem = NULL;
1799
		nodes = NULL;
1800 1801
		exclusive = NULL;
	} else {
1802 1803
		struct ttm_dma_tt *ttm;

1804
		mem = &bo_va->base.bo->tbo.mem;
1805 1806
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1807 1808
			ttm = container_of(bo_va->base.bo->tbo.ttm,
					   struct ttm_dma_tt, ttm);
1809
			pages_addr = ttm->dma_address;
1810
		}
1811
		exclusive = reservation_object_get_excl(bo->tbo.resv);
A
Alex Deucher 已提交
1812 1813
	}

1814
	if (bo)
1815
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1816
	else
1817
		flags = 0x0;
A
Alex Deucher 已提交
1818

1819 1820 1821 1822 1823
	if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1824 1825
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1826
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1827

1828 1829
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1830
	}
1831 1832

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1833
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1834
					       mapping, flags, nodes,
1835
					       last_update);
A
Alex Deucher 已提交
1836 1837 1838 1839
		if (r)
			return r;
	}

1840 1841 1842 1843
	if (vm->use_cpu_for_update) {
		/* Flush HDP */
		mb();
		amdgpu_gart_flush_gpu_tlb(adev, 0);
1844 1845
	}

A
Alex Deucher 已提交
1846
	spin_lock(&vm->status_lock);
1847
	list_del_init(&bo_va->base.vm_status);
A
Alex Deucher 已提交
1848 1849
	spin_unlock(&vm->status_lock);

1850 1851 1852 1853 1854 1855
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1856 1857
	}

A
Alex Deucher 已提交
1858 1859 1860
	return 0;
}

1861 1862 1863 1864 1865 1866 1867 1868 1869
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1870
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1871 1872 1873 1874
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1875
/**
1876
 * amdgpu_vm_prt_get - add a PRT user
1877 1878 1879
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1880 1881 1882
	if (!adev->gart.gart_funcs->set_prt)
		return;

1883 1884 1885 1886
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1887 1888 1889 1890 1891
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1892
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1893 1894 1895
		amdgpu_vm_update_prt_state(adev);
}

1896
/**
1897
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1898 1899 1900 1901 1902
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1903
	amdgpu_vm_prt_put(cb->adev);
1904 1905 1906
	kfree(cb);
}

1907 1908 1909 1910 1911 1912
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1913
	struct amdgpu_prt_cb *cb;
1914

1915 1916 1917 1918
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1919 1920 1921 1922 1923
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1924
		amdgpu_vm_prt_put(adev);
1925 1926 1927 1928 1929 1930 1931 1932
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1948 1949 1950 1951
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1952

1953 1954 1955 1956 1957 1958 1959 1960 1961 1962
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1963
	struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1964 1965 1966
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1967

1968 1969 1970 1971 1972 1973 1974 1975 1976
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1977
	}
1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1989 1990
}

A
Alex Deucher 已提交
1991 1992 1993 1994 1995
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1996 1997
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1998 1999 2000 2001 2002 2003 2004
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2005 2006
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
2007 2008
{
	struct amdgpu_bo_va_mapping *mapping;
2009
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
2010
	int r;
Y
Yong Zhao 已提交
2011
	uint64_t init_pte_value = 0;
A
Alex Deucher 已提交
2012 2013 2014 2015 2016

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
2017

Y
Yong Zhao 已提交
2018
		if (vm->pte_support_ats)
2019
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
2020

2021
		r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
2022
						mapping->start, mapping->last,
Y
Yong Zhao 已提交
2023
						init_pte_value, 0, &f);
2024
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
2025
		if (r) {
2026
			dma_fence_put(f);
A
Alex Deucher 已提交
2027
			return r;
2028
		}
2029
	}
A
Alex Deucher 已提交
2030

2031 2032 2033 2034 2035
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
2036
	}
2037

A
Alex Deucher 已提交
2038 2039 2040 2041 2042
	return 0;

}

/**
2043
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
2044 2045 2046
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2047
 * @sync: sync object to add fences to
A
Alex Deucher 已提交
2048
 *
2049
 * Make sure all BOs which are moved are updated in the PTs.
A
Alex Deucher 已提交
2050 2051
 * Returns 0 for success.
 *
2052
 * PTs have to be reserved!
A
Alex Deucher 已提交
2053
 */
2054
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2055
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
2056
{
2057
	bool clear;
2058
	int r = 0;
A
Alex Deucher 已提交
2059 2060

	spin_lock(&vm->status_lock);
2061
	while (!list_empty(&vm->moved)) {
2062 2063
		struct amdgpu_bo_va *bo_va;

2064
		bo_va = list_first_entry(&vm->moved,
2065
			struct amdgpu_bo_va, base.vm_status);
A
Alex Deucher 已提交
2066
		spin_unlock(&vm->status_lock);
2067

2068 2069 2070 2071
		/* Per VM BOs never need to bo cleared in the page tables */
		clear = bo_va->base.bo->tbo.resv != vm->root.base.bo->tbo.resv;

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
A
Alex Deucher 已提交
2072 2073 2074 2075 2076 2077 2078
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

2079
	return r;
A
Alex Deucher 已提交
2080 2081 2082 2083 2084 2085 2086 2087 2088
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2089
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2105 2106 2107 2108 2109
	bo_va->base.vm = vm;
	bo_va->base.bo = bo;
	INIT_LIST_HEAD(&bo_va->base.bo_list);
	INIT_LIST_HEAD(&bo_va->base.vm_status);

A
Alex Deucher 已提交
2110
	bo_va->ref_count = 1;
2111 2112
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2113

2114
	if (bo)
2115
		list_add_tail(&bo_va->base.bo_list, &bo->va);
A
Alex Deucher 已提交
2116 2117 2118 2119

	return bo_va;
}

2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2137
	mapping->bo_va = bo_va;
2138 2139 2140 2141 2142 2143 2144 2145
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
		spin_lock(&vm->status_lock);
2146 2147
		if (list_empty(&bo_va->base.vm_status))
			list_add(&bo_va->base.vm_status, &vm->moved);
2148 2149 2150 2151 2152
		spin_unlock(&vm->status_lock);
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2165
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2166 2167 2168 2169
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2170
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2171
{
2172
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2173 2174
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2175 2176
	uint64_t eaddr;

2177 2178
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2179
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2180 2181
		return -EINVAL;

A
Alex Deucher 已提交
2182
	/* make sure object fit at this offset */
2183
	eaddr = saddr + size - 1;
2184
	if (saddr >= eaddr ||
2185
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2186 2187 2188 2189 2190
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2191 2192
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2193 2194
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2195
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2196
			tmp->start, tmp->last + 1);
2197
		return -EINVAL;
A
Alex Deucher 已提交
2198 2199 2200
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2201 2202
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2203

2204 2205
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2206 2207 2208
	mapping->offset = offset;
	mapping->flags = flags;

2209
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2235
	struct amdgpu_bo *bo = bo_va->base.bo;
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2247
	    (bo && offset + size > amdgpu_bo_size(bo)))
2248 2249 2250 2251 2252 2253 2254
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2255
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2256 2257 2258 2259 2260 2261 2262 2263
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2264 2265
	mapping->start = saddr;
	mapping->last = eaddr;
2266 2267 2268
	mapping->offset = offset;
	mapping->flags = flags;

2269
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2270

A
Alex Deucher 已提交
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2284
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2285 2286 2287 2288 2289 2290
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2291
	struct amdgpu_vm *vm = bo_va->base.vm;
2292
	bool valid = true;
A
Alex Deucher 已提交
2293

2294
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2295

2296
	list_for_each_entry(mapping, &bo_va->valids, list) {
2297
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2298 2299 2300
			break;
	}

2301 2302 2303 2304
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2305
			if (mapping->start == saddr)
2306 2307 2308
				break;
		}

2309
		if (&mapping->list == &bo_va->invalids)
2310
			return -ENOENT;
A
Alex Deucher 已提交
2311
	}
2312

A
Alex Deucher 已提交
2313
	list_del(&mapping->list);
2314
	amdgpu_vm_it_remove(mapping, &vm->va);
2315
	mapping->bo_va = NULL;
2316
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2317

2318
	if (valid)
A
Alex Deucher 已提交
2319
		list_add(&mapping->list, &vm->freed);
2320
	else
2321 2322
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2323 2324 2325 2326

	return 0;
}

2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2354
	INIT_LIST_HEAD(&before->list);
2355 2356 2357 2358 2359 2360

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2361
	INIT_LIST_HEAD(&after->list);
2362 2363

	/* Now gather all removed mappings */
2364 2365
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2366
		/* Remember mapping split at the start */
2367 2368 2369
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2370 2371 2372 2373 2374 2375
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2376 2377 2378
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2379
			after->offset = tmp->offset;
2380
			after->offset += after->start - tmp->start;
2381 2382 2383 2384 2385 2386
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2387 2388

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2389 2390 2391 2392
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2393
		amdgpu_vm_it_remove(tmp, &vm->va);
2394 2395
		list_del(&tmp->list);

2396 2397 2398 2399
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2400

2401
		tmp->bo_va = NULL;
2402 2403 2404 2405
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2406 2407
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2408
		amdgpu_vm_it_insert(before, &vm->va);
2409 2410 2411 2412 2413 2414 2415
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2416
	if (!list_empty(&after->list)) {
2417
		amdgpu_vm_it_insert(after, &vm->va);
2418 2419 2420 2421 2422 2423 2424 2425 2426
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
 *
 * Find a mapping by it's address.
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

A
Alex Deucher 已提交
2440 2441 2442 2443 2444 2445
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2446
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2447 2448 2449 2450 2451 2452 2453
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2454
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2455

2456
	list_del(&bo_va->base.bo_list);
A
Alex Deucher 已提交
2457 2458

	spin_lock(&vm->status_lock);
2459
	list_del(&bo_va->base.vm_status);
A
Alex Deucher 已提交
2460 2461
	spin_unlock(&vm->status_lock);

2462
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2463
		list_del(&mapping->list);
2464
		amdgpu_vm_it_remove(mapping, &vm->va);
2465
		mapping->bo_va = NULL;
2466
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2467 2468 2469 2470
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2471
		amdgpu_vm_it_remove(mapping, &vm->va);
2472 2473
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2474
	}
2475

2476
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2487
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2488 2489
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2490
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2491
{
2492 2493 2494
	struct amdgpu_vm_bo_base *bo_base;

	list_for_each_entry(bo_base, &bo->va, bo_list) {
2495 2496
		struct amdgpu_vm *vm = bo_base->vm;

2497
		bo_base->moved = true;
2498 2499
		if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
			spin_lock(&bo_base->vm->status_lock);
2500 2501 2502 2503 2504
			if (bo->tbo.type == ttm_bo_type_kernel)
				list_move(&bo_base->vm_status, &vm->evicted);
			else
				list_move_tail(&bo_base->vm_status,
					       &vm->evicted);
2505 2506 2507 2508
			spin_unlock(&bo_base->vm->status_lock);
			continue;
		}

2509 2510 2511 2512 2513
		if (bo->tbo.type == ttm_bo_type_kernel) {
			spin_lock(&bo_base->vm->status_lock);
			if (list_empty(&bo_base->vm_status))
				list_add(&bo_base->vm_status, &vm->relocated);
			spin_unlock(&bo_base->vm->status_lock);
2514
			continue;
2515
		}
2516

2517 2518
		spin_lock(&bo_base->vm->status_lock);
		if (list_empty(&bo_base->vm_status))
2519
			list_add(&bo_base->vm_status, &vm->moved);
2520
		spin_unlock(&bo_base->vm->status_lock);
A
Alex Deucher 已提交
2521 2522 2523
	}
}

2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2537 2538
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2539 2540 2541 2542
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
2543
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2544 2545
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2546
{
2547 2548 2549
	uint64_t tmp;

	/* adjust vm size first */
2550 2551 2552
	if (amdgpu_vm_size != -1) {
		unsigned max_size = 1 << (max_bits - 30);

2553
		vm_size = amdgpu_vm_size;
2554 2555 2556 2557 2558 2559
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
	}
2560 2561

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2562 2563

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2564 2565
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2566 2567
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2568

2569
	/* block size depends on vm size and hw setup*/
2570
	if (amdgpu_vm_block_size != -1)
2571
		adev->vm_manager.block_size =
2572 2573 2574 2575 2576
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2577
	else
2578
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2579

2580 2581 2582 2583
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2584

2585 2586 2587
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2588
		 adev->vm_manager.fragment_size);
2589 2590
}

A
Alex Deucher 已提交
2591 2592 2593 2594 2595
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2596
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2597
 *
2598
 * Init @vm fields.
A
Alex Deucher 已提交
2599
 */
2600
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2601
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2602 2603
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2604
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2605 2606
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2607
	struct drm_sched_rq *rq;
2608
	int r, i;
2609
	u64 flags;
Y
Yong Zhao 已提交
2610
	uint64_t init_pde_value = 0;
A
Alex Deucher 已提交
2611

2612
	vm->va = RB_ROOT_CACHED;
2613
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2614 2615
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2616
	spin_lock_init(&vm->status_lock);
2617
	INIT_LIST_HEAD(&vm->evicted);
2618
	INIT_LIST_HEAD(&vm->relocated);
2619
	INIT_LIST_HEAD(&vm->moved);
A
Alex Deucher 已提交
2620
	INIT_LIST_HEAD(&vm->freed);
2621

2622
	/* create scheduler entity for page table updates */
2623 2624 2625 2626

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2627 2628
	rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
	r = drm_sched_entity_init(&ring->sched, &vm->entity,
2629
				  rq, amdgpu_sched_jobs, NULL);
2630
	if (r)
2631
		return r;
2632

Y
Yong Zhao 已提交
2633 2634 2635
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2636 2637
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2638 2639 2640

		if (adev->asic_type == CHIP_RAVEN) {
			vm->pte_support_ats = true;
2641 2642 2643
			init_pde_value = AMDGPU_PTE_DEFAULT_ATC
					| AMDGPU_PDE_PTE;

Y
Yong Zhao 已提交
2644 2645
		}
	} else
2646 2647 2648 2649 2650 2651
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2652
	vm->last_update = NULL;
2653

2654 2655 2656 2657 2658 2659 2660 2661
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2662
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2663
			     AMDGPU_GEM_DOMAIN_VRAM,
2664
			     flags,
2665
			     NULL, NULL, init_pde_value, &vm->root.base.bo);
A
Alex Deucher 已提交
2666
	if (r)
2667 2668
		goto error_free_sched_entity;

2669 2670 2671
	vm->root.base.vm = vm;
	list_add_tail(&vm->root.base.bo_list, &vm->root.base.bo->va);
	INIT_LIST_HEAD(&vm->root.base.vm_status);
2672 2673

	if (vm->use_cpu_for_update) {
2674
		r = amdgpu_bo_reserve(vm->root.base.bo, false);
2675 2676 2677
		if (r)
			goto error_free_root;

2678
		r = amdgpu_bo_kmap(vm->root.base.bo, NULL);
2679
		amdgpu_bo_unreserve(vm->root.base.bo);
2680 2681 2682
		if (r)
			goto error_free_root;
	}
A
Alex Deucher 已提交
2683

2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2695 2696
	}

2697
	INIT_KFIFO(vm->faults);
2698
	vm->fault_credit = 16;
A
Alex Deucher 已提交
2699 2700

	return 0;
2701

2702
error_free_root:
2703 2704 2705
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2706 2707

error_free_sched_entity:
2708
	drm_sched_entity_fini(&ring->sched, &vm->entity);
2709 2710

	return r;
A
Alex Deucher 已提交
2711 2712
}

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

2724 2725 2726 2727 2728
	if (level->base.bo) {
		list_del(&level->base.bo_list);
		list_del(&level->base.vm_status);
		amdgpu_bo_unref(&level->base.bo->shadow);
		amdgpu_bo_unref(&level->base.bo);
2729 2730 2731 2732 2733 2734
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

M
Michal Hocko 已提交
2735
	kvfree(level->entries);
2736 2737
}

A
Alex Deucher 已提交
2738 2739 2740 2741 2742 2743
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2744
 * Tear down @vm.
A
Alex Deucher 已提交
2745 2746 2747 2748 2749
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2750
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2751
	struct amdgpu_bo *root;
2752
	u64 fault;
2753
	int i, r;
A
Alex Deucher 已提交
2754

2755 2756 2757 2758
	/* Clear pending page faults from IH when the VM is destroyed */
	while (kfifo_get(&vm->faults, &fault))
		amdgpu_ih_clear_fault(adev, fault);

2759 2760 2761 2762 2763 2764 2765 2766
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}

2767
	drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2768

2769
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2770 2771
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2772 2773
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
A
Alex Deucher 已提交
2774
		list_del(&mapping->list);
2775
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2776 2777 2778
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2779
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2780
			amdgpu_vm_prt_fini(adev, vm);
2781
			prt_fini_needed = false;
2782
		}
2783

A
Alex Deucher 已提交
2784
		list_del(&mapping->list);
2785
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2786 2787
	}

2788 2789 2790 2791 2792 2793 2794 2795 2796
	root = amdgpu_bo_ref(vm->root.base.bo);
	r = amdgpu_bo_reserve(root, true);
	if (r) {
		dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
	} else {
		amdgpu_vm_free_levels(&vm->root);
		amdgpu_bo_unreserve(root);
	}
	amdgpu_bo_unref(&root);
2797
	dma_fence_put(vm->last_update);
2798 2799
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2800
}
2801

2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
/**
 * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
 *
 * @adev: amdgpu_device pointer
 * @pasid: PASID do identify the VM
 *
 * This function is expected to be called in interrupt context. Returns
 * true if there was fault credit, false otherwise
 */
bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
				  unsigned int pasid)
{
	struct amdgpu_vm *vm;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	spin_unlock(&adev->vm_manager.pasid_lock);
	if (!vm)
		/* VM not found, can't track fault credit */
		return true;

	/* No lock needed. only accessed by IRQ handler */
	if (!vm->fault_credit)
		/* Too many faults in this VM */
		return false;

	vm->fault_credit--;
	return true;
}

2832 2833 2834 2835 2836 2837 2838 2839 2840
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2841 2842 2843 2844 2845
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2846

2847 2848
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2849
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2850

2851 2852 2853 2854 2855 2856
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2857
	}
2858

2859 2860
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2861 2862 2863
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2864
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2865
	atomic64_set(&adev->vm_manager.client_counter, 0);
2866
	spin_lock_init(&adev->vm_manager.prt_lock);
2867
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2885 2886
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
2887 2888
}

2889 2890 2891 2892 2893 2894 2895 2896 2897
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2898
	unsigned i, j;
2899

2900 2901 2902
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

2903 2904 2905
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2906

2907 2908 2909 2910 2911 2912 2913 2914
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2915
	}
2916
}
C
Chunming Zhou 已提交
2917 2918 2919 2920

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2921 2922 2923
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2924 2925 2926

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2927 2928 2929 2930 2931 2932
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2933
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2934
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2935 2936 2937 2938 2939 2940 2941
		break;
	default:
		return -EINVAL;
	}

	return 0;
}