i915_debugfs.c 136.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

29
#include <linux/sched/mm.h>
30 31
#include <linux/sort.h>

32 33
#include <drm/drm_debugfs.h>
#include <drm/drm_fourcc.h>
34

35
#include "gem/i915_gem_context.h"
36 37
#include "gt/intel_reset.h"

38
#include "i915_debugfs.h"
39
#include "i915_irq.h"
40
#include "intel_csr.h"
41
#include "intel_dp.h"
42 43 44
#include "intel_drv.h"
#include "intel_fbc.h"
#include "intel_guc_submission.h"
45
#include "intel_hdcp.h"
46
#include "intel_hdmi.h"
47
#include "intel_pm.h"
48
#include "intel_psr.h"
49
#include "intel_sideband.h"
50

51 52 53 54 55
static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
{
	return to_i915(node->minor->dev);
}

56 57
static int i915_capabilities(struct seq_file *m, void *data)
{
58 59
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_device_info *info = INTEL_INFO(dev_priv);
60
	struct drm_printer p = drm_seq_file_printer(m);
61

62
	seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
63
	seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
64
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
65

66
	intel_device_info_dump_flags(info, &p);
67
	intel_device_info_dump_runtime(RUNTIME_INFO(dev_priv), &p);
68
	intel_driver_caps_print(&dev_priv->caps, &p);
69

70
	kernel_param_lock(THIS_MODULE);
71
	i915_params_dump(&i915_modparams, &p);
72 73
	kernel_param_unlock(THIS_MODULE);

74 75
	return 0;
}
76

77
static char get_active_flag(struct drm_i915_gem_object *obj)
78
{
79
	return i915_gem_object_is_active(obj) ? '*' : ' ';
80 81
}

82
static char get_pin_flag(struct drm_i915_gem_object *obj)
83
{
84
	return obj->pin_global ? 'p' : ' ';
85 86
}

87
static char get_tiling_flag(struct drm_i915_gem_object *obj)
88
{
89
	switch (i915_gem_object_get_tiling(obj)) {
90
	default:
91 92 93
	case I915_TILING_NONE: return ' ';
	case I915_TILING_X: return 'X';
	case I915_TILING_Y: return 'Y';
94
	}
95 96
}

97
static char get_global_flag(struct drm_i915_gem_object *obj)
98
{
99
	return obj->userfault_count ? 'g' : ' ';
100 101
}

102
static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
B
Ben Widawsky 已提交
103
{
C
Chris Wilson 已提交
104
	return obj->mm.mapping ? 'M' : ' ';
B
Ben Widawsky 已提交
105 106
}

107 108 109 110 111
static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
{
	u64 size = 0;
	struct i915_vma *vma;

112 113
	for_each_ggtt_vma(vma, obj) {
		if (drm_mm_node_allocated(&vma->node))
114 115 116 117 118 119
			size += vma->node.size;
	}

	return size;
}

120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149
static const char *
stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
{
	size_t x = 0;

	switch (page_sizes) {
	case 0:
		return "";
	case I915_GTT_PAGE_SIZE_4K:
		return "4K";
	case I915_GTT_PAGE_SIZE_64K:
		return "64K";
	case I915_GTT_PAGE_SIZE_2M:
		return "2M";
	default:
		if (!buf)
			return "M";

		if (page_sizes & I915_GTT_PAGE_SIZE_2M)
			x += snprintf(buf + x, len - x, "2M, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_64K)
			x += snprintf(buf + x, len - x, "64K, ");
		if (page_sizes & I915_GTT_PAGE_SIZE_4K)
			x += snprintf(buf + x, len - x, "4K, ");
		buf[x-2] = '\0';

		return buf;
	}
}

150 151 152
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
153
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
154
	struct intel_engine_cs *engine;
B
Ben Widawsky 已提交
155
	struct i915_vma *vma;
156
	unsigned int frontbuffer_bits;
B
Ben Widawsky 已提交
157 158
	int pin_count = 0;

159 160
	lockdep_assert_held(&obj->base.dev->struct_mutex);

161
	seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
162
		   &obj->base,
163
		   get_active_flag(obj),
164 165
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
166
		   get_global_flag(obj),
167
		   get_pin_mapped_flag(obj),
168
		   obj->base.size / 1024,
169 170
		   obj->read_domains,
		   obj->write_domain,
171
		   i915_cache_level_str(dev_priv, obj->cache_level),
C
Chris Wilson 已提交
172 173
		   obj->mm.dirty ? " dirty" : "",
		   obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
174 175
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
176
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
177
		if (i915_vma_is_pinned(vma))
B
Ben Widawsky 已提交
178
			pin_count++;
D
Dan Carpenter 已提交
179 180
	}
	seq_printf(m, " (pinned x %d)", pin_count);
181 182
	if (obj->pin_global)
		seq_printf(m, " (global)");
183
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
184 185 186
		if (!drm_mm_node_allocated(&vma->node))
			continue;

187
		seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
188
			   i915_vma_is_ggtt(vma) ? "g" : "pp",
189 190
			   vma->node.start, vma->node.size,
			   stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
191 192 193 194 195 196 197 198
		if (i915_vma_is_ggtt(vma)) {
			switch (vma->ggtt_view.type) {
			case I915_GGTT_VIEW_NORMAL:
				seq_puts(m, ", normal");
				break;

			case I915_GGTT_VIEW_PARTIAL:
				seq_printf(m, ", partial [%08llx+%x]",
199 200
					   vma->ggtt_view.partial.offset << PAGE_SHIFT,
					   vma->ggtt_view.partial.size << PAGE_SHIFT);
201 202 203 204
				break;

			case I915_GGTT_VIEW_ROTATED:
				seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
205 206 207 208 209 210 211 212
					   vma->ggtt_view.rotated.plane[0].width,
					   vma->ggtt_view.rotated.plane[0].height,
					   vma->ggtt_view.rotated.plane[0].stride,
					   vma->ggtt_view.rotated.plane[0].offset,
					   vma->ggtt_view.rotated.plane[1].width,
					   vma->ggtt_view.rotated.plane[1].height,
					   vma->ggtt_view.rotated.plane[1].stride,
					   vma->ggtt_view.rotated.plane[1].offset);
213 214
				break;

215 216 217 218 219 220 221 222 223 224 225 226
			case I915_GGTT_VIEW_REMAPPED:
				seq_printf(m, ", remapped [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
					   vma->ggtt_view.remapped.plane[0].width,
					   vma->ggtt_view.remapped.plane[0].height,
					   vma->ggtt_view.remapped.plane[0].stride,
					   vma->ggtt_view.remapped.plane[0].offset,
					   vma->ggtt_view.remapped.plane[1].width,
					   vma->ggtt_view.remapped.plane[1].height,
					   vma->ggtt_view.remapped.plane[1].stride,
					   vma->ggtt_view.remapped.plane[1].offset);
				break;

227 228 229 230 231
			default:
				MISSING_CASE(vma->ggtt_view.type);
				break;
			}
		}
232 233 234
		if (vma->fence)
			seq_printf(m, " , fence: %d%s",
				   vma->fence->id,
235
				   i915_active_request_isset(&vma->last_fence) ? "*" : "");
236
		seq_puts(m, ")");
B
Ben Widawsky 已提交
237
	}
238
	if (obj->stolen)
239
		seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
240

241
	engine = i915_gem_object_last_write_engine(obj);
242 243 244
	if (engine)
		seq_printf(m, " (%s)", engine->name);

245 246 247
	frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
	if (frontbuffer_bits)
		seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
248 249
}

250
static int obj_rank_by_stolen(const void *A, const void *B)
251
{
252 253 254 255
	const struct drm_i915_gem_object *a =
		*(const struct drm_i915_gem_object **)A;
	const struct drm_i915_gem_object *b =
		*(const struct drm_i915_gem_object **)B;
256

R
Rasmus Villemoes 已提交
257 258 259 260 261
	if (a->stolen->start < b->stolen->start)
		return -1;
	if (a->stolen->start > b->stolen->start)
		return 1;
	return 0;
262 263 264 265
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
266 267
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
268
	struct drm_i915_gem_object **objects;
269
	struct drm_i915_gem_object *obj;
270
	u64 total_obj_size, total_gtt_size;
271 272 273 274
	unsigned long total, count, n;
	int ret;

	total = READ_ONCE(dev_priv->mm.object_count);
M
Michal Hocko 已提交
275
	objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
276 277
	if (!objects)
		return -ENOMEM;
278 279 280

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
281
		goto out;
282 283

	total_obj_size = total_gtt_size = count = 0;
284 285 286

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
287 288 289
		if (count == total)
			break;

290 291 292
		if (obj->stolen == NULL)
			continue;

293
		objects[count++] = obj;
294
		total_obj_size += obj->base.size;
295
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
296

297
	}
298
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
299 300 301
		if (count == total)
			break;

302 303 304
		if (obj->stolen == NULL)
			continue;

305
		objects[count++] = obj;
306 307
		total_obj_size += obj->base.size;
	}
308
	spin_unlock(&dev_priv->mm.obj_lock);
309 310 311

	sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);

312
	seq_puts(m, "Stolen:\n");
313
	for (n = 0; n < count; n++) {
314
		seq_puts(m, "   ");
315
		describe_obj(m, objects[n]);
316 317
		seq_putc(m, '\n');
	}
318
	seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
319
		   count, total_obj_size, total_gtt_size);
320 321 322

	mutex_unlock(&dev->struct_mutex);
out:
M
Michal Hocko 已提交
323
	kvfree(objects);
324
	return ret;
325 326
}

327
struct file_stats {
328
	struct i915_address_space *vm;
329 330 331 332
	unsigned long count;
	u64 total, unbound;
	u64 global, shared;
	u64 active, inactive;
333
	u64 closed;
334 335 336 337 338 339
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
340
	struct i915_vma *vma;
341

342 343
	lockdep_assert_held(&obj->base.dev->struct_mutex);

344 345
	stats->count++;
	stats->total += obj->base.size;
346 347
	if (!obj->bind_count)
		stats->unbound += obj->base.size;
348 349 350
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

351
	list_for_each_entry(vma, &obj->vma.list, obj_link) {
352 353
		if (!drm_mm_node_allocated(&vma->node))
			continue;
354

355
		if (i915_vma_is_ggtt(vma)) {
356 357
			stats->global += vma->node.size;
		} else {
358
			if (vma->vm != stats->vm)
359 360
				continue;
		}
361

362
		if (i915_vma_is_active(vma))
363 364 365
			stats->active += vma->node.size;
		else
			stats->inactive += vma->node.size;
366 367 368

		if (i915_vma_is_closed(vma))
			stats->closed += vma->node.size;
369 370 371 372 373
	}

	return 0;
}

374 375
#define print_file_stats(m, name, stats) do { \
	if (stats.count) \
376
		seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound, %llu closed)\n", \
377 378 379 380 381 382 383
			   name, \
			   stats.count, \
			   stats.total, \
			   stats.active, \
			   stats.inactive, \
			   stats.global, \
			   stats.shared, \
384 385
			   stats.unbound, \
			   stats.closed); \
386
} while (0)
387 388 389 390 391

static void print_batch_pool_stats(struct seq_file *m,
				   struct drm_i915_private *dev_priv)
{
	struct drm_i915_gem_object *obj;
392
	struct intel_engine_cs *engine;
393
	struct file_stats stats = {};
394
	enum intel_engine_id id;
395
	int j;
396

397
	for_each_engine(engine, dev_priv, id) {
398
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
399
			list_for_each_entry(obj,
400
					    &engine->batch_pool.cache_list[j],
401 402 403
					    batch_pool_link)
				per_file_stats(0, obj, &stats);
		}
404
	}
405

406
	print_file_stats(m, "[k]batch pool", stats);
407 408
}

409 410
static void print_context_stats(struct seq_file *m,
				struct drm_i915_private *i915)
411
{
412 413
	struct file_stats kstats = {};
	struct i915_gem_context *ctx;
414

415
	list_for_each_entry(ctx, &i915->contexts.list, link) {
416
		struct i915_gem_engines_iter it;
417
		struct intel_context *ce;
418

419 420
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
421 422 423 424 425
			if (ce->state)
				per_file_stats(0, ce->state->obj, &kstats);
			if (ce->ring)
				per_file_stats(0, ce->ring->vma->obj, &kstats);
		}
426
		i915_gem_context_unlock_engines(ctx);
427

428 429 430 431 432
		if (!IS_ERR_OR_NULL(ctx->file_priv)) {
			struct file_stats stats = { .vm = &ctx->ppgtt->vm, };
			struct drm_file *file = ctx->file_priv->file;
			struct task_struct *task;
			char name[80];
433

434 435 436
			spin_lock(&file->table_lock);
			idr_for_each(&file->object_idr, per_file_stats, &stats);
			spin_unlock(&file->table_lock);
437

438 439
			rcu_read_lock();
			task = pid_task(ctx->pid ?: file->pid, PIDTYPE_PID);
440 441
			snprintf(name, sizeof(name), "%s",
				 task ? task->comm : "<unknown>");
442
			rcu_read_unlock();
443

444 445
			print_file_stats(m, name, stats);
		}
446 447
	}

448
	print_file_stats(m, "[k]contexts", kstats);
449 450
}

451
static int i915_gem_object_info(struct seq_file *m, void *data)
452
{
453 454
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
455
	struct i915_ggtt *ggtt = &dev_priv->ggtt;
456 457
	u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
	u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
458
	struct drm_i915_gem_object *obj;
459 460
	unsigned int page_sizes = 0;
	char buf[80];
461 462
	int ret;

463
	seq_printf(m, "%u objects, %llu bytes\n",
464 465 466
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

467 468 469
	size = count = 0;
	mapped_size = mapped_count = 0;
	purgeable_size = purgeable_count = 0;
470
	huge_size = huge_count = 0;
471 472 473

	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
474 475 476
		size += obj->base.size;
		++count;

C
Chris Wilson 已提交
477
		if (obj->mm.madv == I915_MADV_DONTNEED) {
478 479 480 481
			purgeable_size += obj->base.size;
			++purgeable_count;
		}

C
Chris Wilson 已提交
482
		if (obj->mm.mapping) {
483 484
			mapped_count++;
			mapped_size += obj->base.size;
485
		}
486 487 488 489 490 491

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
492
	}
493
	seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
C
Chris Wilson 已提交
494

495
	size = count = dpy_size = dpy_count = 0;
496
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
497 498 499
		size += obj->base.size;
		++count;

500
		if (obj->pin_global) {
501 502
			dpy_size += obj->base.size;
			++dpy_count;
503
		}
504

C
Chris Wilson 已提交
505
		if (obj->mm.madv == I915_MADV_DONTNEED) {
506 507 508
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
509

C
Chris Wilson 已提交
510
		if (obj->mm.mapping) {
511 512
			mapped_count++;
			mapped_size += obj->base.size;
513
		}
514 515 516 517 518 519

		if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
			huge_count++;
			huge_size += obj->base.size;
			page_sizes |= obj->mm.page_sizes.sg;
		}
520
	}
521 522
	spin_unlock(&dev_priv->mm.obj_lock);

523 524
	seq_printf(m, "%u bound objects, %llu bytes\n",
		   count, size);
525
	seq_printf(m, "%u purgeable objects, %llu bytes\n",
526
		   purgeable_count, purgeable_size);
527 528
	seq_printf(m, "%u mapped objects, %llu bytes\n",
		   mapped_count, mapped_size);
529 530 531 532
	seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
		   huge_count,
		   stringify_page_sizes(page_sizes, buf, sizeof(buf)),
		   huge_size);
533
	seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
534
		   dpy_count, dpy_size);
535

536
	seq_printf(m, "%llu [%pa] gtt total\n",
537
		   ggtt->vm.total, &ggtt->mappable_end);
538 539 540
	seq_printf(m, "Supported page sizes: %s\n",
		   stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
					buf, sizeof(buf)));
541

542
	seq_putc(m, '\n');
543

544 545 546 547 548
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	print_batch_pool_stats(m, dev_priv);
549
	print_context_stats(m, dev_priv);
550
	mutex_unlock(&dev->struct_mutex);
551 552 553 554

	return 0;
}

555
static int i915_gem_gtt_info(struct seq_file *m, void *data)
556
{
557
	struct drm_info_node *node = m->private;
558 559
	struct drm_i915_private *dev_priv = node_to_i915(node);
	struct drm_device *dev = &dev_priv->drm;
560
	struct drm_i915_gem_object **objects;
561
	struct drm_i915_gem_object *obj;
562
	u64 total_obj_size, total_gtt_size;
563
	unsigned long nobject, n;
564 565
	int count, ret;

566 567 568 569 570
	nobject = READ_ONCE(dev_priv->mm.object_count);
	objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
	if (!objects)
		return -ENOMEM;

571 572 573 574
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

575 576 577 578 579 580 581 582 583 584 585 586 587
	count = 0;
	spin_lock(&dev_priv->mm.obj_lock);
	list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
		objects[count++] = obj;
		if (count == nobject)
			break;
	}
	spin_unlock(&dev_priv->mm.obj_lock);

	total_obj_size = total_gtt_size = 0;
	for (n = 0;  n < count; n++) {
		obj = objects[n];

588
		seq_puts(m, "   ");
589
		describe_obj(m, obj);
590
		seq_putc(m, '\n');
591
		total_obj_size += obj->base.size;
592
		total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
593 594 595 596
	}

	mutex_unlock(&dev->struct_mutex);

597
	seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
598
		   count, total_obj_size, total_gtt_size);
599
	kvfree(objects);
600 601 602 603

	return 0;
}

604 605
static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
{
606 607
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
608
	struct drm_i915_gem_object *obj;
609
	struct intel_engine_cs *engine;
610
	enum intel_engine_id id;
611
	int total = 0;
612
	int ret, j;
613 614 615 616 617

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

618
	for_each_engine(engine, dev_priv, id) {
619
		for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
620 621 622 623
			int count;

			count = 0;
			list_for_each_entry(obj,
624
					    &engine->batch_pool.cache_list[j],
625 626 627
					    batch_pool_link)
				count++;
			seq_printf(m, "%s cache[%d]: %d objects\n",
628
				   engine->name, j, count);
629 630

			list_for_each_entry(obj,
631
					    &engine->batch_pool.cache_list[j],
632 633 634 635 636 637 638
					    batch_pool_link) {
				seq_puts(m, "   ");
				describe_obj(m, obj);
				seq_putc(m, '\n');
			}

			total += count;
639
		}
640 641
	}

642
	seq_printf(m, "total: %d\n", total);
643 644 645 646 647 648

	mutex_unlock(&dev->struct_mutex);

	return 0;
}

649 650 651 652 653 654 655
static void gen8_display_interrupt_info(struct seq_file *m)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	int pipe;

	for_each_pipe(dev_priv, pipe) {
		enum intel_display_power_domain power_domain;
656
		intel_wakeref_t wakeref;
657 658

		power_domain = POWER_DOMAIN_PIPE(pipe);
659 660 661
		wakeref = intel_display_power_get_if_enabled(dev_priv,
							     power_domain);
		if (!wakeref) {
662 663 664 665 666 667 668 669 670 671 672 673 674 675
			seq_printf(m, "Pipe %c power disabled\n",
				   pipe_name(pipe));
			continue;
		}
		seq_printf(m, "Pipe %c IMR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
		seq_printf(m, "Pipe %c IIR:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
		seq_printf(m, "Pipe %c IER:\t%08x\n",
			   pipe_name(pipe),
			   I915_READ(GEN8_DE_PIPE_IER(pipe)));

676
		intel_display_power_put(dev_priv, power_domain, wakeref);
677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700
	}

	seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IMR));
	seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IIR));
	seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_PORT_IER));

	seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IMR));
	seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IIR));
	seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
		   I915_READ(GEN8_DE_MISC_IER));

	seq_printf(m, "PCU interrupt mask:\t%08x\n",
		   I915_READ(GEN8_PCU_IMR));
	seq_printf(m, "PCU interrupt identity:\t%08x\n",
		   I915_READ(GEN8_PCU_IIR));
	seq_printf(m, "PCU interrupt enable:\t%08x\n",
		   I915_READ(GEN8_PCU_IER));
}

701 702
static int i915_interrupt_info(struct seq_file *m, void *data)
{
703
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
704
	struct intel_engine_cs *engine;
705
	enum intel_engine_id id;
706
	intel_wakeref_t wakeref;
707
	int i, pipe;
708

709
	wakeref = intel_runtime_pm_get(dev_priv);
710

711
	if (IS_CHERRYVIEW(dev_priv)) {
712 713
		intel_wakeref_t pref;

714 715 716 717 718 719 720 721 722 723 724
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
725 726 727 728
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;

			power_domain = POWER_DOMAIN_PIPE(pipe);
729 730 731
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
732 733 734 735 736
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

737 738 739 740
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

741
			intel_display_power_put(dev_priv, power_domain, pref);
742 743
		}

744
		pref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
745 746 747 748 749 750
		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));
751
		intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, pref);
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
	} else if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "Master Interrupt Control:  %08x\n",
			   I915_READ(GEN11_GFX_MSTR_IRQ));

		seq_printf(m, "Render/Copy Intr Enable:   %08x\n",
			   I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
		seq_printf(m, "VCS/VECS Intr Enable:      %08x\n",
			   I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
		seq_printf(m, "GUC/SG Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_ENABLE));
		seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
		seq_printf(m, "Crypto Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
		seq_printf(m, "GUnit/CSME Intr Enable:\t   %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));

		seq_printf(m, "Display Interrupt Control:\t%08x\n",
			   I915_READ(GEN11_DISPLAY_INT_CTL));

		gen8_display_interrupt_info(m);
789
	} else if (INTEL_GEN(dev_priv) >= 8) {
790 791 792 793 794 795 796 797 798 799 800 801
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

802
		gen8_display_interrupt_info(m);
803
	} else if (IS_VALLEYVIEW(dev_priv)) {
J
Jesse Barnes 已提交
804 805 806 807 808 809 810 811
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
812 813
		for_each_pipe(dev_priv, pipe) {
			enum intel_display_power_domain power_domain;
814
			intel_wakeref_t pref;
815 816

			power_domain = POWER_DOMAIN_PIPE(pipe);
817 818 819
			pref = intel_display_power_get_if_enabled(dev_priv,
								  power_domain);
			if (!pref) {
820 821 822 823 824
				seq_printf(m, "Pipe %c power disabled\n",
					   pipe_name(pipe));
				continue;
			}

J
Jesse Barnes 已提交
825 826 827
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
828
			intel_display_power_put(dev_priv, power_domain, pref);
829
		}
J
Jesse Barnes 已提交
830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

855
	} else if (!HAS_PCH_SPLIT(dev_priv)) {
856
		seq_printf(m, "Interrupt enable:    %08x\n",
857
			   I915_READ(GEN2_IER));
858
		seq_printf(m, "Interrupt identity:  %08x\n",
859
			   I915_READ(GEN2_IIR));
860
		seq_printf(m, "Interrupt mask:      %08x\n",
861
			   I915_READ(GEN2_IMR));
862
		for_each_pipe(dev_priv, pipe)
863 864 865
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907

	if (INTEL_GEN(dev_priv) >= 11) {
		seq_printf(m, "RCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
		seq_printf(m, "BCS Intr Mask:\t %08x\n",
			   I915_READ(GEN11_BCS_RSVD_INTR_MASK));
		seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
		seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
		seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
			   I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
		seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUC_SG_INTR_MASK));
		seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
			   I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
		seq_printf(m, "Crypto Intr Mask:\t %08x\n",
			   I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
		seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
			   I915_READ(GEN11_GUNIT_CSME_INTR_MASK));

	} else if (INTEL_GEN(dev_priv) >= 6) {
908
		for_each_engine(engine, dev_priv, id) {
909 910
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
911
				   engine->name, ENGINE_READ(engine, RING_IMR));
912 913
		}
	}
914

915
	intel_runtime_pm_put(dev_priv, wakeref);
916

917 918 919
	return 0;
}

920 921
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
922 923
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
924 925 926 927 928
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
929 930 931

	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
932
		struct i915_vma *vma = dev_priv->fence_regs[i].vma;
933

C
Chris Wilson 已提交
934 935
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
936
		if (!vma)
937
			seq_puts(m, "unused");
938
		else
939
			describe_obj(m, vma->obj);
940
		seq_putc(m, '\n');
941 942
	}

943
	mutex_unlock(&dev->struct_mutex);
944 945 946
	return 0;
}

947
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
948 949
static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
			      size_t count, loff_t *pos)
950
{
C
Chris Wilson 已提交
951
	struct i915_gpu_state *error;
952
	ssize_t ret;
C
Chris Wilson 已提交
953
	void *buf;
954

C
Chris Wilson 已提交
955
	error = file->private_data;
956 957
	if (!error)
		return 0;
958

C
Chris Wilson 已提交
959 960 961 962
	/* Bounce buffer required because of kernfs __user API convenience. */
	buf = kmalloc(count, GFP_KERNEL);
	if (!buf)
		return -ENOMEM;
963

C
Chris Wilson 已提交
964 965
	ret = i915_gpu_state_copy_to_buffer(error, buf, *pos, count);
	if (ret <= 0)
966
		goto out;
967

C
Chris Wilson 已提交
968 969 970 971
	if (!copy_to_user(ubuf, buf, ret))
		*pos += ret;
	else
		ret = -EFAULT;
972

973
out:
C
Chris Wilson 已提交
974
	kfree(buf);
975 976
	return ret;
}
977

978 979 980
static int gpu_state_release(struct inode *inode, struct file *file)
{
	i915_gpu_state_put(file->private_data);
981
	return 0;
982 983
}

984
static int i915_gpu_info_open(struct inode *inode, struct file *file)
985
{
986
	struct drm_i915_private *i915 = inode->i_private;
987
	struct i915_gpu_state *gpu;
988
	intel_wakeref_t wakeref;
989

990 991 992
	gpu = NULL;
	with_intel_runtime_pm(i915, wakeref)
		gpu = i915_capture_gpu_state(i915);
993 994
	if (IS_ERR(gpu))
		return PTR_ERR(gpu);
995

996
	file->private_data = gpu;
997 998 999
	return 0;
}

1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
static const struct file_operations i915_gpu_info_fops = {
	.owner = THIS_MODULE,
	.open = i915_gpu_info_open,
	.read = gpu_state_read,
	.llseek = default_llseek,
	.release = gpu_state_release,
};

static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
1013
{
1014
	struct i915_gpu_state *error = filp->private_data;
1015

1016 1017
	if (!error)
		return 0;
1018

1019 1020
	DRM_DEBUG_DRIVER("Resetting error state\n");
	i915_reset_error_state(error->i915);
1021

1022 1023
	return cnt;
}
1024

1025 1026
static int i915_error_state_open(struct inode *inode, struct file *file)
{
1027 1028 1029 1030 1031 1032 1033
	struct i915_gpu_state *error;

	error = i915_first_error_state(inode->i_private);
	if (IS_ERR(error))
		return PTR_ERR(error);

	file->private_data  = error;
1034
	return 0;
1035 1036 1037 1038 1039
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
1040
	.read = gpu_state_read,
1041 1042
	.write = i915_error_state_write,
	.llseek = default_llseek,
1043
	.release = gpu_state_release,
1044
};
1045 1046
#endif

1047
static int i915_frequency_info(struct seq_file *m, void *unused)
1048
{
1049
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1050
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1051
	intel_wakeref_t wakeref;
1052 1053
	int ret = 0;

1054
	wakeref = intel_runtime_pm_get(dev_priv);
1055

1056
	if (IS_GEN(dev_priv, 5)) {
1057 1058 1059 1060 1061 1062 1063 1064 1065
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1066
	} else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1067
		u32 rpmodectl, freq_sts;
1068

1069 1070 1071 1072 1073 1074 1075 1076 1077
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));

1078
		vlv_punit_get(dev_priv);
1079
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1080 1081
		vlv_punit_put(dev_priv);

1082 1083 1084 1085 1086 1087 1088
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

		seq_printf(m, "actual GPU freq: %d MHz\n",
			   intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));

		seq_printf(m, "current GPU freq: %d MHz\n",
1089
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1090 1091

		seq_printf(m, "max GPU freq: %d MHz\n",
1092
			   intel_gpu_freq(dev_priv, rps->max_freq));
1093 1094

		seq_printf(m, "min GPU freq: %d MHz\n",
1095
			   intel_gpu_freq(dev_priv, rps->min_freq));
1096 1097

		seq_printf(m, "idle GPU freq: %d MHz\n",
1098
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1099 1100 1101

		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1102
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1103
	} else if (INTEL_GEN(dev_priv) >= 6) {
1104 1105 1106
		u32 rp_state_limits;
		u32 gt_perf_status;
		u32 rp_state_cap;
1107
		u32 rpmodectl, rpinclimit, rpdeclimit;
1108
		u32 rpstat, cagf, reqf;
1109 1110
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1111
		u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1112 1113
		int max_freq;

1114
		rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1115
		if (IS_GEN9_LP(dev_priv)) {
1116 1117 1118 1119 1120 1121 1122
			rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
			gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
		} else {
			rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
			gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		}

1123
		/* RPSTAT1 is in the GT power well */
1124
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
1125

1126
		reqf = I915_READ(GEN6_RPNSWREQ);
1127
		if (INTEL_GEN(dev_priv) >= 9)
1128 1129 1130
			reqf >>= 23;
		else {
			reqf &= ~GEN6_TURBO_DISABLE;
1131
			if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1132 1133 1134 1135
				reqf >>= 24;
			else
				reqf >>= 25;
		}
1136
		reqf = intel_gpu_freq(dev_priv, reqf);
1137

1138 1139 1140 1141
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1142
		rpstat = I915_READ(GEN6_RPSTAT1);
1143 1144 1145 1146 1147 1148
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
		rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
		rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
T
Tvrtko Ursulin 已提交
1149 1150
		cagf = intel_gpu_freq(dev_priv,
				      intel_get_cagf(dev_priv, rpstat));
1151

1152
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
1153

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163
		if (INTEL_GEN(dev_priv) >= 11) {
			pm_ier = I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE);
			pm_imr = I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK);
			/*
			 * The equivalent to the PM ISR & IIR cannot be read
			 * without affecting the current state of the system
			 */
			pm_isr = 0;
			pm_iir = 0;
		} else if (INTEL_GEN(dev_priv) >= 8) {
1164 1165 1166 1167
			pm_ier = I915_READ(GEN8_GT_IER(2));
			pm_imr = I915_READ(GEN8_GT_IMR(2));
			pm_isr = I915_READ(GEN8_GT_ISR(2));
			pm_iir = I915_READ(GEN8_GT_IIR(2));
1168 1169 1170 1171 1172
		} else {
			pm_ier = I915_READ(GEN6_PMIER);
			pm_imr = I915_READ(GEN6_PMIMR);
			pm_isr = I915_READ(GEN6_PMISR);
			pm_iir = I915_READ(GEN6_PMIIR);
1173
		}
1174 1175
		pm_mask = I915_READ(GEN6_PMINTRMSK);

1176 1177 1178 1179 1180 1181 1182
		seq_printf(m, "Video Turbo Mode: %s\n",
			   yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
		seq_printf(m, "HW control enabled: %s\n",
			   yesno(rpmodectl & GEN6_RP_ENABLE));
		seq_printf(m, "SW control enabled: %s\n",
			   yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
				  GEN6_RP_MEDIA_SW_MODE));
1183 1184 1185 1186 1187 1188

		seq_printf(m, "PM IER=0x%08x IMR=0x%08x, MASK=0x%08x\n",
			   pm_ier, pm_imr, pm_mask);
		if (INTEL_GEN(dev_priv) <= 10)
			seq_printf(m, "PM ISR=0x%08x IIR=0x%08x\n",
				   pm_isr, pm_iir);
1189
		seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1190
			   rps->pm_intrmsk_mbz);
1191 1192
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
1193
			   (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1194 1195 1196 1197
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1198 1199 1200 1201
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1202
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1203
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1204 1205 1206 1207 1208 1209
		seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
			   rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
		seq_printf(m, "RP CUR UP: %d (%dus)\n",
			   rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
		seq_printf(m, "RP PREV UP: %d (%dus)\n",
			   rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
C
Chris Wilson 已提交
1210 1211
		seq_printf(m, "Up threshold: %d%%\n",
			   rps->power.up_threshold);
1212

1213 1214 1215 1216 1217 1218
		seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
			   rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
		seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
			   rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
		seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
			   rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
C
Chris Wilson 已提交
1219 1220
		seq_printf(m, "Down threshold: %d%%\n",
			   rps->power.down_threshold);
1221

1222
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1223
			    rp_state_cap >> 16) & 0xff;
1224
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1225
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1226
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1227
			   intel_gpu_freq(dev_priv, max_freq));
1228 1229

		max_freq = (rp_state_cap & 0xff00) >> 8;
1230
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1231
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1232
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1233
			   intel_gpu_freq(dev_priv, max_freq));
1234

1235
		max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1236
			    rp_state_cap >> 0) & 0xff;
1237
		max_freq *= (IS_GEN9_BC(dev_priv) ||
1238
			     INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1239
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1240
			   intel_gpu_freq(dev_priv, max_freq));
1241
		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1242
			   intel_gpu_freq(dev_priv, rps->max_freq));
1243

1244
		seq_printf(m, "Current freq: %d MHz\n",
1245
			   intel_gpu_freq(dev_priv, rps->cur_freq));
1246
		seq_printf(m, "Actual freq: %d MHz\n", cagf);
1247
		seq_printf(m, "Idle freq: %d MHz\n",
1248
			   intel_gpu_freq(dev_priv, rps->idle_freq));
1249
		seq_printf(m, "Min freq: %d MHz\n",
1250
			   intel_gpu_freq(dev_priv, rps->min_freq));
1251
		seq_printf(m, "Boost freq: %d MHz\n",
1252
			   intel_gpu_freq(dev_priv, rps->boost_freq));
1253
		seq_printf(m, "Max freq: %d MHz\n",
1254
			   intel_gpu_freq(dev_priv, rps->max_freq));
1255 1256
		seq_printf(m,
			   "efficient (RPe) frequency: %d MHz\n",
1257
			   intel_gpu_freq(dev_priv, rps->efficient_freq));
1258
	} else {
1259
		seq_puts(m, "no P-state info available\n");
1260
	}
1261

1262
	seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1263 1264 1265
	seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
	seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);

1266
	intel_runtime_pm_put(dev_priv, wakeref);
1267
	return ret;
1268 1269
}

1270 1271 1272 1273
static void i915_instdone_info(struct drm_i915_private *dev_priv,
			       struct seq_file *m,
			       struct intel_instdone *instdone)
{
S
Stuart Summers 已提交
1274
	struct sseu_dev_info *sseu = &RUNTIME_INFO(dev_priv)->sseu;
1275 1276 1277
	int slice;
	int subslice;

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
	seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
		   instdone->instdone);

	if (INTEL_GEN(dev_priv) <= 3)
		return;

	seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
		   instdone->slice_common);

	if (INTEL_GEN(dev_priv) <= 6)
		return;

S
Stuart Summers 已提交
1290
	for_each_instdone_slice_subslice(dev_priv, sseu, slice, subslice)
1291 1292 1293
		seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->sampler[slice][subslice]);

S
Stuart Summers 已提交
1294
	for_each_instdone_slice_subslice(dev_priv, sseu, slice, subslice)
1295 1296
		seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
			   slice, subslice, instdone->row[slice][subslice]);
1297 1298
}

1299 1300
static int i915_hangcheck_info(struct seq_file *m, void *unused)
{
1301
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1302
	struct intel_engine_cs *engine;
1303
	u64 acthd[I915_NUM_ENGINES];
1304
	struct intel_instdone instdone;
1305
	intel_wakeref_t wakeref;
1306
	enum intel_engine_id id;
1307

1308
	seq_printf(m, "Reset flags: %lx\n", dev_priv->gpu_error.flags);
1309
	if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1310
		seq_puts(m, "\tWedged\n");
1311
	if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1312
		seq_puts(m, "\tDevice (global) reset in progress\n");
1313

1314
	if (!i915_modparams.enable_hangcheck) {
1315
		seq_puts(m, "Hangcheck disabled\n");
1316 1317 1318
		return 0;
	}

1319
	with_intel_runtime_pm(dev_priv, wakeref) {
1320
		for_each_engine(engine, dev_priv, id)
1321
			acthd[id] = intel_engine_get_active_head(engine);
1322

1323
		intel_engine_get_instdone(dev_priv->engine[RCS0], &instdone);
1324 1325
	}

1326 1327
	if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
		seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1328 1329
			   jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
					    jiffies));
1330 1331 1332 1333
	else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
		seq_puts(m, "Hangcheck active, work pending\n");
	else
		seq_puts(m, "Hangcheck inactive\n");
1334

1335 1336
	seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));

1337
	for_each_engine(engine, dev_priv, id) {
1338 1339
		seq_printf(m, "%s: %d ms ago\n",
			   engine->name,
1340 1341
			   jiffies_to_msecs(jiffies -
					    engine->hangcheck.action_timestamp));
1342

1343
		seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1344
			   (long long)engine->hangcheck.acthd,
1345
			   (long long)acthd[id]);
1346

1347
		if (engine->id == RCS0) {
1348
			seq_puts(m, "\tinstdone read =\n");
1349

1350
			i915_instdone_info(dev_priv, m, &instdone);
1351

1352
			seq_puts(m, "\tinstdone accu =\n");
1353

1354 1355
			i915_instdone_info(dev_priv, m,
					   &engine->hangcheck.instdone);
1356
		}
1357 1358 1359 1360 1361
	}

	return 0;
}

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
static int i915_reset_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct i915_gpu_error *error = &dev_priv->gpu_error;
	struct intel_engine_cs *engine;
	enum intel_engine_id id;

	seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));

	for_each_engine(engine, dev_priv, id) {
		seq_printf(m, "%s = %u\n", engine->name,
			   i915_reset_engine_count(error, engine));
	}

	return 0;
}

1379
static int ironlake_drpc_info(struct seq_file *m)
1380
{
1381
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1382 1383 1384 1385 1386 1387 1388
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1389
	seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1390 1391 1392 1393
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
1394
		   yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1395
	seq_printf(m, "SW control enabled: %s\n",
1396
		   yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1397
	seq_printf(m, "Gated voltage change: %s\n",
1398
		   yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1399 1400
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1401
	seq_printf(m, "Max P-state: P%d\n",
1402
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1403 1404 1405 1406
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
1407
		   yesno(!(rstdbyctl & RCX_SW_EXIT)));
1408
	seq_puts(m, "Current RS state: ");
1409 1410
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1411
		seq_puts(m, "on\n");
1412 1413
		break;
	case RSX_STATUS_RC1:
1414
		seq_puts(m, "RC1\n");
1415 1416
		break;
	case RSX_STATUS_RC1E:
1417
		seq_puts(m, "RC1E\n");
1418 1419
		break;
	case RSX_STATUS_RS1:
1420
		seq_puts(m, "RS1\n");
1421 1422
		break;
	case RSX_STATUS_RS2:
1423
		seq_puts(m, "RS2 (RC6)\n");
1424 1425
		break;
	case RSX_STATUS_RS3:
1426
		seq_puts(m, "RC3 (RC6+)\n");
1427 1428
		break;
	default:
1429
		seq_puts(m, "unknown\n");
1430 1431
		break;
	}
1432 1433 1434 1435

	return 0;
}

1436
static int i915_forcewake_domains(struct seq_file *m, void *data)
1437
{
1438
	struct drm_i915_private *i915 = node_to_i915(m->private);
1439
	struct intel_uncore *uncore = &i915->uncore;
1440
	struct intel_uncore_forcewake_domain *fw_domain;
C
Chris Wilson 已提交
1441
	unsigned int tmp;
1442

1443
	seq_printf(m, "user.bypass_count = %u\n",
1444
		   uncore->user_forcewake.count);
1445

1446
	for_each_fw_domain(fw_domain, uncore, tmp)
1447
		seq_printf(m, "%s.wake_count = %u\n",
1448
			   intel_uncore_forcewake_domain_to_str(fw_domain->id),
1449
			   READ_ONCE(fw_domain->wake_count));
1450

1451 1452 1453
	return 0;
}

1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464
static void print_rc6_res(struct seq_file *m,
			  const char *title,
			  const i915_reg_t reg)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);

	seq_printf(m, "%s %u (%llu us)\n",
		   title, I915_READ(reg),
		   intel_rc6_residency_us(dev_priv, reg));
}

1465 1466
static int vlv_drpc_info(struct seq_file *m)
{
1467
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1468
	u32 rcctl1, pw_status;
1469

1470
	pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1471 1472 1473 1474 1475 1476
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
1477
		   (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1478
	seq_printf(m, "Media Power Well: %s\n",
1479
		   (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1480

1481 1482
	print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
	print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1483

1484
	return i915_forcewake_domains(m, NULL);
1485 1486
}

1487 1488
static int gen6_drpc_info(struct seq_file *m)
{
1489
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1490
	u32 gt_core_status, rcctl1, rc6vids = 0;
1491
	u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1492

1493
	gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1494
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1495 1496

	rcctl1 = I915_READ(GEN6_RC_CONTROL);
1497
	if (INTEL_GEN(dev_priv) >= 9) {
1498 1499 1500
		gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
		gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
	}
1501

1502
	if (INTEL_GEN(dev_priv) <= 7)
1503
		sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1504
				       &rc6vids, NULL);
1505

1506
	seq_printf(m, "RC1e Enabled: %s\n",
1507 1508 1509
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1510
	if (INTEL_GEN(dev_priv) >= 9) {
1511 1512 1513 1514 1515
		seq_printf(m, "Render Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
		seq_printf(m, "Media Well Gating Enabled: %s\n",
			yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
	}
1516 1517 1518 1519
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1520
	seq_puts(m, "Current RC state: ");
1521 1522 1523
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1524
			seq_puts(m, "Core Power Down\n");
1525
		else
1526
			seq_puts(m, "on\n");
1527 1528
		break;
	case GEN6_RC3:
1529
		seq_puts(m, "RC3\n");
1530 1531
		break;
	case GEN6_RC6:
1532
		seq_puts(m, "RC6\n");
1533 1534
		break;
	case GEN6_RC7:
1535
		seq_puts(m, "RC7\n");
1536 1537
		break;
	default:
1538
		seq_puts(m, "Unknown\n");
1539 1540 1541 1542 1543
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1544
	if (INTEL_GEN(dev_priv) >= 9) {
1545 1546 1547 1548 1549 1550 1551
		seq_printf(m, "Render Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
		seq_printf(m, "Media Power Well: %s\n",
			(gen9_powergate_status &
			 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
	}
1552 1553

	/* Not exactly sure what this is */
1554 1555 1556 1557 1558
	print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
		      GEN6_GT_GFX_RC6_LOCKED);
	print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
	print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
	print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1559

1560 1561 1562 1563 1564 1565 1566 1567 1568
	if (INTEL_GEN(dev_priv) <= 7) {
		seq_printf(m, "RC6   voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
		seq_printf(m, "RC6+  voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
		seq_printf(m, "RC6++ voltage: %dmV\n",
			   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
	}

1569
	return i915_forcewake_domains(m, NULL);
1570 1571 1572 1573
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1574
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1575
	intel_wakeref_t wakeref;
1576
	int err = -ENODEV;
1577

1578 1579 1580 1581 1582 1583 1584 1585
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
			err = vlv_drpc_info(m);
		else if (INTEL_GEN(dev_priv) >= 6)
			err = gen6_drpc_info(m);
		else
			err = ironlake_drpc_info(m);
	}
1586 1587

	return err;
1588 1589
}

1590 1591
static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
{
1592
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602

	seq_printf(m, "FB tracking busy bits: 0x%08x\n",
		   dev_priv->fb_tracking.busy_bits);

	seq_printf(m, "FB tracking flip bits: 0x%08x\n",
		   dev_priv->fb_tracking.flip_bits);

	return 0;
}

1603 1604
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1605
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1606
	struct intel_fbc *fbc = &dev_priv->fbc;
1607
	intel_wakeref_t wakeref;
1608

1609 1610
	if (!HAS_FBC(dev_priv))
		return -ENODEV;
1611

1612
	wakeref = intel_runtime_pm_get(dev_priv);
1613
	mutex_lock(&fbc->lock);
1614

1615
	if (intel_fbc_is_active(dev_priv))
1616
		seq_puts(m, "FBC enabled\n");
1617
	else
1618 1619
		seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);

1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635
	if (intel_fbc_is_active(dev_priv)) {
		u32 mask;

		if (INTEL_GEN(dev_priv) >= 8)
			mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 7)
			mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
		else if (INTEL_GEN(dev_priv) >= 5)
			mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
		else if (IS_G4X(dev_priv))
			mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
		else
			mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
							FBC_STAT_COMPRESSED);

		seq_printf(m, "Compressing: %s\n", yesno(mask));
1636
	}
1637

1638
	mutex_unlock(&fbc->lock);
1639
	intel_runtime_pm_put(dev_priv, wakeref);
1640

1641 1642 1643
	return 0;
}

1644
static int i915_fbc_false_color_get(void *data, u64 *val)
1645
{
1646
	struct drm_i915_private *dev_priv = data;
1647

1648
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1649 1650 1651 1652 1653 1654 1655
		return -ENODEV;

	*val = dev_priv->fbc.false_color;

	return 0;
}

1656
static int i915_fbc_false_color_set(void *data, u64 val)
1657
{
1658
	struct drm_i915_private *dev_priv = data;
1659 1660
	u32 reg;

1661
	if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1662 1663
		return -ENODEV;

P
Paulo Zanoni 已提交
1664
	mutex_lock(&dev_priv->fbc.lock);
1665 1666 1667 1668 1669 1670 1671 1672

	reg = I915_READ(ILK_DPFC_CONTROL);
	dev_priv->fbc.false_color = val;

	I915_WRITE(ILK_DPFC_CONTROL, val ?
		   (reg | FBC_CTL_FALSE_COLOR) :
		   (reg & ~FBC_CTL_FALSE_COLOR));

P
Paulo Zanoni 已提交
1673
	mutex_unlock(&dev_priv->fbc.lock);
1674 1675 1676
	return 0;
}

1677 1678
DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
			i915_fbc_false_color_get, i915_fbc_false_color_set,
1679 1680
			"%llu\n");

1681 1682
static int i915_ips_status(struct seq_file *m, void *unused)
{
1683
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1684
	intel_wakeref_t wakeref;
1685

1686 1687
	if (!HAS_IPS(dev_priv))
		return -ENODEV;
1688

1689
	wakeref = intel_runtime_pm_get(dev_priv);
1690

1691
	seq_printf(m, "Enabled by kernel parameter: %s\n",
1692
		   yesno(i915_modparams.enable_ips));
1693

1694
	if (INTEL_GEN(dev_priv) >= 8) {
1695 1696 1697 1698 1699 1700 1701
		seq_puts(m, "Currently: unknown\n");
	} else {
		if (I915_READ(IPS_CTL) & IPS_ENABLE)
			seq_puts(m, "Currently: enabled\n");
		else
			seq_puts(m, "Currently: disabled\n");
	}
1702

1703
	intel_runtime_pm_put(dev_priv, wakeref);
1704

1705 1706 1707
	return 0;
}

1708 1709
static int i915_sr_status(struct seq_file *m, void *unused)
{
1710
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1711
	intel_wakeref_t wakeref;
1712 1713
	bool sr_enabled = false;

1714
	wakeref = intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1715

1716 1717 1718
	if (INTEL_GEN(dev_priv) >= 9)
		/* no global SR status; inspect per-plane WM */;
	else if (HAS_PCH_SPLIT(dev_priv))
1719
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1720
	else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1721
		 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1722
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1723
	else if (IS_I915GM(dev_priv))
1724
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1725
	else if (IS_PINEVIEW(dev_priv))
1726
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1727
	else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1728
		sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1729

1730
	intel_display_power_put(dev_priv, POWER_DOMAIN_INIT, wakeref);
1731

1732
	seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1733 1734 1735 1736

	return 0;
}

1737 1738
static int i915_emon_status(struct seq_file *m, void *unused)
{
1739
	struct drm_i915_private *i915 = node_to_i915(m->private);
1740
	intel_wakeref_t wakeref;
1741

1742
	if (!IS_GEN(i915, 5))
1743 1744
		return -ENODEV;

1745 1746
	with_intel_runtime_pm(i915, wakeref) {
		unsigned long temp, chipset, gfx;
1747

1748 1749 1750
		temp = i915_mch_val(i915);
		chipset = i915_chipset_val(i915);
		gfx = i915_gfx_val(i915);
1751

1752 1753 1754 1755 1756
		seq_printf(m, "GMCH temp: %ld\n", temp);
		seq_printf(m, "Chipset power: %ld\n", chipset);
		seq_printf(m, "GFX power: %ld\n", gfx);
		seq_printf(m, "Total power: %ld\n", chipset + gfx);
	}
1757 1758 1759 1760

	return 0;
}

1761 1762
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1763
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1764
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
1765
	unsigned int max_gpu_freq, min_gpu_freq;
1766
	intel_wakeref_t wakeref;
1767
	int gpu_freq, ia_freq;
1768

1769 1770
	if (!HAS_LLC(dev_priv))
		return -ENODEV;
1771

1772 1773
	min_gpu_freq = rps->min_freq;
	max_gpu_freq = rps->max_freq;
1774
	if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1775
		/* Convert GT frequency to 50 HZ units */
1776 1777
		min_gpu_freq /= GEN9_FREQ_SCALER;
		max_gpu_freq /= GEN9_FREQ_SCALER;
1778 1779
	}

1780
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1781

1782
	wakeref = intel_runtime_pm_get(dev_priv);
1783
	for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
B
Ben Widawsky 已提交
1784 1785 1786
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
1787
				       &ia_freq, NULL);
1788
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1789
			   intel_gpu_freq(dev_priv, (gpu_freq *
1790
						     (IS_GEN9_BC(dev_priv) ||
1791
						      INTEL_GEN(dev_priv) >= 10 ?
1792
						      GEN9_FREQ_SCALER : 1))),
1793 1794
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1795
	}
1796
	intel_runtime_pm_put(dev_priv, wakeref);
1797 1798

	return 0;
1799 1800
}

1801 1802
static int i915_opregion(struct seq_file *m, void *unused)
{
1803 1804
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1805 1806 1807 1808 1809
	struct intel_opregion *opregion = &dev_priv->opregion;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1810
		goto out;
1811

1812 1813
	if (opregion->header)
		seq_write(m, opregion->header, OPREGION_SIZE);
1814 1815 1816

	mutex_unlock(&dev->struct_mutex);

1817
out:
1818 1819 1820
	return 0;
}

1821 1822
static int i915_vbt(struct seq_file *m, void *unused)
{
1823
	struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1824 1825 1826 1827 1828 1829 1830

	if (opregion->vbt)
		seq_write(m, opregion->vbt, opregion->vbt_size);

	return 0;
}

1831 1832
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1833 1834
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1835
	struct intel_framebuffer *fbdev_fb = NULL;
1836
	struct drm_framebuffer *drm_fb;
1837 1838 1839 1840 1841
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1842

1843
#ifdef CONFIG_DRM_FBDEV_EMULATION
1844
	if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1845
		fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1846 1847 1848 1849

		seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
			   fbdev_fb->base.width,
			   fbdev_fb->base.height,
V
Ville Syrjälä 已提交
1850
			   fbdev_fb->base.format->depth,
V
Ville Syrjälä 已提交
1851
			   fbdev_fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1852
			   fbdev_fb->base.modifier,
1853
			   drm_framebuffer_read_refcount(&fbdev_fb->base));
1854
		describe_obj(m, intel_fb_obj(&fbdev_fb->base));
1855 1856
		seq_putc(m, '\n');
	}
1857
#endif
1858

1859
	mutex_lock(&dev->mode_config.fb_lock);
1860
	drm_for_each_fb(drm_fb, dev) {
1861 1862
		struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
		if (fb == fbdev_fb)
1863 1864
			continue;

1865
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1866 1867
			   fb->base.width,
			   fb->base.height,
V
Ville Syrjälä 已提交
1868
			   fb->base.format->depth,
V
Ville Syrjälä 已提交
1869
			   fb->base.format->cpp[0] * 8,
V
Ville Syrjälä 已提交
1870
			   fb->base.modifier,
1871
			   drm_framebuffer_read_refcount(&fb->base));
1872
		describe_obj(m, intel_fb_obj(&fb->base));
1873
		seq_putc(m, '\n');
1874
	}
1875
	mutex_unlock(&dev->mode_config.fb_lock);
1876
	mutex_unlock(&dev->struct_mutex);
1877 1878 1879 1880

	return 0;
}

1881
static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1882
{
1883 1884
	seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
		   ring->space, ring->head, ring->tail, ring->emit);
1885 1886
}

1887 1888
static int i915_context_status(struct seq_file *m, void *unused)
{
1889 1890
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
1891
	struct i915_gem_context *ctx;
1892
	int ret;
1893

1894
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1895 1896 1897
	if (ret)
		return ret;

1898
	list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1899
		struct i915_gem_engines_iter it;
1900 1901
		struct intel_context *ce;

1902 1903 1904 1905
		seq_puts(m, "HW context ");
		if (!list_empty(&ctx->hw_id_link))
			seq_printf(m, "%x [pin %u]", ctx->hw_id,
				   atomic_read(&ctx->hw_id_pin_count));
1906
		if (ctx->pid) {
1907 1908
			struct task_struct *task;

1909
			task = get_pid_task(ctx->pid, PIDTYPE_PID);
1910 1911 1912 1913 1914
			if (task) {
				seq_printf(m, "(%s [%d]) ",
					   task->comm, task->pid);
				put_task_struct(task);
			}
1915 1916
		} else if (IS_ERR(ctx->file_priv)) {
			seq_puts(m, "(deleted) ");
1917 1918 1919 1920
		} else {
			seq_puts(m, "(kernel) ");
		}

1921 1922
		seq_putc(m, ctx->remap_slice ? 'R' : 'r');
		seq_putc(m, '\n');
1923

1924 1925
		for_each_gem_engine(ce,
				    i915_gem_context_lock_engines(ctx), it) {
1926
			seq_printf(m, "%s: ", ce->engine->name);
1927
			if (ce->state)
1928
				describe_obj(m, ce->state->obj);
1929
			if (ce->ring)
1930
				describe_ctx_ring(m, ce->ring);
1931 1932
			seq_putc(m, '\n');
		}
1933
		i915_gem_context_unlock_engines(ctx);
1934 1935

		seq_putc(m, '\n');
1936 1937
	}

1938
	mutex_unlock(&dev->struct_mutex);
1939 1940 1941 1942

	return 0;
}

1943 1944
static const char *swizzle_string(unsigned swizzle)
{
1945
	switch (swizzle) {
1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1961
		return "unknown";
1962 1963 1964 1965 1966 1967 1968
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1969
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
1970
	intel_wakeref_t wakeref;
1971

1972
	wakeref = intel_runtime_pm_get(dev_priv);
1973 1974 1975 1976 1977 1978

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

1979
	if (IS_GEN_RANGE(dev_priv, 3, 4)) {
1980 1981
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
1982 1983
		seq_printf(m, "DDC2 = 0x%08x\n",
			   I915_READ(DCC2));
1984 1985 1986 1987
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
1988
	} else if (INTEL_GEN(dev_priv) >= 6) {
1989 1990 1991 1992 1993 1994 1995 1996
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
1997
		if (INTEL_GEN(dev_priv) >= 8)
B
Ben Widawsky 已提交
1998 1999 2000 2001 2002
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
2003 2004
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
2005
	}
2006 2007 2008 2009

	if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
		seq_puts(m, "L-shaped memory detected\n");

2010
	intel_runtime_pm_put(dev_priv, wakeref);
2011 2012 2013 2014

	return 0;
}

2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
static const char *rps_power_to_str(unsigned int power)
{
	static const char * const strings[] = {
		[LOW_POWER] = "low power",
		[BETWEEN] = "mixed",
		[HIGH_POWER] = "high power",
	};

	if (power >= ARRAY_SIZE(strings) || !strings[power])
		return "unknown";

	return strings[power];
}

2029 2030
static int i915_rps_boost_info(struct seq_file *m, void *data)
{
2031
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2032
	struct intel_rps *rps = &dev_priv->gt_pm.rps;
2033
	u32 act_freq = rps->cur_freq;
2034
	intel_wakeref_t wakeref;
2035

2036
	with_intel_runtime_pm_if_in_use(dev_priv, wakeref) {
2037
		if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2038
			vlv_punit_get(dev_priv);
2039 2040
			act_freq = vlv_punit_read(dev_priv,
						  PUNIT_REG_GPU_FREQ_STS);
2041
			vlv_punit_put(dev_priv);
2042 2043 2044 2045 2046 2047 2048
			act_freq = (act_freq >> 8) & 0xff;
		} else {
			act_freq = intel_get_cagf(dev_priv,
						  I915_READ(GEN6_RPSTAT1));
		}
	}

2049
	seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2050
	seq_printf(m, "GPU busy? %s\n", yesno(dev_priv->gt.awake));
2051
	seq_printf(m, "Boosts outstanding? %d\n",
2052
		   atomic_read(&rps->num_waiters));
C
Chris Wilson 已提交
2053
	seq_printf(m, "Interactive? %d\n", READ_ONCE(rps->power.interactive));
2054 2055 2056
	seq_printf(m, "Frequency requested %d, actual %d\n",
		   intel_gpu_freq(dev_priv, rps->cur_freq),
		   intel_gpu_freq(dev_priv, act_freq));
2057
	seq_printf(m, "  min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2058 2059 2060 2061
		   intel_gpu_freq(dev_priv, rps->min_freq),
		   intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
		   intel_gpu_freq(dev_priv, rps->max_freq));
2062
	seq_printf(m, "  idle:%d, efficient:%d, boost:%d\n",
2063 2064 2065
		   intel_gpu_freq(dev_priv, rps->idle_freq),
		   intel_gpu_freq(dev_priv, rps->efficient_freq),
		   intel_gpu_freq(dev_priv, rps->boost_freq));
2066

2067
	seq_printf(m, "Wait boosts: %d\n", atomic_read(&rps->boosts));
2068

2069
	if (INTEL_GEN(dev_priv) >= 6 && rps->enabled && dev_priv->gt.awake) {
2070 2071 2072
		u32 rpup, rpupei;
		u32 rpdown, rpdownei;

2073
		intel_uncore_forcewake_get(&dev_priv->uncore, FORCEWAKE_ALL);
2074 2075 2076 2077
		rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
		rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
		rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
		rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2078
		intel_uncore_forcewake_put(&dev_priv->uncore, FORCEWAKE_ALL);
2079 2080

		seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
C
Chris Wilson 已提交
2081
			   rps_power_to_str(rps->power.mode));
2082
		seq_printf(m, "  Avg. up: %d%% [above threshold? %d%%]\n",
2083
			   rpup && rpupei ? 100 * rpup / rpupei : 0,
C
Chris Wilson 已提交
2084
			   rps->power.up_threshold);
2085
		seq_printf(m, "  Avg. down: %d%% [below threshold? %d%%]\n",
2086
			   rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
C
Chris Wilson 已提交
2087
			   rps->power.down_threshold);
2088 2089 2090 2091
	} else {
		seq_puts(m, "\nRPS Autotuning inactive\n");
	}

2092
	return 0;
2093 2094
}

2095 2096
static int i915_llc(struct seq_file *m, void *data)
{
2097
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2098
	const bool edram = INTEL_GEN(dev_priv) > 8;
2099

2100
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2101 2102
	seq_printf(m, "%s: %uMB\n", edram ? "eDRAM" : "eLLC",
		   dev_priv->edram_size_mb);
2103 2104 2105 2106

	return 0;
}

2107 2108 2109
static int i915_huc_load_status_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2110
	intel_wakeref_t wakeref;
2111
	struct drm_printer p;
2112

2113 2114
	if (!HAS_HUC(dev_priv))
		return -ENODEV;
2115

2116 2117
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2118

2119 2120
	with_intel_runtime_pm(dev_priv, wakeref)
		seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2121 2122 2123 2124

	return 0;
}

2125 2126
static int i915_guc_load_status_info(struct seq_file *m, void *data)
{
2127
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2128
	intel_wakeref_t wakeref;
2129
	struct drm_printer p;
2130

2131 2132
	if (!HAS_GUC(dev_priv))
		return -ENODEV;
2133

2134 2135
	p = drm_seq_file_printer(m);
	intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2136

2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 tmp = I915_READ(GUC_STATUS);
		u32 i;

		seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
		seq_printf(m, "\tBootrom status = 0x%x\n",
			   (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
		seq_printf(m, "\tuKernel status = 0x%x\n",
			   (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
		seq_printf(m, "\tMIA Core status = 0x%x\n",
			   (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
		seq_puts(m, "\nScratch registers:\n");
		for (i = 0; i < 16; i++) {
			seq_printf(m, "\t%2d: \t0x%x\n",
				   i, I915_READ(SOFT_SCRATCH(i)));
		}
	}
2154

2155 2156 2157
	return 0;
}

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174
static const char *
stringify_guc_log_type(enum guc_log_buffer_type type)
{
	switch (type) {
	case GUC_ISR_LOG_BUFFER:
		return "ISR";
	case GUC_DPC_LOG_BUFFER:
		return "DPC";
	case GUC_CRASH_DUMP_LOG_BUFFER:
		return "CRASH";
	default:
		MISSING_CASE(type);
	}

	return "";
}

2175 2176 2177
static void i915_guc_log_info(struct seq_file *m,
			      struct drm_i915_private *dev_priv)
{
2178 2179
	struct intel_guc_log *log = &dev_priv->guc.log;
	enum guc_log_buffer_type type;
2180

2181 2182 2183 2184
	if (!intel_guc_log_relay_enabled(log)) {
		seq_puts(m, "GuC log relay disabled\n");
		return;
	}
2185

2186
	seq_puts(m, "GuC logging stats:\n");
2187

2188
	seq_printf(m, "\tRelay full count: %u\n",
2189 2190 2191 2192 2193 2194 2195 2196
		   log->relay.full_count);

	for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
		seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
			   stringify_guc_log_type(type),
			   log->stats[type].flush,
			   log->stats[type].sampled_overflow);
	}
2197 2198
}

2199 2200
static void i915_guc_client_info(struct seq_file *m,
				 struct drm_i915_private *dev_priv,
2201
				 struct intel_guc_client *client)
2202
{
2203
	struct intel_engine_cs *engine;
2204
	enum intel_engine_id id;
2205
	u64 tot = 0;
2206

2207 2208
	seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
		client->priority, client->stage_id, client->proc_desc_offset);
2209 2210
	seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
		client->doorbell_id, client->doorbell_offset);
2211

2212
	for_each_engine(engine, dev_priv, id) {
2213 2214
		u64 submissions = client->submissions[id];
		tot += submissions;
2215
		seq_printf(m, "\tSubmissions: %llu %s\n",
2216
				submissions, engine->name);
2217 2218 2219 2220
	}
	seq_printf(m, "\tTotal: %llu\n", tot);
}

2221 2222 2223 2224 2225
static int i915_guc_info(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const struct intel_guc *guc = &dev_priv->guc;

2226
	if (!USES_GUC(dev_priv))
2227 2228
		return -ENODEV;

2229 2230 2231 2232 2233
	i915_guc_log_info(m, dev_priv);

	if (!USES_GUC_SUBMISSION(dev_priv))
		return 0;

2234
	GEM_BUG_ON(!guc->execbuf_client);
2235

2236
	seq_printf(m, "\nDoorbell map:\n");
2237
	seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2238
	seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2239

2240 2241
	seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
	i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2242 2243 2244 2245 2246
	if (guc->preempt_client) {
		seq_printf(m, "\nGuC preempt client @ %p:\n",
			   guc->preempt_client);
		i915_guc_client_info(m, dev_priv, guc->preempt_client);
	}
2247 2248 2249 2250 2251 2252

	/* Add more as required ... */

	return 0;
}

2253
static int i915_guc_stage_pool(struct seq_file *m, void *data)
A
Alex Dai 已提交
2254
{
2255
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2256 2257
	const struct intel_guc *guc = &dev_priv->guc;
	struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2258
	struct intel_guc_client *client = guc->execbuf_client;
2259
	intel_engine_mask_t tmp;
2260
	int index;
A
Alex Dai 已提交
2261

2262 2263
	if (!USES_GUC_SUBMISSION(dev_priv))
		return -ENODEV;
A
Alex Dai 已提交
2264

2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283
	for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
		struct intel_engine_cs *engine;

		if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
			continue;

		seq_printf(m, "GuC stage descriptor %u:\n", index);
		seq_printf(m, "\tIndex: %u\n", desc->stage_id);
		seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
		seq_printf(m, "\tPriority: %d\n", desc->priority);
		seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
		seq_printf(m, "\tEngines used: 0x%x\n",
			   desc->engines_used);
		seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
			   desc->db_trigger_phy,
			   desc->db_trigger_cpu,
			   desc->db_trigger_uk);
		seq_printf(m, "\tProcess descriptor: 0x%x\n",
			   desc->process_desc);
2284
		seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
			   desc->wq_addr, desc->wq_size);
		seq_putc(m, '\n');

		for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
			u32 guc_engine_id = engine->guc_id;
			struct guc_execlist_context *lrc =
						&desc->lrc[guc_engine_id];

			seq_printf(m, "\t%s LRC:\n", engine->name);
			seq_printf(m, "\t\tContext desc: 0x%x\n",
				   lrc->context_desc);
			seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
			seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
			seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
			seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
			seq_putc(m, '\n');
		}
	}

	return 0;
}

A
Alex Dai 已提交
2307 2308
static int i915_guc_log_dump(struct seq_file *m, void *data)
{
2309 2310 2311 2312 2313 2314
	struct drm_info_node *node = m->private;
	struct drm_i915_private *dev_priv = node_to_i915(node);
	bool dump_load_err = !!node->info_ent->data;
	struct drm_i915_gem_object *obj = NULL;
	u32 *log;
	int i = 0;
A
Alex Dai 已提交
2315

2316 2317 2318
	if (!HAS_GUC(dev_priv))
		return -ENODEV;

2319 2320 2321 2322
	if (dump_load_err)
		obj = dev_priv->guc.load_err_log;
	else if (dev_priv->guc.log.vma)
		obj = dev_priv->guc.log.vma->obj;
A
Alex Dai 已提交
2323

2324 2325
	if (!obj)
		return 0;
A
Alex Dai 已提交
2326

2327 2328 2329 2330 2331
	log = i915_gem_object_pin_map(obj, I915_MAP_WC);
	if (IS_ERR(log)) {
		DRM_DEBUG("Failed to pin object\n");
		seq_puts(m, "(log data unaccessible)\n");
		return PTR_ERR(log);
A
Alex Dai 已提交
2332 2333
	}

2334 2335 2336 2337 2338
	for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
		seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
			   *(log + i), *(log + i + 1),
			   *(log + i + 2), *(log + i + 3));

A
Alex Dai 已提交
2339 2340
	seq_putc(m, '\n');

2341 2342
	i915_gem_object_unpin_map(obj);

A
Alex Dai 已提交
2343 2344 2345
	return 0;
}

2346
static int i915_guc_log_level_get(void *data, u64 *val)
2347
{
2348
	struct drm_i915_private *dev_priv = data;
2349

2350
	if (!USES_GUC(dev_priv))
2351 2352
		return -ENODEV;

2353
	*val = intel_guc_log_get_level(&dev_priv->guc.log);
2354 2355 2356 2357

	return 0;
}

2358
static int i915_guc_log_level_set(void *data, u64 val)
2359
{
2360
	struct drm_i915_private *dev_priv = data;
2361

2362
	if (!USES_GUC(dev_priv))
2363 2364
		return -ENODEV;

2365
	return intel_guc_log_set_level(&dev_priv->guc.log, val);
2366 2367
}

2368 2369
DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
			i915_guc_log_level_get, i915_guc_log_level_set,
2370 2371
			"%lld\n");

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!USES_GUC(dev_priv))
		return -ENODEV;

	file->private_data = &dev_priv->guc.log;

	return intel_guc_log_relay_open(&dev_priv->guc.log);
}

static ssize_t
i915_guc_log_relay_write(struct file *filp,
			 const char __user *ubuf,
			 size_t cnt,
			 loff_t *ppos)
{
	struct intel_guc_log *log = filp->private_data;

	intel_guc_log_relay_flush(log);

	return cnt;
}

static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	intel_guc_log_relay_close(&dev_priv->guc.log);

	return 0;
}

static const struct file_operations i915_guc_log_relay_fops = {
	.owner = THIS_MODULE,
	.open = i915_guc_log_relay_open,
	.write = i915_guc_log_relay_write,
	.release = i915_guc_log_relay_release,
};

2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426
static int i915_psr_sink_status_show(struct seq_file *m, void *data)
{
	u8 val;
	static const char * const sink_status[] = {
		"inactive",
		"transition to active, capture and display",
		"active, display from RFB",
		"active, capture and display on sink device timings",
		"transition to inactive, capture and display, timing re-sync",
		"reserved",
		"reserved",
		"sink internal error",
	};
	struct drm_connector *connector = m->private;
2427
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
2428 2429
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
2430 2431 2432 2433 2434 2435
	int ret;

	if (!CAN_PSR(dev_priv)) {
		seq_puts(m, "PSR Unsupported\n");
		return -ENODEV;
	}
2436 2437 2438 2439

	if (connector->status != connector_status_connected)
		return -ENODEV;

2440 2441 2442
	ret = drm_dp_dpcd_readb(&intel_dp->aux, DP_PSR_STATUS, &val);

	if (ret == 1) {
2443 2444 2445 2446 2447 2448 2449
		const char *str = "unknown";

		val &= DP_PSR_SINK_STATE_MASK;
		if (val < ARRAY_SIZE(sink_status))
			str = sink_status[val];
		seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val, str);
	} else {
2450
		return ret;
2451 2452 2453 2454 2455 2456
	}

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_psr_sink_status);

2457 2458 2459
static void
psr_source_status(struct drm_i915_private *dev_priv, struct seq_file *m)
{
2460 2461
	u32 val, status_val;
	const char *status = "unknown";
2462

2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
	if (dev_priv->psr.psr2_enabled) {
		static const char * const live_status[] = {
			"IDLE",
			"CAPTURE",
			"CAPTURE_FS",
			"SLEEP",
			"BUFON_FW",
			"ML_UP",
			"SU_STANDBY",
			"FAST_SLEEP",
			"DEEP_SLEEP",
			"BUF_ON",
			"TG_ON"
		};
2477 2478 2479 2480 2481
		val = I915_READ(EDP_PSR2_STATUS);
		status_val = (val & EDP_PSR2_STATUS_STATE_MASK) >>
			      EDP_PSR2_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492
	} else {
		static const char * const live_status[] = {
			"IDLE",
			"SRDONACK",
			"SRDENT",
			"BUFOFF",
			"BUFON",
			"AUXACK",
			"SRDOFFACK",
			"SRDENT_ON",
		};
2493 2494 2495 2496 2497
		val = I915_READ(EDP_PSR_STATUS);
		status_val = (val & EDP_PSR_STATUS_STATE_MASK) >>
			      EDP_PSR_STATUS_STATE_SHIFT;
		if (status_val < ARRAY_SIZE(live_status))
			status = live_status[status_val];
2498
	}
2499

2500
	seq_printf(m, "Source PSR status: %s [0x%08x]\n", status, val);
2501 2502
}

2503 2504
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
2505
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2506
	struct i915_psr *psr = &dev_priv->psr;
2507
	intel_wakeref_t wakeref;
2508 2509 2510
	const char *status;
	bool enabled;
	u32 val;
2511

2512 2513
	if (!HAS_PSR(dev_priv))
		return -ENODEV;
2514

2515 2516 2517 2518 2519 2520
	seq_printf(m, "Sink support: %s", yesno(psr->sink_support));
	if (psr->dp)
		seq_printf(m, " [0x%02x]", psr->dp->psr_dpcd[0]);
	seq_puts(m, "\n");

	if (!psr->sink_support)
2521 2522
		return 0;

2523
	wakeref = intel_runtime_pm_get(dev_priv);
2524
	mutex_lock(&psr->lock);
2525

2526 2527
	if (psr->enabled)
		status = psr->psr2_enabled ? "PSR2 enabled" : "PSR1 enabled";
2528
	else
2529 2530
		status = "disabled";
	seq_printf(m, "PSR mode: %s\n", status);
2531

2532 2533
	if (!psr->enabled)
		goto unlock;
2534

2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546
	if (psr->psr2_enabled) {
		val = I915_READ(EDP_PSR2_CTL);
		enabled = val & EDP_PSR2_ENABLE;
	} else {
		val = I915_READ(EDP_PSR_CTL);
		enabled = val & EDP_PSR_ENABLE;
	}
	seq_printf(m, "Source PSR ctl: %s [0x%08x]\n",
		   enableddisabled(enabled), val);
	psr_source_status(dev_priv, m);
	seq_printf(m, "Busy frontbuffer bits: 0x%08x\n",
		   psr->busy_frontbuffer_bits);
2547

2548 2549 2550
	/*
	 * SKL+ Perf counter is reset to 0 everytime DC state is entered
	 */
2551
	if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2552 2553
		val = I915_READ(EDP_PSR_PERF_CNT) & EDP_PSR_PERF_CNT_MASK;
		seq_printf(m, "Performance counter: %u\n", val);
R
Rodrigo Vivi 已提交
2554
	}
2555

2556
	if (psr->debug & I915_PSR_DEBUG_IRQ) {
2557
		seq_printf(m, "Last attempted entry at: %lld\n",
2558 2559
			   psr->last_entry_attempt);
		seq_printf(m, "Last exit at: %lld\n", psr->last_exit);
2560 2561
	}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
	if (psr->psr2_enabled) {
		u32 su_frames_val[3];
		int frame;

		/*
		 * Reading all 3 registers before hand to minimize crossing a
		 * frame boundary between register reads
		 */
		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame += 3)
			su_frames_val[frame / 3] = I915_READ(PSR2_SU_STATUS(frame));

		seq_puts(m, "Frame:\tPSR2 SU blocks:\n");

		for (frame = 0; frame < PSR2_SU_STATUS_FRAMES; frame++) {
			u32 su_blocks;

			su_blocks = su_frames_val[frame / 3] &
				    PSR2_SU_STATUS_MASK(frame);
			su_blocks = su_blocks >> PSR2_SU_STATUS_SHIFT(frame);
			seq_printf(m, "%d\t%d\n", frame, su_blocks);
		}
	}

2585 2586
unlock:
	mutex_unlock(&psr->lock);
2587
	intel_runtime_pm_put(dev_priv, wakeref);
2588

2589 2590 2591
	return 0;
}

2592 2593 2594 2595
static int
i915_edp_psr_debug_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
2596
	intel_wakeref_t wakeref;
2597
	int ret;
2598 2599 2600 2601

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

2602
	DRM_DEBUG_KMS("Setting PSR debug to %llx\n", val);
2603

2604
	wakeref = intel_runtime_pm_get(dev_priv);
2605

2606
	ret = intel_psr_debug_set(dev_priv, val);
2607

2608
	intel_runtime_pm_put(dev_priv, wakeref);
2609

2610
	return ret;
2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628
}

static int
i915_edp_psr_debug_get(void *data, u64 *val)
{
	struct drm_i915_private *dev_priv = data;

	if (!CAN_PSR(dev_priv))
		return -ENODEV;

	*val = READ_ONCE(dev_priv->psr.debug);
	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
			i915_edp_psr_debug_get, i915_edp_psr_debug_set,
			"%llu\n");

2629 2630
static int i915_energy_uJ(struct seq_file *m, void *data)
{
2631
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2632
	unsigned long long power;
2633
	intel_wakeref_t wakeref;
2634 2635
	u32 units;

2636
	if (INTEL_GEN(dev_priv) < 6)
2637 2638
		return -ENODEV;

2639
	if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power))
2640 2641 2642
		return -ENODEV;

	units = (power & 0x1f00) >> 8;
2643 2644
	with_intel_runtime_pm(dev_priv, wakeref)
		power = I915_READ(MCH_SECP_NRG_STTS);
2645

2646
	power = (1000000 * power) >> units; /* convert to uJ */
2647
	seq_printf(m, "%llu", power);
2648 2649 2650 2651

	return 0;
}

2652
static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2653
{
2654
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
D
David Weinehall 已提交
2655
	struct pci_dev *pdev = dev_priv->drm.pdev;
2656

2657 2658
	if (!HAS_RUNTIME_PM(dev_priv))
		seq_puts(m, "Runtime power management not supported\n");
2659

2660 2661 2662
	seq_printf(m, "Runtime power status: %s\n",
		   enableddisabled(!dev_priv->power_domains.wakeref));

2663
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
2664
	seq_printf(m, "IRQs disabled: %s\n",
2665
		   yesno(!intel_irqs_enabled(dev_priv)));
2666
#ifdef CONFIG_PM
2667
	seq_printf(m, "Usage count: %d\n",
2668
		   atomic_read(&dev_priv->drm.dev->power.usage_count));
2669 2670 2671
#else
	seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
#endif
2672
	seq_printf(m, "PCI device power state: %s [%d]\n",
D
David Weinehall 已提交
2673 2674
		   pci_power_name(pdev->current_state),
		   pdev->current_state);
2675

2676 2677 2678 2679 2680 2681
	if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)) {
		struct drm_printer p = drm_seq_file_printer(m);

		print_intel_runtime_pm_wakeref(dev_priv, &p);
	}

2682 2683 2684
	return 0;
}

2685 2686
static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2687
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
2699
		seq_printf(m, "%-25s %d\n", power_well->desc->name,
2700 2701
			   power_well->count);

2702
		for_each_power_domain(power_domain, power_well->desc->domains)
2703
			seq_printf(m, "  %-23s %d\n",
2704
				 intel_display_power_domain_str(power_domain),
2705 2706 2707 2708 2709 2710 2711 2712
				 power_domains->domain_use_count[power_domain]);
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2713 2714
static int i915_dmc_info(struct seq_file *m, void *unused)
{
2715
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
2716
	intel_wakeref_t wakeref;
2717 2718
	struct intel_csr *csr;

2719 2720
	if (!HAS_CSR(dev_priv))
		return -ENODEV;
2721 2722 2723

	csr = &dev_priv->csr;

2724
	wakeref = intel_runtime_pm_get(dev_priv);
2725

2726 2727 2728 2729
	seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
	seq_printf(m, "path: %s\n", csr->fw_path);

	if (!csr->dmc_payload)
2730
		goto out;
2731 2732 2733 2734

	seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
		   CSR_VERSION_MINOR(csr->version));

2735 2736 2737 2738 2739 2740 2741
	if (WARN_ON(INTEL_GEN(dev_priv) > 11))
		goto out;

	seq_printf(m, "DC3 -> DC5 count: %d\n",
		   I915_READ(IS_BROXTON(dev_priv) ? BXT_CSR_DC3_DC5_COUNT :
						    SKL_CSR_DC3_DC5_COUNT));
	if (!IS_GEN9_LP(dev_priv))
2742 2743 2744
		seq_printf(m, "DC5 -> DC6 count: %d\n",
			   I915_READ(SKL_CSR_DC5_DC6_COUNT));

2745 2746 2747 2748 2749
out:
	seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
	seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
	seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));

2750
	intel_runtime_pm_put(dev_priv, wakeref);
2751

2752 2753 2754
	return 0;
}

2755 2756 2757 2758 2759 2760 2761 2762
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

2763
	seq_printf(m, DRM_MODE_FMT "\n", DRM_MODE_ARG(mode));
2764 2765 2766 2767 2768 2769
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2770 2771
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2772 2773 2774 2775 2776 2777
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2778
		   encoder->base.id, encoder->name);
2779 2780 2781 2782
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2783
			   connector->name,
2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2797 2798
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2799 2800
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;
2801 2802
	struct drm_plane_state *plane_state = crtc->primary->state;
	struct drm_framebuffer *fb = plane_state->fb;
2803

2804
	if (fb)
2805
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2806 2807
			   fb->base.id, plane_state->src_x >> 16,
			   plane_state->src_y >> 16, fb->width, fb->height);
2808 2809
	else
		seq_puts(m, "\tprimary plane disabled\n");
2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2829
	seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
2830
	if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
2831
		intel_panel_info(m, &intel_connector->panel);
2832 2833 2834

	drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
				&intel_dp->aux);
2835 2836
}

L
Libin Yang 已提交
2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
static void intel_dp_mst_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp_mst_encoder *intel_mst =
		enc_to_mst(&intel_encoder->base);
	struct intel_digital_port *intel_dig_port = intel_mst->primary;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
					intel_connector->port);

	seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
}

2851 2852 2853 2854 2855 2856
static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

2857
	seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2871
	struct drm_display_mode *mode;
2872 2873

	seq_printf(m, "connector %d: type %s, status: %s\n",
2874
		   connector->base.id, connector->name,
2875
		   drm_get_connector_status_name(connector->status));
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885

	if (connector->status == connector_status_disconnected)
		return;

	seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
		   connector->display_info.width_mm,
		   connector->display_info.height_mm);
	seq_printf(m, "\tsubpixel order: %s\n",
		   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
	seq_printf(m, "\tCEA rev: %d\n", connector->display_info.cea_rev);
2886

2887
	if (!intel_encoder)
2888 2889 2890 2891 2892
		return;

	switch (connector->connector_type) {
	case DRM_MODE_CONNECTOR_DisplayPort:
	case DRM_MODE_CONNECTOR_eDP:
L
Libin Yang 已提交
2893 2894 2895 2896
		if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
			intel_dp_mst_info(m, intel_connector);
		else
			intel_dp_info(m, intel_connector);
2897 2898 2899
		break;
	case DRM_MODE_CONNECTOR_LVDS:
		if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2900
			intel_lvds_info(m, intel_connector);
2901 2902 2903
		break;
	case DRM_MODE_CONNECTOR_HDMIA:
		if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2904
		    intel_encoder->type == INTEL_OUTPUT_DDI)
2905 2906 2907 2908
			intel_hdmi_info(m, intel_connector);
		break;
	default:
		break;
2909
	}
2910

2911 2912 2913
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2914 2915
}

2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933
static const char *plane_type(enum drm_plane_type type)
{
	switch (type) {
	case DRM_PLANE_TYPE_OVERLAY:
		return "OVL";
	case DRM_PLANE_TYPE_PRIMARY:
		return "PRI";
	case DRM_PLANE_TYPE_CURSOR:
		return "CUR";
	/*
	 * Deliberately omitting default: to generate compiler warnings
	 * when a new drm_plane_type gets added.
	 */
	}

	return "unknown";
}

2934
static void plane_rotation(char *buf, size_t bufsize, unsigned int rotation)
2935 2936
{
	/*
2937
	 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
2938 2939
	 * will print them all to visualize if the values are misused
	 */
2940
	snprintf(buf, bufsize,
2941
		 "%s%s%s%s%s%s(0x%08x)",
2942 2943 2944 2945 2946 2947
		 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
		 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
		 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
		 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
		 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
		 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
2948 2949 2950 2951 2952
		 rotation);
}

static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2953 2954
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
2955 2956 2957 2958 2959
	struct intel_plane *intel_plane;

	for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
		struct drm_plane_state *state;
		struct drm_plane *plane = &intel_plane->base;
2960
		struct drm_format_name_buf format_name;
2961
		char rot_str[48];
2962 2963 2964 2965 2966 2967 2968 2969

		if (!plane->state) {
			seq_puts(m, "plane->state is NULL!\n");
			continue;
		}

		state = plane->state;

2970
		if (state->fb) {
V
Ville Syrjälä 已提交
2971 2972
			drm_get_format_name(state->fb->format->format,
					    &format_name);
2973
		} else {
2974
			sprintf(format_name.str, "N/A");
2975 2976
		}

2977 2978
		plane_rotation(rot_str, sizeof(rot_str), state->rotation);

2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991
		seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
			   plane->base.id,
			   plane_type(intel_plane->base.type),
			   state->crtc_x, state->crtc_y,
			   state->crtc_w, state->crtc_h,
			   (state->src_x >> 16),
			   ((state->src_x & 0xffff) * 15625) >> 10,
			   (state->src_y >> 16),
			   ((state->src_y & 0xffff) * 15625) >> 10,
			   (state->src_w >> 16),
			   ((state->src_w & 0xffff) * 15625) >> 10,
			   (state->src_h >> 16),
			   ((state->src_h & 0xffff) * 15625) >> 10,
2992
			   format_name.str,
2993
			   rot_str);
2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011
	}
}

static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
	struct intel_crtc_state *pipe_config;
	int num_scalers = intel_crtc->num_scalers;
	int i;

	pipe_config = to_intel_crtc_state(intel_crtc->base.state);

	/* Not all platformas have a scaler */
	if (num_scalers) {
		seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
			   num_scalers,
			   pipe_config->scaler_state.scaler_users,
			   pipe_config->scaler_state.scaler_id);

3012
		for (i = 0; i < num_scalers; i++) {
3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024
			struct intel_scaler *sc =
					&pipe_config->scaler_state.scalers[i];

			seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
				   i, yesno(sc->in_use), sc->mode);
		}
		seq_puts(m, "\n");
	} else {
		seq_puts(m, "\tNo scalers available on this platform\n");
	}
}

3025 3026
static int i915_display_info(struct seq_file *m, void *unused)
{
3027 3028
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3029
	struct intel_crtc *crtc;
3030
	struct drm_connector *connector;
3031
	struct drm_connector_list_iter conn_iter;
3032 3033 3034
	intel_wakeref_t wakeref;

	wakeref = intel_runtime_pm_get(dev_priv);
3035 3036 3037

	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
3038
	for_each_intel_crtc(dev, crtc) {
3039
		struct intel_crtc_state *pipe_config;
3040

3041
		drm_modeset_lock(&crtc->base.mutex, NULL);
3042 3043
		pipe_config = to_intel_crtc_state(crtc->base.state);

3044
		seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3045
			   crtc->base.base.id, pipe_name(crtc->pipe),
3046
			   yesno(pipe_config->base.active),
3047 3048 3049
			   pipe_config->pipe_src_w, pipe_config->pipe_src_h,
			   yesno(pipe_config->dither), pipe_config->pipe_bpp);

3050
		if (pipe_config->base.active) {
3051 3052 3053
			struct intel_plane *cursor =
				to_intel_plane(crtc->base.cursor);

3054 3055
			intel_crtc_info(m, crtc);

3056 3057 3058 3059 3060 3061 3062
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
				   yesno(cursor->base.state->visible),
				   cursor->base.state->crtc_x,
				   cursor->base.state->crtc_y,
				   cursor->base.state->crtc_w,
				   cursor->base.state->crtc_h,
				   cursor->cursor.base);
3063 3064
			intel_scaler_info(m, crtc);
			intel_plane_info(m, crtc);
3065
		}
3066 3067 3068 3069

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
3070
		drm_modeset_unlock(&crtc->base.mutex);
3071 3072 3073 3074 3075
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
3076 3077 3078
	mutex_lock(&dev->mode_config.mutex);
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter)
3079
		intel_connector_info(m, connector);
3080 3081 3082
	drm_connector_list_iter_end(&conn_iter);
	mutex_unlock(&dev->mode_config.mutex);

3083
	intel_runtime_pm_put(dev_priv, wakeref);
3084 3085 3086 3087

	return 0;
}

3088 3089 3090 3091
static int i915_engine_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct intel_engine_cs *engine;
3092
	intel_wakeref_t wakeref;
3093
	enum intel_engine_id id;
3094
	struct drm_printer p;
3095

3096
	wakeref = intel_runtime_pm_get(dev_priv);
3097

3098 3099 3100
	seq_printf(m, "GT awake? %s [%d]\n",
		   yesno(dev_priv->gt.awake),
		   atomic_read(&dev_priv->gt.wakeref.count));
L
Lionel Landwerlin 已提交
3101
	seq_printf(m, "CS timestamp frequency: %u kHz\n",
3102
		   RUNTIME_INFO(dev_priv)->cs_timestamp_frequency_khz);
3103

3104 3105
	p = drm_seq_file_printer(m);
	for_each_engine(engine, dev_priv, id)
3106
		intel_engine_dump(engine, &p, "%s\n", engine->name);
3107

3108
	intel_runtime_pm_put(dev_priv, wakeref);
3109

3110 3111 3112
	return 0;
}

3113 3114 3115 3116 3117
static int i915_rcs_topology(struct seq_file *m, void *unused)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_printer p = drm_seq_file_printer(m);

3118
	intel_device_info_dump_topology(&RUNTIME_INFO(dev_priv)->sseu, &p);
3119 3120 3121 3122

	return 0;
}

3123 3124 3125 3126 3127 3128 3129 3130 3131 3132
static int i915_shrinker_info(struct seq_file *m, void *unused)
{
	struct drm_i915_private *i915 = node_to_i915(m->private);

	seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
	seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);

	return 0;
}

3133 3134
static int i915_shared_dplls_info(struct seq_file *m, void *unused)
{
3135 3136
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3137 3138 3139 3140 3141 3142
	int i;

	drm_modeset_lock_all(dev);
	for (i = 0; i < dev_priv->num_shared_dpll; i++) {
		struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];

3143
		seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3144
			   pll->info->id);
3145
		seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3146
			   pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3147
		seq_printf(m, " tracked hardware state:\n");
3148
		seq_printf(m, " dpll:    0x%08x\n", pll->state.hw_state.dpll);
3149
		seq_printf(m, " dpll_md: 0x%08x\n",
3150 3151 3152 3153
			   pll->state.hw_state.dpll_md);
		seq_printf(m, " fp0:     0x%08x\n", pll->state.hw_state.fp0);
		seq_printf(m, " fp1:     0x%08x\n", pll->state.hw_state.fp1);
		seq_printf(m, " wrpll:   0x%08x\n", pll->state.hw_state.wrpll);
3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
		seq_printf(m, " cfgcr0:  0x%08x\n", pll->state.hw_state.cfgcr0);
		seq_printf(m, " cfgcr1:  0x%08x\n", pll->state.hw_state.cfgcr1);
		seq_printf(m, " mg_refclkin_ctl:        0x%08x\n",
			   pll->state.hw_state.mg_refclkin_ctl);
		seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
			   pll->state.hw_state.mg_clktop2_coreclkctl1);
		seq_printf(m, " mg_clktop2_hsclkctl:    0x%08x\n",
			   pll->state.hw_state.mg_clktop2_hsclkctl);
		seq_printf(m, " mg_pll_div0:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div0);
		seq_printf(m, " mg_pll_div1:  0x%08x\n",
			   pll->state.hw_state.mg_pll_div1);
		seq_printf(m, " mg_pll_lf:    0x%08x\n",
			   pll->state.hw_state.mg_pll_lf);
		seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
			   pll->state.hw_state.mg_pll_frac_lock);
		seq_printf(m, " mg_pll_ssc:   0x%08x\n",
			   pll->state.hw_state.mg_pll_ssc);
		seq_printf(m, " mg_pll_bias:  0x%08x\n",
			   pll->state.hw_state.mg_pll_bias);
		seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
			   pll->state.hw_state.mg_pll_tdc_coldst_bias);
3176 3177 3178 3179 3180 3181
	}
	drm_modeset_unlock_all(dev);

	return 0;
}

3182
static int i915_wa_registers(struct seq_file *m, void *unused)
3183
{
3184
	struct drm_i915_private *i915 = node_to_i915(m->private);
3185
	const struct i915_wa_list *wal = &i915->engine[RCS0]->ctx_wa_list;
3186 3187
	struct i915_wa *wa;
	unsigned int i;
3188

3189 3190
	seq_printf(m, "Workarounds applied: %u\n", wal->count);
	for (i = 0, wa = wal->list; i < wal->count; i++, wa++)
3191
		seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
3192
			   i915_mmio_reg_offset(wa->reg), wa->val, wa->mask);
3193 3194 3195 3196

	return 0;
}

3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220
static int i915_ipc_status_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Isochronous Priority Control: %s\n",
			yesno(dev_priv->ipc_enabled));
	return 0;
}

static int i915_ipc_status_open(struct inode *inode, struct file *file)
{
	struct drm_i915_private *dev_priv = inode->i_private;

	if (!HAS_IPC(dev_priv))
		return -ENODEV;

	return single_open(file, i915_ipc_status_show, dev_priv);
}

static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
3221
	intel_wakeref_t wakeref;
3222
	bool enable;
3223
	int ret;
3224 3225 3226 3227 3228

	ret = kstrtobool_from_user(ubuf, len, &enable);
	if (ret < 0)
		return ret;

3229 3230 3231 3232 3233 3234 3235
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (!dev_priv->ipc_enabled && enable)
			DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
		dev_priv->wm.distrust_bios_wm = true;
		dev_priv->ipc_enabled = enable;
		intel_enable_ipc(dev_priv);
	}
3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248

	return len;
}

static const struct file_operations i915_ipc_status_fops = {
	.owner = THIS_MODULE,
	.open = i915_ipc_status_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_ipc_status_write
};

3249 3250
static int i915_ddb_info(struct seq_file *m, void *unused)
{
3251 3252
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3253
	struct skl_ddb_entry *entry;
3254
	struct intel_crtc *crtc;
3255

3256
	if (INTEL_GEN(dev_priv) < 9)
3257
		return -ENODEV;
3258

3259 3260 3261 3262
	drm_modeset_lock_all(dev);

	seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");

3263 3264 3265 3266 3267 3268
	for_each_intel_crtc(&dev_priv->drm, crtc) {
		struct intel_crtc_state *crtc_state =
			to_intel_crtc_state(crtc->base.state);
		enum pipe pipe = crtc->pipe;
		enum plane_id plane_id;

3269 3270
		seq_printf(m, "Pipe %c\n", pipe_name(pipe));

3271 3272 3273
		for_each_plane_id_on_crtc(crtc, plane_id) {
			entry = &crtc_state->wm.skl.plane_ddb_y[plane_id];
			seq_printf(m, "  Plane%-8d%8u%8u%8u\n", plane_id + 1,
3274 3275 3276 3277
				   entry->start, entry->end,
				   skl_ddb_entry_size(entry));
		}

3278
		entry = &crtc_state->wm.skl.plane_ddb_y[PLANE_CURSOR];
3279 3280 3281 3282 3283 3284 3285 3286 3287
		seq_printf(m, "  %-13s%8u%8u%8u\n", "Cursor", entry->start,
			   entry->end, skl_ddb_entry_size(entry));
	}

	drm_modeset_unlock_all(dev);

	return 0;
}

3288
static void drrs_status_per_crtc(struct seq_file *m,
3289 3290
				 struct drm_device *dev,
				 struct intel_crtc *intel_crtc)
3291
{
3292
	struct drm_i915_private *dev_priv = to_i915(dev);
3293 3294
	struct i915_drrs *drrs = &dev_priv->drrs;
	int vrefresh = 0;
3295
	struct drm_connector *connector;
3296
	struct drm_connector_list_iter conn_iter;
3297

3298 3299
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3300 3301 3302 3303
		if (connector->state->crtc != &intel_crtc->base)
			continue;

		seq_printf(m, "%s:\n", connector->name);
3304
	}
3305
	drm_connector_list_iter_end(&conn_iter);
3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317

	if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Static");
	else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
		seq_puts(m, "\tVBT: DRRS_type: Seamless");
	else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
		seq_puts(m, "\tVBT: DRRS_type: None");
	else
		seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");

	seq_puts(m, "\n\n");

3318
	if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3319 3320 3321 3322 3323 3324 3325 3326
		struct intel_panel *panel;

		mutex_lock(&drrs->mutex);
		/* DRRS Supported */
		seq_puts(m, "\tDRRS Supported: Yes\n");

		/* disable_drrs() will make drrs->dp NULL */
		if (!drrs->dp) {
3327 3328 3329 3330
			seq_puts(m, "Idleness DRRS: Disabled\n");
			if (dev_priv->psr.enabled)
				seq_puts(m,
				"\tAs PSR is enabled, DRRS is not enabled\n");
3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363 3364
			mutex_unlock(&drrs->mutex);
			return;
		}

		panel = &drrs->dp->attached_connector->panel;
		seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
					drrs->busy_frontbuffer_bits);

		seq_puts(m, "\n\t\t");
		if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
			seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
			vrefresh = panel->fixed_mode->vrefresh;
		} else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
			seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
			vrefresh = panel->downclock_mode->vrefresh;
		} else {
			seq_printf(m, "DRRS_State: Unknown(%d)\n",
						drrs->refresh_rate_type);
			mutex_unlock(&drrs->mutex);
			return;
		}
		seq_printf(m, "\t\tVrefresh: %d", vrefresh);

		seq_puts(m, "\n\t\t");
		mutex_unlock(&drrs->mutex);
	} else {
		/* DRRS not supported. Print the VBT parameter*/
		seq_puts(m, "\tDRRS Supported : No");
	}
	seq_puts(m, "\n");
}

static int i915_drrs_status(struct seq_file *m, void *unused)
{
3365 3366
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3367 3368 3369
	struct intel_crtc *intel_crtc;
	int active_crtc_cnt = 0;

3370
	drm_modeset_lock_all(dev);
3371
	for_each_intel_crtc(dev, intel_crtc) {
3372
		if (intel_crtc->base.state->active) {
3373 3374 3375 3376 3377 3378
			active_crtc_cnt++;
			seq_printf(m, "\nCRTC %d:  ", active_crtc_cnt);

			drrs_status_per_crtc(m, dev, intel_crtc);
		}
	}
3379
	drm_modeset_unlock_all(dev);
3380 3381 3382 3383 3384 3385 3386

	if (!active_crtc_cnt)
		seq_puts(m, "No active crtc found\n");

	return 0;
}

3387 3388
static int i915_dp_mst_info(struct seq_file *m, void *unused)
{
3389 3390
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	struct drm_device *dev = &dev_priv->drm;
3391 3392
	struct intel_encoder *intel_encoder;
	struct intel_digital_port *intel_dig_port;
3393
	struct drm_connector *connector;
3394
	struct drm_connector_list_iter conn_iter;
3395

3396 3397
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3398
		if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3399
			continue;
3400 3401 3402 3403 3404 3405

		intel_encoder = intel_attached_encoder(connector);
		if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3406 3407
		if (!intel_dig_port->dp.can_mst)
			continue;
3408

3409
		seq_printf(m, "MST Source Port %c\n",
3410
			   port_name(intel_dig_port->base.port));
3411 3412
		drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
	}
3413 3414
	drm_connector_list_iter_end(&conn_iter);

3415 3416 3417
	return 0;
}

3418
static ssize_t i915_displayport_test_active_write(struct file *file,
3419 3420
						  const char __user *ubuf,
						  size_t len, loff_t *offp)
3421 3422 3423 3424 3425
{
	char *input_buffer;
	int status = 0;
	struct drm_device *dev;
	struct drm_connector *connector;
3426
	struct drm_connector_list_iter conn_iter;
3427 3428 3429
	struct intel_dp *intel_dp;
	int val = 0;

3430
	dev = ((struct seq_file *)file->private_data)->private;
3431 3432 3433 3434

	if (len == 0)
		return 0;

G
Geliang Tang 已提交
3435 3436 3437
	input_buffer = memdup_user_nul(ubuf, len);
	if (IS_ERR(input_buffer))
		return PTR_ERR(input_buffer);
3438 3439 3440

	DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);

3441 3442
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3443 3444
		struct intel_encoder *encoder;

3445 3446 3447 3448
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3449 3450 3451 3452 3453 3454
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3455 3456
			status = kstrtoint(input_buffer, 10, &val);
			if (status < 0)
3457
				break;
3458 3459 3460 3461 3462
			DRM_DEBUG_DRIVER("Got %d for test active\n", val);
			/* To prevent erroneous activation of the compliance
			 * testing code, only accept an actual value of 1 here
			 */
			if (val == 1)
3463
				intel_dp->compliance.test_active = 1;
3464
			else
3465
				intel_dp->compliance.test_active = 0;
3466 3467
		}
	}
3468
	drm_connector_list_iter_end(&conn_iter);
3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
	kfree(input_buffer);
	if (status < 0)
		return status;

	*offp += len;
	return len;
}

static int i915_displayport_test_active_show(struct seq_file *m, void *data)
{
3479 3480
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3481
	struct drm_connector *connector;
3482
	struct drm_connector_list_iter conn_iter;
3483 3484
	struct intel_dp *intel_dp;

3485 3486
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3487 3488
		struct intel_encoder *encoder;

3489 3490 3491 3492
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3493 3494 3495 3496 3497 3498
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3499
			if (intel_dp->compliance.test_active)
3500 3501 3502 3503 3504 3505
				seq_puts(m, "1");
			else
				seq_puts(m, "0");
		} else
			seq_puts(m, "0");
	}
3506
	drm_connector_list_iter_end(&conn_iter);
3507 3508 3509 3510 3511

	return 0;
}

static int i915_displayport_test_active_open(struct inode *inode,
3512
					     struct file *file)
3513
{
3514
	return single_open(file, i915_displayport_test_active_show,
3515
			   inode->i_private);
3516 3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528
}

static const struct file_operations i915_displayport_test_active_fops = {
	.owner = THIS_MODULE,
	.open = i915_displayport_test_active_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_displayport_test_active_write
};

static int i915_displayport_test_data_show(struct seq_file *m, void *data)
{
3529 3530
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3531
	struct drm_connector *connector;
3532
	struct drm_connector_list_iter conn_iter;
3533 3534
	struct intel_dp *intel_dp;

3535 3536
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3537 3538
		struct intel_encoder *encoder;

3539 3540 3541 3542
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3543 3544 3545 3546 3547 3548
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3549 3550 3551 3552
			if (intel_dp->compliance.test_type ==
			    DP_TEST_LINK_EDID_READ)
				seq_printf(m, "%lx",
					   intel_dp->compliance.test_data.edid);
3553 3554 3555 3556 3557 3558 3559 3560 3561
			else if (intel_dp->compliance.test_type ==
				 DP_TEST_LINK_VIDEO_PATTERN) {
				seq_printf(m, "hdisplay: %d\n",
					   intel_dp->compliance.test_data.hdisplay);
				seq_printf(m, "vdisplay: %d\n",
					   intel_dp->compliance.test_data.vdisplay);
				seq_printf(m, "bpc: %u\n",
					   intel_dp->compliance.test_data.bpc);
			}
3562 3563 3564
		} else
			seq_puts(m, "0");
	}
3565
	drm_connector_list_iter_end(&conn_iter);
3566 3567 3568

	return 0;
}
3569
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3570 3571 3572

static int i915_displayport_test_type_show(struct seq_file *m, void *data)
{
3573 3574
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3575
	struct drm_connector *connector;
3576
	struct drm_connector_list_iter conn_iter;
3577 3578
	struct intel_dp *intel_dp;

3579 3580
	drm_connector_list_iter_begin(dev, &conn_iter);
	drm_for_each_connector_iter(connector, &conn_iter) {
3581 3582
		struct intel_encoder *encoder;

3583 3584 3585 3586
		if (connector->connector_type !=
		    DRM_MODE_CONNECTOR_DisplayPort)
			continue;

3587 3588 3589 3590 3591 3592
		encoder = to_intel_encoder(connector->encoder);
		if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
			continue;

		if (encoder && connector->status == connector_status_connected) {
			intel_dp = enc_to_intel_dp(&encoder->base);
3593
			seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3594 3595 3596
		} else
			seq_puts(m, "0");
	}
3597
	drm_connector_list_iter_end(&conn_iter);
3598 3599 3600

	return 0;
}
3601
DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3602

3603
static void wm_latency_show(struct seq_file *m, const u16 wm[8])
3604
{
3605 3606
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3607
	int level;
3608 3609
	int num_levels;

3610
	if (IS_CHERRYVIEW(dev_priv))
3611
		num_levels = 3;
3612
	else if (IS_VALLEYVIEW(dev_priv))
3613
		num_levels = 1;
3614 3615
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3616
	else
3617
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3618 3619 3620 3621 3622 3623

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

3624 3625
		/*
		 * - WM1+ latency values in 0.5us units
3626
		 * - latencies are in us on gen9/vlv/chv
3627
		 */
3628 3629 3630 3631
		if (INTEL_GEN(dev_priv) >= 9 ||
		    IS_VALLEYVIEW(dev_priv) ||
		    IS_CHERRYVIEW(dev_priv) ||
		    IS_G4X(dev_priv))
3632 3633
			latency *= 10;
		else if (level > 0)
3634 3635 3636
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
3637
			   level, wm[level], latency / 10, latency % 10);
3638 3639 3640 3641 3642 3643 3644
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
3645
	struct drm_i915_private *dev_priv = m->private;
3646
	const u16 *latencies;
3647

3648
	if (INTEL_GEN(dev_priv) >= 9)
3649 3650
		latencies = dev_priv->wm.skl_latency;
	else
3651
		latencies = dev_priv->wm.pri_latency;
3652

3653
	wm_latency_show(m, latencies);
3654 3655 3656 3657 3658 3659

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
3660
	struct drm_i915_private *dev_priv = m->private;
3661
	const u16 *latencies;
3662

3663
	if (INTEL_GEN(dev_priv) >= 9)
3664 3665
		latencies = dev_priv->wm.skl_latency;
	else
3666
		latencies = dev_priv->wm.spr_latency;
3667

3668
	wm_latency_show(m, latencies);
3669 3670 3671 3672 3673 3674

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
3675
	struct drm_i915_private *dev_priv = m->private;
3676
	const u16 *latencies;
3677

3678
	if (INTEL_GEN(dev_priv) >= 9)
3679 3680
		latencies = dev_priv->wm.skl_latency;
	else
3681
		latencies = dev_priv->wm.cur_latency;
3682

3683
	wm_latency_show(m, latencies);
3684 3685 3686 3687 3688 3689

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
3690
	struct drm_i915_private *dev_priv = inode->i_private;
3691

3692
	if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3693 3694
		return -ENODEV;

3695
	return single_open(file, pri_wm_latency_show, dev_priv);
3696 3697 3698 3699
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
3700
	struct drm_i915_private *dev_priv = inode->i_private;
3701

R
Rodrigo Vivi 已提交
3702
	if (HAS_GMCH(dev_priv))
3703 3704
		return -ENODEV;

3705
	return single_open(file, spr_wm_latency_show, dev_priv);
3706 3707 3708 3709
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
3710
	struct drm_i915_private *dev_priv = inode->i_private;
3711

R
Rodrigo Vivi 已提交
3712
	if (HAS_GMCH(dev_priv))
3713 3714
		return -ENODEV;

3715
	return single_open(file, cur_wm_latency_show, dev_priv);
3716 3717 3718
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3719
				size_t len, loff_t *offp, u16 wm[8])
3720 3721
{
	struct seq_file *m = file->private_data;
3722 3723
	struct drm_i915_private *dev_priv = m->private;
	struct drm_device *dev = &dev_priv->drm;
3724
	u16 new[8] = { 0 };
3725
	int num_levels;
3726 3727 3728 3729
	int level;
	int ret;
	char tmp[32];

3730
	if (IS_CHERRYVIEW(dev_priv))
3731
		num_levels = 3;
3732
	else if (IS_VALLEYVIEW(dev_priv))
3733
		num_levels = 1;
3734 3735
	else if (IS_G4X(dev_priv))
		num_levels = 3;
3736
	else
3737
		num_levels = ilk_wm_max_level(dev_priv) + 1;
3738

3739 3740 3741 3742 3743 3744 3745 3746
	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

3747 3748 3749
	ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
		     &new[0], &new[1], &new[2], &new[3],
		     &new[4], &new[5], &new[6], &new[7]);
3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3768
	struct drm_i915_private *dev_priv = m->private;
3769
	u16 *latencies;
3770

3771
	if (INTEL_GEN(dev_priv) >= 9)
3772 3773
		latencies = dev_priv->wm.skl_latency;
	else
3774
		latencies = dev_priv->wm.pri_latency;
3775 3776

	return wm_latency_write(file, ubuf, len, offp, latencies);
3777 3778 3779 3780 3781 3782
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3783
	struct drm_i915_private *dev_priv = m->private;
3784
	u16 *latencies;
3785

3786
	if (INTEL_GEN(dev_priv) >= 9)
3787 3788
		latencies = dev_priv->wm.skl_latency;
	else
3789
		latencies = dev_priv->wm.spr_latency;
3790 3791

	return wm_latency_write(file, ubuf, len, offp, latencies);
3792 3793 3794 3795 3796 3797
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
3798
	struct drm_i915_private *dev_priv = m->private;
3799
	u16 *latencies;
3800

3801
	if (INTEL_GEN(dev_priv) >= 9)
3802 3803
		latencies = dev_priv->wm.skl_latency;
	else
3804
		latencies = dev_priv->wm.cur_latency;
3805

3806
	return wm_latency_write(file, ubuf, len, offp, latencies);
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3836 3837
static int
i915_wedged_get(void *data, u64 *val)
3838
{
3839
	int ret = i915_terminally_wedged(data);
3840

3841 3842 3843 3844 3845 3846 3847 3848 3849 3850
	switch (ret) {
	case -EIO:
		*val = 1;
		return 0;
	case 0:
		*val = 0;
		return 0;
	default:
		return ret;
	}
3851 3852
}

3853 3854
static int
i915_wedged_set(void *data, u64 val)
3855
{
3856
	struct drm_i915_private *i915 = data;
3857

3858 3859 3860
	/* Flush any previous reset before applying for a new one */
	wait_event(i915->gpu_error.reset_queue,
		   !test_bit(I915_RESET_BACKOFF, &i915->gpu_error.flags));
3861

3862 3863
	i915_handle_error(i915, val, I915_ERROR_CAPTURE,
			  "Manually set wedged engine mask = %llx", val);
3864
	return 0;
3865 3866
}

3867 3868
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3869
			"%llu\n");
3870

3871 3872 3873 3874 3875 3876 3877
#define DROP_UNBOUND	BIT(0)
#define DROP_BOUND	BIT(1)
#define DROP_RETIRE	BIT(2)
#define DROP_ACTIVE	BIT(3)
#define DROP_FREED	BIT(4)
#define DROP_SHRINK_ALL	BIT(5)
#define DROP_IDLE	BIT(6)
3878 3879
#define DROP_RESET_ACTIVE	BIT(7)
#define DROP_RESET_SEQNO	BIT(8)
3880 3881 3882 3883
#define DROP_ALL (DROP_UNBOUND	| \
		  DROP_BOUND	| \
		  DROP_RETIRE	| \
		  DROP_ACTIVE	| \
3884
		  DROP_FREED	| \
3885
		  DROP_SHRINK_ALL |\
3886 3887 3888
		  DROP_IDLE	| \
		  DROP_RESET_ACTIVE | \
		  DROP_RESET_SEQNO)
3889 3890
static int
i915_drop_caches_get(void *data, u64 *val)
3891
{
3892
	*val = DROP_ALL;
3893

3894
	return 0;
3895 3896
}

3897 3898
static int
i915_drop_caches_set(void *data, u64 val)
3899
{
3900
	struct drm_i915_private *i915 = data;
3901

3902 3903
	DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
		  val, val & DROP_ALL);
3904

3905 3906
	if (val & DROP_RESET_ACTIVE &&
	    wait_for(intel_engines_are_idle(i915), I915_IDLE_ENGINES_TIMEOUT))
3907 3908
		i915_gem_set_wedged(i915);

3909 3910
	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
3911
	if (val & (DROP_ACTIVE | DROP_IDLE | DROP_RETIRE | DROP_RESET_SEQNO)) {
3912 3913
		int ret;

3914
		ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
3915
		if (ret)
3916
			return ret;
3917

3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
		/*
		 * To finish the flush of the idle_worker, we must complete
		 * the switch-to-kernel-context, which requires a double
		 * pass through wait_for_idle: first queues the switch,
		 * second waits for the switch.
		 */
		if (ret == 0 && val & (DROP_IDLE | DROP_ACTIVE))
			ret = i915_gem_wait_for_idle(i915,
						     I915_WAIT_INTERRUPTIBLE |
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);

		if (ret == 0 && val & DROP_IDLE)
3931
			ret = i915_gem_wait_for_idle(i915,
3932
						     I915_WAIT_INTERRUPTIBLE |
3933 3934
						     I915_WAIT_LOCKED,
						     MAX_SCHEDULE_TIMEOUT);
3935 3936

		if (val & DROP_RETIRE)
3937
			i915_retire_requests(i915);
3938

3939 3940 3941
		mutex_unlock(&i915->drm.struct_mutex);
	}

3942
	if (val & DROP_RESET_ACTIVE && i915_terminally_wedged(i915))
3943
		i915_handle_error(i915, ALL_ENGINES, 0, NULL);
3944

3945
	fs_reclaim_acquire(GFP_KERNEL);
3946
	if (val & DROP_BOUND)
3947
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_BOUND);
3948

3949
	if (val & DROP_UNBOUND)
3950
		i915_gem_shrink(i915, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
3951

3952
	if (val & DROP_SHRINK_ALL)
3953
		i915_gem_shrink_all(i915);
3954
	fs_reclaim_release(GFP_KERNEL);
3955

3956
	if (val & DROP_IDLE) {
3957
		flush_delayed_work(&i915->gem.retire_work);
3958
		flush_work(&i915->gem.idle_work);
3959
	}
3960

3961
	if (val & DROP_FREED)
3962
		i915_gem_drain_freed_objects(i915);
3963

3964
	return 0;
3965 3966
}

3967 3968 3969
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3970

3971 3972
static int
i915_cache_sharing_get(void *data, u64 *val)
3973
{
3974
	struct drm_i915_private *dev_priv = data;
3975
	intel_wakeref_t wakeref;
3976
	u32 snpcr = 0;
3977

3978
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3979 3980
		return -ENODEV;

3981 3982
	with_intel_runtime_pm(dev_priv, wakeref)
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3983

3984
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3985

3986
	return 0;
3987 3988
}

3989 3990
static int
i915_cache_sharing_set(void *data, u64 val)
3991
{
3992
	struct drm_i915_private *dev_priv = data;
3993
	intel_wakeref_t wakeref;
3994

3995
	if (!(IS_GEN_RANGE(dev_priv, 6, 7)))
3996 3997
		return -ENODEV;

3998
	if (val > 3)
3999 4000
		return -EINVAL;

4001
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4002 4003 4004 4005 4006 4007 4008 4009 4010
	with_intel_runtime_pm(dev_priv, wakeref) {
		u32 snpcr;

		/* Update the cache sharing policy here as well */
		snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
		snpcr &= ~GEN6_MBC_SNPCR_MASK;
		snpcr |= val << GEN6_MBC_SNPCR_SHIFT;
		I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
	}
4011

4012
	return 0;
4013 4014
}

4015 4016 4017
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
4018

4019
static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4020
					  struct sseu_dev_info *sseu)
4021
{
4022 4023 4024
#define SS_MAX 2
	const int ss_max = SS_MAX;
	u32 sig1[SS_MAX], sig2[SS_MAX];
4025 4026 4027 4028 4029 4030 4031 4032 4033 4034 4035 4036 4037 4038
	int ss;

	sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
	sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
	sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
	sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);

	for (ss = 0; ss < ss_max; ss++) {
		unsigned int eu_cnt;

		if (sig1[ss] & CHV_SS_PG_ENABLE)
			/* skip disabled subslice */
			continue;

4039
		sseu->slice_mask = BIT(0);
4040
		sseu->subslice_mask[0] |= BIT(ss);
4041 4042 4043 4044
		eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
			 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
			 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4045 4046 4047
		sseu->eu_total += eu_cnt;
		sseu->eu_per_subslice = max_t(unsigned int,
					      sseu->eu_per_subslice, eu_cnt);
4048
	}
4049
#undef SS_MAX
4050 4051
}

4052 4053 4054
static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
				     struct sseu_dev_info *sseu)
{
4055
#define SS_MAX 6
4056
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4057
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4058 4059
	int s, ss;

4060
	for (s = 0; s < info->sseu.max_slices; s++) {
4061 4062
		/*
		 * FIXME: Valid SS Mask respects the spec and read
4063
		 * only valid bits for those registers, excluding reserved
4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081
		 * although this seems wrong because it would leave many
		 * subslices without ACK.
		 */
		s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
			GEN10_PGCTL_VALID_SS_MASK(s);
		eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
		eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
	}

	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4082
	for (s = 0; s < info->sseu.max_slices; s++) {
4083 4084 4085 4086 4087
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

		sseu->slice_mask |= BIT(s);
S
Stuart Summers 已提交
4088
		intel_sseu_copy_subslices(&info->sseu, s, sseu->subslice_mask);
4089

4090
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104
			unsigned int eu_cnt;

			if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
				/* skip disabled subslice */
				continue;

			eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
					       eu_mask[ss % 2]);
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
		}
	}
4105
#undef SS_MAX
4106 4107
}

4108
static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4109
				    struct sseu_dev_info *sseu)
4110
{
4111
#define SS_MAX 3
4112
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4113
	u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4114
	int s, ss;
4115

4116
	for (s = 0; s < info->sseu.max_slices; s++) {
4117 4118 4119 4120 4121
		s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
		eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
		eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
	}

4122 4123 4124 4125 4126 4127 4128 4129 4130
	eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
		     GEN9_PGCTL_SSA_EU19_ACK |
		     GEN9_PGCTL_SSA_EU210_ACK |
		     GEN9_PGCTL_SSA_EU311_ACK;
	eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
		     GEN9_PGCTL_SSB_EU19_ACK |
		     GEN9_PGCTL_SSB_EU210_ACK |
		     GEN9_PGCTL_SSB_EU311_ACK;

4131
	for (s = 0; s < info->sseu.max_slices; s++) {
4132 4133 4134 4135
		if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
			/* skip disabled slice */
			continue;

4136
		sseu->slice_mask |= BIT(s);
4137

4138
		if (IS_GEN9_BC(dev_priv))
S
Stuart Summers 已提交
4139 4140
			intel_sseu_copy_subslices(&info->sseu, s,
						  sseu->subslice_mask);
4141

4142
		for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4143
			unsigned int eu_cnt;
S
Stuart Summers 已提交
4144 4145
			u8 ss_idx = s * info->sseu.ss_stride +
				    ss / BITS_PER_BYTE;
4146

4147
			if (IS_GEN9_LP(dev_priv)) {
4148 4149 4150
				if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
					/* skip disabled subslice */
					continue;
4151

S
Stuart Summers 已提交
4152 4153
				sseu->subslice_mask[ss_idx] |=
					BIT(ss % BITS_PER_BYTE);
4154
			}
4155

4156 4157
			eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
					       eu_mask[ss%2]);
4158 4159 4160 4161
			sseu->eu_total += eu_cnt;
			sseu->eu_per_subslice = max_t(unsigned int,
						      sseu->eu_per_subslice,
						      eu_cnt);
4162 4163
		}
	}
4164
#undef SS_MAX
4165 4166
}

4167
static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4168
					 struct sseu_dev_info *sseu)
4169
{
S
Stuart Summers 已提交
4170
	struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4171
	u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4172
	int s;
4173

4174
	sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4175

4176
	if (sseu->slice_mask) {
S
Stuart Summers 已提交
4177 4178 4179 4180
		sseu->eu_per_subslice = info->sseu.eu_per_subslice;
		for (s = 0; s < fls(sseu->slice_mask); s++)
			intel_sseu_copy_subslices(&info->sseu, s,
						  sseu->subslice_mask);
4181
		sseu->eu_total = sseu->eu_per_subslice *
4182
				 intel_sseu_subslice_total(sseu);
4183 4184

		/* subtract fused off EU(s) from enabled slice(s) */
4185
		for (s = 0; s < fls(sseu->slice_mask); s++) {
S
Stuart Summers 已提交
4186
			u8 subslice_7eu = info->sseu.subslice_7eu[s];
4187

4188
			sseu->eu_total -= hweight8(subslice_7eu);
4189 4190 4191 4192
		}
	}
}

4193 4194 4195 4196 4197
static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
				 const struct sseu_dev_info *sseu)
{
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
	const char *type = is_available_info ? "Available" : "Enabled";
4198
	int s;
4199

4200 4201
	seq_printf(m, "  %s Slice Mask: %04x\n", type,
		   sseu->slice_mask);
4202
	seq_printf(m, "  %s Slice Total: %u\n", type,
4203
		   hweight8(sseu->slice_mask));
4204
	seq_printf(m, "  %s Subslice Total: %u\n", type,
4205
		   intel_sseu_subslice_total(sseu));
4206 4207
	for (s = 0; s < fls(sseu->slice_mask); s++) {
		seq_printf(m, "  %s Slice%i subslices: %u\n", type,
4208
			   s, intel_sseu_subslices_per_slice(sseu, s));
4209
	}
4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229
	seq_printf(m, "  %s EU Total: %u\n", type,
		   sseu->eu_total);
	seq_printf(m, "  %s EU Per Subslice: %u\n", type,
		   sseu->eu_per_subslice);

	if (!is_available_info)
		return;

	seq_printf(m, "  Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
	if (HAS_POOLED_EU(dev_priv))
		seq_printf(m, "  Min EU in pool: %u\n", sseu->min_eu_in_pool);

	seq_printf(m, "  Has Slice Power Gating: %s\n",
		   yesno(sseu->has_slice_pg));
	seq_printf(m, "  Has Subslice Power Gating: %s\n",
		   yesno(sseu->has_subslice_pg));
	seq_printf(m, "  Has EU Power Gating: %s\n",
		   yesno(sseu->has_eu_pg));
}

4230 4231
static int i915_sseu_status(struct seq_file *m, void *unused)
{
4232
	struct drm_i915_private *dev_priv = node_to_i915(m->private);
S
Stuart Summers 已提交
4233
	const struct intel_runtime_info *info = RUNTIME_INFO(dev_priv);
4234
	struct sseu_dev_info sseu;
4235
	intel_wakeref_t wakeref;
4236

4237
	if (INTEL_GEN(dev_priv) < 8)
4238 4239 4240
		return -ENODEV;

	seq_puts(m, "SSEU Device Info\n");
S
Stuart Summers 已提交
4241
	i915_print_sseu_info(m, true, &info->sseu);
4242

4243
	seq_puts(m, "SSEU Device Status\n");
4244
	memset(&sseu, 0, sizeof(sseu));
S
Stuart Summers 已提交
4245 4246 4247
	intel_sseu_set_info(&sseu, info->sseu.max_slices,
			    info->sseu.max_subslices,
			    info->sseu.max_eus_per_subslice);
4248

4249 4250 4251 4252 4253 4254 4255 4256 4257
	with_intel_runtime_pm(dev_priv, wakeref) {
		if (IS_CHERRYVIEW(dev_priv))
			cherryview_sseu_device_status(dev_priv, &sseu);
		else if (IS_BROADWELL(dev_priv))
			broadwell_sseu_device_status(dev_priv, &sseu);
		else if (IS_GEN(dev_priv, 9))
			gen9_sseu_device_status(dev_priv, &sseu);
		else if (INTEL_GEN(dev_priv) >= 10)
			gen10_sseu_device_status(dev_priv, &sseu);
4258
	}
4259

4260
	i915_print_sseu_info(m, false, &sseu);
4261

4262 4263 4264
	return 0;
}

4265 4266
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
4267
	struct drm_i915_private *i915 = inode->i_private;
4268

4269
	if (INTEL_GEN(i915) < 6)
4270 4271
		return 0;

4272
	file->private_data = (void *)(uintptr_t)intel_runtime_pm_get(i915);
4273
	intel_uncore_forcewake_user_get(&i915->uncore);
4274 4275 4276 4277

	return 0;
}

4278
static int i915_forcewake_release(struct inode *inode, struct file *file)
4279
{
4280
	struct drm_i915_private *i915 = inode->i_private;
4281

4282
	if (INTEL_GEN(i915) < 6)
4283 4284
		return 0;

4285
	intel_uncore_forcewake_user_put(&i915->uncore);
4286 4287
	intel_runtime_pm_put(i915,
			     (intel_wakeref_t)(uintptr_t)file->private_data);
4288 4289 4290 4291 4292 4293 4294 4295 4296 4297

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

L
Lyude 已提交
4298 4299 4300 4301 4302
static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;

4303 4304 4305 4306 4307 4308 4309
	/* Synchronize with everything first in case there's been an HPD
	 * storm, but we haven't finished handling it in the kernel yet
	 */
	synchronize_irq(dev_priv->drm.irq);
	flush_work(&dev_priv->hotplug.dig_port_work);
	flush_work(&dev_priv->hotplug.hotplug_work);

L
Lyude 已提交
4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379
	seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
	seq_printf(m, "Detected: %s\n",
		   yesno(delayed_work_pending(&hotplug->reenable_work)));

	return 0;
}

static ssize_t i915_hpd_storm_ctl_write(struct file *file,
					const char __user *ubuf, size_t len,
					loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	unsigned int new_threshold;
	int i;
	char *newline;
	char tmp[16];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	if (strcmp(tmp, "reset") == 0)
		new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
	else if (kstrtouint(tmp, 10, &new_threshold) != 0)
		return -EINVAL;

	if (new_threshold > 0)
		DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
			      new_threshold);
	else
		DRM_DEBUG_KMS("Disabling HPD storm detection\n");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_storm_threshold = new_threshold;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
}

static const struct file_operations i915_hpd_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_storm_ctl_write
};

4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414 4415 4416 4417 4418 4419 4420 4421 4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452
static int i915_hpd_short_storm_ctl_show(struct seq_file *m, void *data)
{
	struct drm_i915_private *dev_priv = m->private;

	seq_printf(m, "Enabled: %s\n",
		   yesno(dev_priv->hotplug.hpd_short_storm_enabled));

	return 0;
}

static int
i915_hpd_short_storm_ctl_open(struct inode *inode, struct file *file)
{
	return single_open(file, i915_hpd_short_storm_ctl_show,
			   inode->i_private);
}

static ssize_t i915_hpd_short_storm_ctl_write(struct file *file,
					      const char __user *ubuf,
					      size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_i915_private *dev_priv = m->private;
	struct i915_hotplug *hotplug = &dev_priv->hotplug;
	char *newline;
	char tmp[16];
	int i;
	bool new_state;

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	/* Strip newline, if any */
	newline = strchr(tmp, '\n');
	if (newline)
		*newline = '\0';

	/* Reset to the "default" state for this system */
	if (strcmp(tmp, "reset") == 0)
		new_state = !HAS_DP_MST(dev_priv);
	else if (kstrtobool(tmp, &new_state) != 0)
		return -EINVAL;

	DRM_DEBUG_KMS("%sabling HPD short storm detection\n",
		      new_state ? "En" : "Dis");

	spin_lock_irq(&dev_priv->irq_lock);
	hotplug->hpd_short_storm_enabled = new_state;
	/* Reset the HPD storm stats so we don't accidentally trigger a storm */
	for_each_hpd_pin(i)
		hotplug->stats[i].count = 0;
	spin_unlock_irq(&dev_priv->irq_lock);

	/* Re-enable hpd immediately if we were in an irq storm */
	flush_delayed_work(&dev_priv->hotplug.reenable_work);

	return len;
}

static const struct file_operations i915_hpd_short_storm_ctl_fops = {
	.owner = THIS_MODULE,
	.open = i915_hpd_short_storm_ctl_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_hpd_short_storm_ctl_write,
};

4453 4454 4455 4456
static int i915_drrs_ctl_set(void *data, u64 val)
{
	struct drm_i915_private *dev_priv = data;
	struct drm_device *dev = &dev_priv->drm;
4457
	struct intel_crtc *crtc;
4458 4459 4460 4461

	if (INTEL_GEN(dev_priv) < 7)
		return -ENODEV;

4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477
	for_each_intel_crtc(dev, crtc) {
		struct drm_connector_list_iter conn_iter;
		struct intel_crtc_state *crtc_state;
		struct drm_connector *connector;
		struct drm_crtc_commit *commit;
		int ret;

		ret = drm_modeset_lock_single_interruptible(&crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(crtc->base.state);

		if (!crtc_state->base.active ||
		    !crtc_state->has_drrs)
			goto out;
4478

4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (ret)
				goto out;
		}

		drm_connector_list_iter_begin(dev, &conn_iter);
		drm_for_each_connector_iter(connector, &conn_iter) {
			struct intel_encoder *encoder;
			struct intel_dp *intel_dp;

			if (!(crtc_state->base.connector_mask &
			      drm_connector_mask(connector)))
				continue;

			encoder = intel_attached_encoder(connector);
4496 4497 4498 4499 4500 4501 4502 4503 4504
			if (encoder->type != INTEL_OUTPUT_EDP)
				continue;

			DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
						val ? "en" : "dis", val);

			intel_dp = enc_to_intel_dp(&encoder->base);
			if (val)
				intel_edp_drrs_enable(intel_dp,
4505
						      crtc_state);
4506 4507
			else
				intel_edp_drrs_disable(intel_dp,
4508
						       crtc_state);
4509
		}
4510 4511 4512 4513 4514 4515
		drm_connector_list_iter_end(&conn_iter);

out:
		drm_modeset_unlock(&crtc->base.mutex);
		if (ret)
			return ret;
4516 4517 4518 4519 4520 4521 4522
	}

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");

4523 4524 4525 4526 4527 4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543 4544 4545 4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565 4566 4567 4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
static ssize_t
i915_fifo_underrun_reset_write(struct file *filp,
			       const char __user *ubuf,
			       size_t cnt, loff_t *ppos)
{
	struct drm_i915_private *dev_priv = filp->private_data;
	struct intel_crtc *intel_crtc;
	struct drm_device *dev = &dev_priv->drm;
	int ret;
	bool reset;

	ret = kstrtobool_from_user(ubuf, cnt, &reset);
	if (ret)
		return ret;

	if (!reset)
		return cnt;

	for_each_intel_crtc(dev, intel_crtc) {
		struct drm_crtc_commit *commit;
		struct intel_crtc_state *crtc_state;

		ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
		if (ret)
			return ret;

		crtc_state = to_intel_crtc_state(intel_crtc->base.state);
		commit = crtc_state->base.commit;
		if (commit) {
			ret = wait_for_completion_interruptible(&commit->hw_done);
			if (!ret)
				ret = wait_for_completion_interruptible(&commit->flip_done);
		}

		if (!ret && crtc_state->base.active) {
			DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
				      pipe_name(intel_crtc->pipe));

			intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
		}

		drm_modeset_unlock(&intel_crtc->base.mutex);

		if (ret)
			return ret;
	}

	ret = intel_fbc_reset_underrun(dev_priv);
	if (ret)
		return ret;

	return cnt;
}

static const struct file_operations i915_fifo_underrun_reset_ops = {
	.owner = THIS_MODULE,
	.open = simple_open,
	.write = i915_fifo_underrun_reset_write,
	.llseek = default_llseek,
};

4584
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
4585
	{"i915_capabilities", i915_capabilities, 0},
4586
	{"i915_gem_objects", i915_gem_object_info, 0},
4587
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
4588
	{"i915_gem_stolen", i915_gem_stolen_list_info },
4589
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4590
	{"i915_gem_interrupt", i915_interrupt_info, 0},
4591
	{"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4592
	{"i915_guc_info", i915_guc_info, 0},
4593
	{"i915_guc_load_status", i915_guc_load_status_info, 0},
A
Alex Dai 已提交
4594
	{"i915_guc_log_dump", i915_guc_log_dump, 0},
4595
	{"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4596
	{"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4597
	{"i915_huc_load_status", i915_huc_load_status_info, 0},
4598
	{"i915_frequency_info", i915_frequency_info, 0},
4599
	{"i915_hangcheck_info", i915_hangcheck_info, 0},
4600
	{"i915_reset_info", i915_reset_info, 0},
4601
	{"i915_drpc_info", i915_drpc_info, 0},
4602
	{"i915_emon_status", i915_emon_status, 0},
4603
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
4604
	{"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4605
	{"i915_fbc_status", i915_fbc_status, 0},
4606
	{"i915_ips_status", i915_ips_status, 0},
4607
	{"i915_sr_status", i915_sr_status, 0},
4608
	{"i915_opregion", i915_opregion, 0},
4609
	{"i915_vbt", i915_vbt, 0},
4610
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4611
	{"i915_context_status", i915_context_status, 0},
4612
	{"i915_forcewake_domains", i915_forcewake_domains, 0},
4613
	{"i915_swizzle_info", i915_swizzle_info, 0},
4614
	{"i915_llc", i915_llc, 0},
4615
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
4616
	{"i915_energy_uJ", i915_energy_uJ, 0},
4617
	{"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4618
	{"i915_power_domain_info", i915_power_domain_info, 0},
4619
	{"i915_dmc_info", i915_dmc_info, 0},
4620
	{"i915_display_info", i915_display_info, 0},
4621
	{"i915_engine_info", i915_engine_info, 0},
4622
	{"i915_rcs_topology", i915_rcs_topology, 0},
4623
	{"i915_shrinker_info", i915_shrinker_info, 0},
4624
	{"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4625
	{"i915_dp_mst_info", i915_dp_mst_info, 0},
4626
	{"i915_wa_registers", i915_wa_registers, 0},
4627
	{"i915_ddb_info", i915_ddb_info, 0},
4628
	{"i915_sseu_status", i915_sseu_status, 0},
4629
	{"i915_drrs_status", i915_drrs_status, 0},
4630
	{"i915_rps_boost_info", i915_rps_boost_info, 0},
4631
};
4632
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4633

4634
static const struct i915_debugfs_files {
4635 4636 4637 4638 4639 4640
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
4641
#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4642
	{"i915_error_state", &i915_error_state_fops},
4643
	{"i915_gpu_info", &i915_gpu_info_fops},
4644
#endif
4645
	{"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4646 4647 4648
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4649
	{"i915_fbc_false_color", &i915_fbc_false_color_fops},
4650 4651
	{"i915_dp_test_data", &i915_displayport_test_data_fops},
	{"i915_dp_test_type", &i915_displayport_test_type_fops},
4652
	{"i915_dp_test_active", &i915_displayport_test_active_fops},
4653 4654
	{"i915_guc_log_level", &i915_guc_log_level_fops},
	{"i915_guc_log_relay", &i915_guc_log_relay_fops},
4655
	{"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4656
	{"i915_hpd_short_storm_ctl", &i915_hpd_short_storm_ctl_fops},
4657
	{"i915_ipc_status", &i915_ipc_status_fops},
4658 4659
	{"i915_drrs_ctl", &i915_drrs_ctl_fops},
	{"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4660 4661
};

4662
int i915_debugfs_register(struct drm_i915_private *dev_priv)
4663
{
4664
	struct drm_minor *minor = dev_priv->drm.primary;
4665
	struct dentry *ent;
4666
	int i;
4667

4668 4669 4670 4671 4672
	ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
				  minor->debugfs_root, to_i915(minor->dev),
				  &i915_forcewake_fops);
	if (!ent)
		return -ENOMEM;
4673

4674
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4675 4676 4677 4678
		ent = debugfs_create_file(i915_debugfs_files[i].name,
					  S_IRUGO | S_IWUSR,
					  minor->debugfs_root,
					  to_i915(minor->dev),
4679
					  i915_debugfs_files[i].fops);
4680 4681
		if (!ent)
			return -ENOMEM;
4682
	}
4683

4684 4685
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
4686 4687 4688
					minor->debugfs_root, minor);
}

4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717
struct dpcd_block {
	/* DPCD dump start address. */
	unsigned int offset;
	/* DPCD dump end address, inclusive. If unset, .size will be used. */
	unsigned int end;
	/* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
	size_t size;
	/* Only valid for eDP. */
	bool edp;
};

static const struct dpcd_block i915_dpcd_debug[] = {
	{ .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
	{ .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
	{ .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
	{ .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
	{ .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
	{ .offset = DP_SET_POWER },
	{ .offset = DP_EDP_DPCD_REV },
	{ .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
	{ .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
	{ .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
};

static int i915_dpcd_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4718
	u8 buf[16];
4719 4720 4721
	ssize_t err;
	int i;

4722 4723 4724
	if (connector->status != connector_status_connected)
		return -ENODEV;

4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737
	for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
		const struct dpcd_block *b = &i915_dpcd_debug[i];
		size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);

		if (b->edp &&
		    connector->connector_type != DRM_MODE_CONNECTOR_eDP)
			continue;

		/* low tech for now */
		if (WARN_ON(size > sizeof(buf)))
			continue;

		err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4738 4739 4740 4741
		if (err < 0)
			seq_printf(m, "%04x: ERROR %d\n", b->offset, (int)err);
		else
			seq_printf(m, "%04x: %*ph\n", b->offset, (int)err, buf);
4742
	}
4743 4744 4745

	return 0;
}
4746
DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4747

4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767
static int i915_panel_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_dp *intel_dp =
		enc_to_intel_dp(&intel_attached_encoder(connector)->base);

	if (connector->status != connector_status_connected)
		return -ENODEV;

	seq_printf(m, "Panel power up delay: %d\n",
		   intel_dp->panel_power_up_delay);
	seq_printf(m, "Panel power down delay: %d\n",
		   intel_dp->panel_power_down_delay);
	seq_printf(m, "Backlight on delay: %d\n",
		   intel_dp->backlight_on_delay);
	seq_printf(m, "Backlight off delay: %d\n",
		   intel_dp->backlight_off_delay);

	return 0;
}
4768
DEFINE_SHOW_ATTRIBUTE(i915_panel);
4769

4770 4771 4772 4773
static int i915_hdcp_sink_capability_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct intel_connector *intel_connector = to_intel_connector(connector);
4774
	bool hdcp_cap, hdcp2_cap;
4775 4776 4777 4778 4779

	if (connector->status != connector_status_connected)
		return -ENODEV;

	/* HDCP is supported by connector */
4780
	if (!intel_connector->hdcp.shim)
4781 4782 4783 4784
		return -EINVAL;

	seq_printf(m, "%s:%d HDCP version: ", connector->name,
		   connector->base.id);
4785 4786 4787 4788 4789 4790 4791 4792 4793 4794
	hdcp_cap = intel_hdcp_capable(intel_connector);
	hdcp2_cap = intel_hdcp2_capable(intel_connector);

	if (hdcp_cap)
		seq_puts(m, "HDCP1.4 ");
	if (hdcp2_cap)
		seq_puts(m, "HDCP2.2 ");

	if (!hdcp_cap && !hdcp2_cap)
		seq_puts(m, "None");
4795 4796 4797 4798 4799 4800
	seq_puts(m, "\n");

	return 0;
}
DEFINE_SHOW_ATTRIBUTE(i915_hdcp_sink_capability);

4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814
static int i915_dsc_fec_support_show(struct seq_file *m, void *data)
{
	struct drm_connector *connector = m->private;
	struct drm_device *dev = connector->dev;
	struct drm_crtc *crtc;
	struct intel_dp *intel_dp;
	struct drm_modeset_acquire_ctx ctx;
	struct intel_crtc_state *crtc_state = NULL;
	int ret = 0;
	bool try_again = false;

	drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);

	do {
4815
		try_again = false;
4816 4817 4818
		ret = drm_modeset_lock(&dev->mode_config.connection_mutex,
				       &ctx);
		if (ret) {
4819 4820 4821 4822
			if (ret == -EDEADLK && !drm_modeset_backoff(&ctx)) {
				try_again = true;
				continue;
			}
4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844
			break;
		}
		crtc = connector->state->crtc;
		if (connector->status != connector_status_connected || !crtc) {
			ret = -ENODEV;
			break;
		}
		ret = drm_modeset_lock(&crtc->mutex, &ctx);
		if (ret == -EDEADLK) {
			ret = drm_modeset_backoff(&ctx);
			if (!ret) {
				try_again = true;
				continue;
			}
			break;
		} else if (ret) {
			break;
		}
		intel_dp = enc_to_intel_dp(&intel_attached_encoder(connector)->base);
		crtc_state = to_intel_crtc_state(crtc->state);
		seq_printf(m, "DSC_Enabled: %s\n",
			   yesno(crtc_state->dsc_params.compression_enable));
4845 4846
		seq_printf(m, "DSC_Sink_Support: %s\n",
			   yesno(drm_dp_sink_supports_dsc(intel_dp->dsc_dpcd)));
4847 4848
		seq_printf(m, "Force_DSC_Enable: %s\n",
			   yesno(intel_dp->force_dsc_en));
4849 4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904
		if (!intel_dp_is_edp(intel_dp))
			seq_printf(m, "FEC_Sink_Support: %s\n",
				   yesno(drm_dp_sink_supports_fec(intel_dp->fec_capable)));
	} while (try_again);

	drm_modeset_drop_locks(&ctx);
	drm_modeset_acquire_fini(&ctx);

	return ret;
}

static ssize_t i915_dsc_fec_support_write(struct file *file,
					  const char __user *ubuf,
					  size_t len, loff_t *offp)
{
	bool dsc_enable = false;
	int ret;
	struct drm_connector *connector =
		((struct seq_file *)file->private_data)->private;
	struct intel_encoder *encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	if (len == 0)
		return 0;

	DRM_DEBUG_DRIVER("Copied %zu bytes from user to force DSC\n",
			 len);

	ret = kstrtobool_from_user(ubuf, len, &dsc_enable);
	if (ret < 0)
		return ret;

	DRM_DEBUG_DRIVER("Got %s for DSC Enable\n",
			 (dsc_enable) ? "true" : "false");
	intel_dp->force_dsc_en = dsc_enable;

	*offp += len;
	return len;
}

static int i915_dsc_fec_support_open(struct inode *inode,
				     struct file *file)
{
	return single_open(file, i915_dsc_fec_support_show,
			   inode->i_private);
}

static const struct file_operations i915_dsc_fec_support_fops = {
	.owner = THIS_MODULE,
	.open = i915_dsc_fec_support_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = i915_dsc_fec_support_write
};

4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916
/**
 * i915_debugfs_connector_add - add i915 specific connector debugfs files
 * @connector: pointer to a registered drm_connector
 *
 * Cleanup will be done by drm_connector_unregister() through a call to
 * drm_debugfs_connector_remove().
 *
 * Returns 0 on success, negative error codes on error.
 */
int i915_debugfs_connector_add(struct drm_connector *connector)
{
	struct dentry *root = connector->debugfs_entry;
4917
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
4918 4919 4920 4921 4922 4923 4924

	/* The connector must have been registered beforehands. */
	if (!root)
		return -ENODEV;

	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4925 4926 4927
		debugfs_create_file("i915_dpcd", S_IRUGO, root,
				    connector, &i915_dpcd_fops);

4928
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
4929 4930
		debugfs_create_file("i915_panel_timings", S_IRUGO, root,
				    connector, &i915_panel_fops);
4931 4932 4933
		debugfs_create_file("i915_psr_sink_status", S_IRUGO, root,
				    connector, &i915_psr_sink_status_fops);
	}
4934

4935 4936 4937 4938 4939 4940 4941
	if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
	    connector->connector_type == DRM_MODE_CONNECTOR_HDMIB) {
		debugfs_create_file("i915_hdcp_sink_capability", S_IRUGO, root,
				    connector, &i915_hdcp_sink_capability_fops);
	}

4942 4943 4944 4945 4946 4947
	if (INTEL_GEN(dev_priv) >= 10 &&
	    (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
	     connector->connector_type == DRM_MODE_CONNECTOR_eDP))
		debugfs_create_file("i915_dsc_fec_support", S_IRUGO, root,
				    connector, &i915_dsc_fec_support_fops);

4948 4949
	return 0;
}