amdgpu_vm.c 80.5 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
30
#include <linux/idr.h>
31

A
Alex Deucher 已提交
32 33 34
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"
35
#include "amdgpu_amdkfd.h"
36
#include "amdgpu_gmc.h"
37
#include "amdgpu_xgmi.h"
A
Alex Deucher 已提交
38

39 40 41
/**
 * DOC: GPUVM
 *
A
Alex Deucher 已提交
42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

60 61 62 63 64 65 66 67 68
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

69 70 71
/**
 * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
 */
72
struct amdgpu_prt_cb {
73 74 75 76

	/**
	 * @adev: amdgpu device
	 */
77
	struct amdgpu_device *adev;
78 79 80 81

	/**
	 * @cb: callback
	 */
82 83 84
	struct dma_fence_cb cb;
};

85 86 87 88
/**
 * amdgpu_vm_level_shift - return the addr shift for each level
 *
 * @adev: amdgpu_device pointer
89
 * @level: VMPT level
90
 *
91 92
 * Returns:
 * The number of bits the pfn needs to be right shifted for a level.
93 94 95 96
 */
static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
				      unsigned level)
{
97 98 99 100 101 102 103
	unsigned shift = 0xff;

	switch (level) {
	case AMDGPU_VM_PDB2:
	case AMDGPU_VM_PDB1:
	case AMDGPU_VM_PDB0:
		shift = 9 * (AMDGPU_VM_PDB0 - level) +
104
			adev->vm_manager.block_size;
105 106 107 108 109 110 111 112 113
		break;
	case AMDGPU_VM_PTB:
		shift = 0;
		break;
	default:
		dev_err(adev->dev, "the level%d isn't supported.\n", level);
	}

	return shift;
114 115
}

A
Alex Deucher 已提交
116
/**
117
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
118 119
 *
 * @adev: amdgpu_device pointer
120
 * @level: VMPT level
A
Alex Deucher 已提交
121
 *
122 123
 * Returns:
 * The number of entries in a page directory or page table.
A
Alex Deucher 已提交
124
 */
125 126
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
127
{
128 129
	unsigned shift = amdgpu_vm_level_shift(adev,
					       adev->vm_manager.root_level);
130

131
	if (level == adev->vm_manager.root_level)
132
		/* For the root directory */
133 134
		return round_up(adev->vm_manager.max_pfn, 1ULL << shift)
			>> shift;
135
	else if (level != AMDGPU_VM_PTB)
136 137 138
		/* Everything in between */
		return 512;
	else
139
		/* For the page tables on the leaves */
140
		return AMDGPU_VM_PTE_COUNT(adev);
A
Alex Deucher 已提交
141 142
}

143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158
/**
 * amdgpu_vm_num_ats_entries - return the number of ATS entries in the root PD
 *
 * @adev: amdgpu_device pointer
 *
 * Returns:
 * The number of entries in the root page directory which needs the ATS setting.
 */
static unsigned amdgpu_vm_num_ats_entries(struct amdgpu_device *adev)
{
	unsigned shift;

	shift = amdgpu_vm_level_shift(adev, adev->vm_manager.root_level);
	return AMDGPU_GMC_HOLE_START >> (shift + AMDGPU_GPU_PAGE_SHIFT);
}

159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178
/**
 * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
 *
 * @adev: amdgpu_device pointer
 * @level: VMPT level
 *
 * Returns:
 * The mask to extract the entry number of a PD/PT from an address.
 */
static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
				       unsigned int level)
{
	if (level <= adev->vm_manager.root_level)
		return 0xffffffff;
	else if (level != AMDGPU_VM_PTB)
		return 0x1ff;
	else
		return AMDGPU_VM_PTE_COUNT(adev) - 1;
}

A
Alex Deucher 已提交
179
/**
180
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
181 182
 *
 * @adev: amdgpu_device pointer
183
 * @level: VMPT level
A
Alex Deucher 已提交
184
 *
185 186
 * Returns:
 * The size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
187
 */
188
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
189
{
190
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
191 192
}

193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
/**
 * amdgpu_vm_bo_evicted - vm_bo is evicted
 *
 * @vm_bo: vm_bo which is evicted
 *
 * State for PDs/PTs and per VM BOs which are not at the location they should
 * be.
 */
static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
{
	struct amdgpu_vm *vm = vm_bo->vm;
	struct amdgpu_bo *bo = vm_bo->bo;

	vm_bo->moved = true;
	if (bo->tbo.type == ttm_bo_type_kernel)
		list_move(&vm_bo->vm_status, &vm->evicted);
	else
		list_move_tail(&vm_bo->vm_status, &vm->evicted);
}

/**
 * amdgpu_vm_bo_relocated - vm_bo is reloacted
 *
 * @vm_bo: vm_bo which is relocated
 *
 * State for PDs/PTs which needs to update their parent PD.
 */
static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
}

/**
 * amdgpu_vm_bo_moved - vm_bo is moved
 *
 * @vm_bo: vm_bo which is moved
 *
 * State for per VM BOs which are moved, but that change is not yet reflected
 * in the page tables.
 */
static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
}

/**
 * amdgpu_vm_bo_idle - vm_bo is idle
 *
 * @vm_bo: vm_bo which is now idle
 *
 * State for PDs/PTs and per VM BOs which have gone through the state machine
 * and are now idle.
 */
static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
{
	list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
	vm_bo->moved = false;
}

/**
 * amdgpu_vm_bo_invalidated - vm_bo is invalidated
 *
 * @vm_bo: vm_bo which is now invalidated
 *
 * State for normal BOs which are invalidated and that change not yet reflected
 * in the PTs.
 */
static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

/**
 * amdgpu_vm_bo_done - vm_bo is done
 *
 * @vm_bo: vm_bo which is now done
 *
 * State for normal BOs which are invalidated and that change has been updated
 * in the PTs.
 */
static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
{
	spin_lock(&vm_bo->vm->invalidated_lock);
	list_del_init(&vm_bo->vm_status);
	spin_unlock(&vm_bo->vm->invalidated_lock);
}

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
/**
 * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
 *
 * @base: base structure for tracking BO usage in a VM
 * @vm: vm to which bo is to be added
 * @bo: amdgpu buffer object
 *
 * Initialize a bo_va_base structure and add it to the appropriate lists
 *
 */
static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo *bo)
{
	base->vm = vm;
	base->bo = bo;
298
	base->next = NULL;
299 300 301 302
	INIT_LIST_HEAD(&base->vm_status);

	if (!bo)
		return;
303 304
	base->next = bo->vm_bo;
	bo->vm_bo = base;
305

306
	if (bo->tbo.base.resv != vm->root.base.bo->tbo.base.resv)
307 308 309
		return;

	vm->bulk_moveable = false;
310
	if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
311
		amdgpu_vm_bo_relocated(base);
312
	else
313
		amdgpu_vm_bo_idle(base);
314 315 316 317 318 319 320 321 322 323

	if (bo->preferred_domains &
	    amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
		return;

	/*
	 * we checked all the prerequisites, but it looks like this per vm bo
	 * is currently evicted. add the bo to the evicted list to make sure it
	 * is validated on next vm use to avoid fault.
	 * */
324
	amdgpu_vm_bo_evicted(base);
325 326
}

327 328 329 330 331 332 333 334 335 336 337 338 339 340 341
/**
 * amdgpu_vm_pt_parent - get the parent page directory
 *
 * @pt: child page table
 *
 * Helper to get the parent entry for the child page table. NULL if we are at
 * the root page directory.
 */
static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
{
	struct amdgpu_bo *parent = pt->base.bo->parent;

	if (!parent)
		return NULL;

342
	return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
343 344
}

345
/*
346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
 * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
 */
struct amdgpu_vm_pt_cursor {
	uint64_t pfn;
	struct amdgpu_vm_pt *parent;
	struct amdgpu_vm_pt *entry;
	unsigned level;
};

/**
 * amdgpu_vm_pt_start - start PD/PT walk
 *
 * @adev: amdgpu_device pointer
 * @vm: amdgpu_vm structure
 * @start: start address of the walk
 * @cursor: state to initialize
 *
 * Initialize a amdgpu_vm_pt_cursor to start a walk.
 */
static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm, uint64_t start,
			       struct amdgpu_vm_pt_cursor *cursor)
{
	cursor->pfn = start;
	cursor->parent = NULL;
	cursor->entry = &vm->root;
	cursor->level = adev->vm_manager.root_level;
}

/**
 * amdgpu_vm_pt_descendant - go to child node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the child node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
				    struct amdgpu_vm_pt_cursor *cursor)
{
388
	unsigned mask, shift, idx;
389 390 391 392 393

	if (!cursor->entry->entries)
		return false;

	BUG_ON(!cursor->entry->base.bo);
394
	mask = amdgpu_vm_entries_mask(adev, cursor->level);
395 396 397
	shift = amdgpu_vm_level_shift(adev, cursor->level);

	++cursor->level;
398
	idx = (cursor->pfn >> shift) & mask;
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
	cursor->parent = cursor->entry;
	cursor->entry = &cursor->entry->entries[idx];
	return true;
}

/**
 * amdgpu_vm_pt_sibling - go to sibling node
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk to the sibling node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
				 struct amdgpu_vm_pt_cursor *cursor)
{
	unsigned shift, num_entries;

	/* Root doesn't have a sibling */
	if (!cursor->parent)
		return false;

	/* Go to our parents and see if we got a sibling */
	shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
	num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);

	if (cursor->entry == &cursor->parent->entries[num_entries - 1])
		return false;

	cursor->pfn += 1ULL << shift;
	cursor->pfn &= ~((1ULL << shift) - 1);
	++cursor->entry;
	return true;
}

/**
 * amdgpu_vm_pt_ancestor - go to parent node
 *
 * @cursor: current state
 *
 * Walk to the parent node of the current node.
 * Returns:
 * True if the walk was possible, false otherwise.
 */
static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->parent)
		return false;

	--cursor->level;
	cursor->entry = cursor->parent;
	cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
	return true;
}

/**
 * amdgpu_vm_pt_next - get next PD/PT in hieratchy
 *
 * @adev: amdgpu_device pointer
 * @cursor: current state
 *
 * Walk the PD/PT tree to the next node.
 */
static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
			      struct amdgpu_vm_pt_cursor *cursor)
{
	/* First try a newborn child */
	if (amdgpu_vm_pt_descendant(adev, cursor))
		return;

	/* If that didn't worked try to find a sibling */
	while (!amdgpu_vm_pt_sibling(adev, cursor)) {
		/* No sibling, go to our parents and grandparents */
		if (!amdgpu_vm_pt_ancestor(cursor)) {
			cursor->pfn = ~0ll;
			return;
		}
	}
}

/**
 * amdgpu_vm_pt_first_dfs - start a deep first search
 *
 * @adev: amdgpu_device structure
 * @vm: amdgpu_vm structure
486
 * @start: optional cursor to start with
487 488 489 490 491 492
 * @cursor: state to initialize
 *
 * Starts a deep first traversal of the PD/PT tree.
 */
static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
493
				   struct amdgpu_vm_pt_cursor *start,
494 495
				   struct amdgpu_vm_pt_cursor *cursor)
{
496 497 498 499
	if (start)
		*cursor = *start;
	else
		amdgpu_vm_pt_start(adev, vm, 0, cursor);
500 501 502 503
	while (amdgpu_vm_pt_descendant(adev, cursor));
}

/**
504
 * amdgpu_vm_pt_continue_dfs - check if the deep first search should continue
505
 *
506 507
 * @start: starting point for the search
 * @entry: current entry
508
 *
509 510
 * Returns:
 * True when the search should continue, false otherwise.
511
 */
512 513
static bool amdgpu_vm_pt_continue_dfs(struct amdgpu_vm_pt_cursor *start,
				      struct amdgpu_vm_pt *entry)
514
{
515
	return entry && (!start || entry != start->entry);
516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539
}

/**
 * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
 *
 * @adev: amdgpu_device structure
 * @cursor: current state
 *
 * Move the cursor to the next node in a deep first search.
 */
static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
				  struct amdgpu_vm_pt_cursor *cursor)
{
	if (!cursor->entry)
		return;

	if (!cursor->parent)
		cursor->entry = NULL;
	else if (amdgpu_vm_pt_sibling(adev, cursor))
		while (amdgpu_vm_pt_descendant(adev, cursor));
	else
		amdgpu_vm_pt_ancestor(cursor);
}

540
/*
541 542
 * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
 */
543 544
#define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)		\
	for (amdgpu_vm_pt_first_dfs((adev), (vm), (start), &(cursor)),		\
545
	     (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
546 547
	     amdgpu_vm_pt_continue_dfs((start), (entry));			\
	     (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor)))
548

A
Alex Deucher 已提交
549
/**
550
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
551 552
 *
 * @vm: vm providing the BOs
553
 * @validated: head of validation list
554
 * @entry: entry to add
A
Alex Deucher 已提交
555 556
 *
 * Add the page directory to the list of BOs to
557
 * validate for command submission.
A
Alex Deucher 已提交
558
 */
559 560 561
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
562
{
563
	entry->priority = 0;
564
	entry->tv.bo = &vm->root.base.bo->tbo;
565 566
	/* One for the VM updates, one for TTM and one for the CS job */
	entry->tv.num_shared = 3;
567
	entry->user_pages = NULL;
568 569
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
570

571 572 573 574 575 576 577 578
/**
 * amdgpu_vm_del_from_lru_notify - update bulk_moveable flag
 *
 * @bo: BO which was removed from the LRU
 *
 * Make sure the bulk_moveable flag is updated when a BO is removed from the
 * LRU.
 */
579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
void amdgpu_vm_del_from_lru_notify(struct ttm_buffer_object *bo)
{
	struct amdgpu_bo *abo;
	struct amdgpu_vm_bo_base *bo_base;

	if (!amdgpu_bo_is_amdgpu_bo(bo))
		return;

	if (bo->mem.placement & TTM_PL_FLAG_NO_EVICT)
		return;

	abo = ttm_to_amdgpu_bo(bo);
	if (!abo->parent)
		return;
	for (bo_base = abo->vm_bo; bo_base; bo_base = bo_base->next) {
		struct amdgpu_vm *vm = bo_base->vm;

596
		if (abo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
597 598 599 600
			vm->bulk_moveable = false;
	}

}
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641
/**
 * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
 *
 * @adev: amdgpu device pointer
 * @vm: vm providing the BOs
 *
 * Move all BOs to the end of LRU and remember their positions to put them
 * together.
 */
void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
				struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;
	struct amdgpu_vm_bo_base *bo_base;

	if (vm->bulk_moveable) {
		spin_lock(&glob->lru_lock);
		ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
		spin_unlock(&glob->lru_lock);
		return;
	}

	memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));

	spin_lock(&glob->lru_lock);
	list_for_each_entry(bo_base, &vm->idle, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;

		if (!bo->parent)
			continue;

		ttm_bo_move_to_lru_tail(&bo->tbo, &vm->lru_bulk_move);
		if (bo->shadow)
			ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
						&vm->lru_bulk_move);
	}
	spin_unlock(&glob->lru_lock);

	vm->bulk_moveable = true;
}

642
/**
643
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
644
 *
645
 * @adev: amdgpu device pointer
646
 * @vm: vm providing the BOs
647 648 649 650
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
651 652 653
 *
 * Returns:
 * Validation result.
654
 */
655 656 657
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
658
{
659 660
	struct amdgpu_vm_bo_base *bo_base, *tmp;
	int r = 0;
661

662 663
	vm->bulk_moveable &= list_empty(&vm->evicted);

664 665
	list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
		struct amdgpu_bo *bo = bo_base->bo;
666

667 668 669
		r = validate(param, bo);
		if (r)
			break;
670

671
		if (bo->tbo.type != ttm_bo_type_kernel) {
672
			amdgpu_vm_bo_moved(bo_base);
673
		} else {
674
			vm->update_funcs->map_table(bo);
675 676
			if (bo->parent)
				amdgpu_vm_bo_relocated(bo_base);
677
			else
678
				amdgpu_vm_bo_idle(bo_base);
679
		}
680 681
	}

682
	return r;
683 684
}

685
/**
686
 * amdgpu_vm_ready - check VM is ready for updates
687
 *
688
 * @vm: VM to check
A
Alex Deucher 已提交
689
 *
690
 * Check if all VM PDs/PTs are ready for updates
691 692 693
 *
 * Returns:
 * True if eviction list is empty.
A
Alex Deucher 已提交
694
 */
695
bool amdgpu_vm_ready(struct amdgpu_vm *vm)
A
Alex Deucher 已提交
696
{
697
	return list_empty(&vm->evicted);
698 699
}

700 701 702 703
/**
 * amdgpu_vm_clear_bo - initially clear the PDs/PTs
 *
 * @adev: amdgpu_device pointer
704
 * @vm: VM to clear BO from
705
 * @bo: BO to clear
706
 * @direct: use a direct update
707 708
 *
 * Root PD needs to be reserved when calling this.
709 710 711
 *
 * Returns:
 * 0 on success, errno otherwise.
712 713
 */
static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
714
			      struct amdgpu_vm *vm,
715 716
			      struct amdgpu_bo *bo,
			      bool direct)
717 718
{
	struct ttm_operation_ctx ctx = { true, false };
719
	unsigned level = adev->vm_manager.root_level;
720
	struct amdgpu_vm_update_params params;
721
	struct amdgpu_bo *ancestor = bo;
722 723
	unsigned entries, ats_entries;
	uint64_t addr;
724 725
	int r;

726 727 728 729 730 731 732 733 734
	/* Figure out our place in the hierarchy */
	if (ancestor->parent) {
		++level;
		while (ancestor->parent->parent) {
			++level;
			ancestor = ancestor->parent;
		}
	}

735
	entries = amdgpu_bo_size(bo) / 8;
736 737
	if (!vm->pte_support_ats) {
		ats_entries = 0;
738

739 740 741 742
	} else if (!bo->parent) {
		ats_entries = amdgpu_vm_num_ats_entries(adev);
		ats_entries = min(ats_entries, entries);
		entries -= ats_entries;
743

744 745 746 747 748 749 750
	} else {
		struct amdgpu_vm_pt *pt;

		pt = container_of(ancestor->vm_bo, struct amdgpu_vm_pt, base);
		ats_entries = amdgpu_vm_num_ats_entries(adev);
		if ((pt - vm->root.entries) >= ats_entries) {
			ats_entries = 0;
751 752 753 754
		} else {
			ats_entries = entries;
			entries = 0;
		}
755 756 757 758
	}

	r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
	if (r)
759
		return r;
760

761 762 763 764 765 766 767
	if (bo->shadow) {
		r = ttm_bo_validate(&bo->shadow->tbo, &bo->shadow->placement,
				    &ctx);
		if (r)
			return r;
	}

768
	r = vm->update_funcs->map_table(bo);
769 770 771
	if (r)
		return r;

772 773 774
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	params.vm = vm;
775
	params.direct = direct;
776 777

	r = vm->update_funcs->prepare(&params, AMDGPU_FENCE_OWNER_KFD, NULL);
778
	if (r)
779
		return r;
780

781
	addr = 0;
782
	if (ats_entries) {
783
		uint64_t value = 0, flags;
784

785 786 787 788 789 790
		flags = AMDGPU_PTE_DEFAULT_ATC;
		if (level != AMDGPU_VM_PTB) {
			/* Handle leaf PDEs as PTEs */
			flags |= AMDGPU_PDE_PTE;
			amdgpu_gmc_get_vm_pde(adev, level, &value, &flags);
		}
791

792
		r = vm->update_funcs->update(&params, bo, addr, 0, ats_entries,
793
					     value, flags);
794 795
		if (r)
			return r;
796

797 798 799
		addr += ats_entries * 8;
	}

800
	if (entries) {
801 802 803 804 805 806 807 808 809 810 811 812 813
		uint64_t value = 0, flags = 0;

		if (adev->asic_type >= CHIP_VEGA10) {
			if (level != AMDGPU_VM_PTB) {
				/* Handle leaf PDEs as PTEs */
				flags |= AMDGPU_PDE_PTE;
				amdgpu_gmc_get_vm_pde(adev, level,
						      &value, &flags);
			} else {
				/* Workaround for fault priority problem on GMC9 */
				flags = AMDGPU_PTE_EXECUTABLE;
			}
		}
814

815
		r = vm->update_funcs->update(&params, bo, addr, 0, entries,
816
					     value, flags);
817 818
		if (r)
			return r;
819
	}
820

821
	return vm->update_funcs->commit(&params, NULL);
822 823
}

824 825 826 827 828
/**
 * amdgpu_vm_bo_param - fill in parameters for PD/PT allocation
 *
 * @adev: amdgpu_device pointer
 * @vm: requesting vm
829 830
 * @level: the page table level
 * @direct: use a direct update
831 832 833
 * @bp: resulting BO allocation parameters
 */
static void amdgpu_vm_bo_param(struct amdgpu_device *adev, struct amdgpu_vm *vm,
834 835
			       int level, bool direct,
			       struct amdgpu_bo_param *bp)
836 837 838 839 840 841
{
	memset(bp, 0, sizeof(*bp));

	bp->size = amdgpu_vm_bo_size(adev, level);
	bp->byte_align = AMDGPU_GPU_PAGE_SIZE;
	bp->domain = AMDGPU_GEM_DOMAIN_VRAM;
842 843 844
	bp->domain = amdgpu_bo_get_preferred_pin_domain(adev, bp->domain);
	bp->flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
		AMDGPU_GEM_CREATE_CPU_GTT_USWC;
845 846
	if (vm->use_cpu_for_update)
		bp->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
847 848
	else if (!vm->root.base.bo || vm->root.base.bo->shadow)
		bp->flags |= AMDGPU_GEM_CREATE_SHADOW;
849
	bp->type = ttm_bo_type_kernel;
850
	bp->no_wait_gpu = direct;
851
	if (vm->root.base.bo)
852
		bp->resv = vm->root.base.bo->tbo.base.resv;
853 854
}

855
/**
856
 * amdgpu_vm_alloc_pts - Allocate a specific page table
857 858 859
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
860
 * @cursor: Which page table to allocate
861
 * @direct: use a direct update
862
 *
863
 * Make sure a specific page table or directory is allocated.
864 865
 *
 * Returns:
866 867
 * 1 if page table needed to be allocated, 0 if page table was already
 * allocated, negative errno if an error occurred.
868
 */
869 870
static int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			       struct amdgpu_vm *vm,
871 872
			       struct amdgpu_vm_pt_cursor *cursor,
			       bool direct)
873
{
874 875
	struct amdgpu_vm_pt *entry = cursor->entry;
	struct amdgpu_bo_param bp;
876 877
	struct amdgpu_bo *pt;
	int r;
878

879 880
	if (cursor->level < AMDGPU_VM_PTB && !entry->entries) {
		unsigned num_entries;
881

882 883 884 885 886 887
		num_entries = amdgpu_vm_num_entries(adev, cursor->level);
		entry->entries = kvmalloc_array(num_entries,
						sizeof(*entry->entries),
						GFP_KERNEL | __GFP_ZERO);
		if (!entry->entries)
			return -ENOMEM;
888 889
	}

890 891
	if (entry->base.bo)
		return 0;
892

893
	amdgpu_vm_bo_param(adev, vm, cursor->level, direct, &bp);
894

895 896 897
	r = amdgpu_bo_create(adev, &bp, &pt);
	if (r)
		return r;
898

899 900 901 902 903
	/* Keep a reference to the root directory to avoid
	 * freeing them up in the wrong order.
	 */
	pt->parent = amdgpu_bo_ref(cursor->parent->base.bo);
	amdgpu_vm_bo_base_init(&entry->base, vm, pt);
904

905
	r = amdgpu_vm_clear_bo(adev, vm, pt, direct);
906 907
	if (r)
		goto error_free_pt;
908 909 910 911 912 913 914

	return 0;

error_free_pt:
	amdgpu_bo_unref(&pt->shadow);
	amdgpu_bo_unref(&pt);
	return r;
915 916
}

917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933
/**
 * amdgpu_vm_free_table - fre one PD/PT
 *
 * @entry: PDE to free
 */
static void amdgpu_vm_free_table(struct amdgpu_vm_pt *entry)
{
	if (entry->base.bo) {
		entry->base.bo->vm_bo = NULL;
		list_del(&entry->base.vm_status);
		amdgpu_bo_unref(&entry->base.bo->shadow);
		amdgpu_bo_unref(&entry->base.bo);
	}
	kvfree(entry->entries);
	entry->entries = NULL;
}

934 935 936 937
/**
 * amdgpu_vm_free_pts - free PD/PT levels
 *
 * @adev: amdgpu device structure
938
 * @vm: amdgpu vm structure
939
 * @start: optional cursor where to start freeing PDs/PTs
940 941 942 943
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
944 945
			       struct amdgpu_vm *vm,
			       struct amdgpu_vm_pt_cursor *start)
946 947 948 949
{
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;

950
	vm->bulk_moveable = false;
951

952 953
	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)
		amdgpu_vm_free_table(entry);
954

955 956
	if (start)
		amdgpu_vm_free_table(start->entry);
957 958
}

959 960 961 962 963 964
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
965
{
966
	const struct amdgpu_ip_block *ip_block;
967 968 969
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;
970

971
	has_compute_vm_bug = false;
972

973
	ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
974 975 976 977 978 979 980 981 982
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}
983

984 985 986 987 988
	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
989
		else
990
			ring->has_compute_vm_bug = false;
991 992 993
	}
}

994 995 996 997 998 999 1000 1001 1002
/**
 * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
 *
 * @ring: ring on which the job will be submitted
 * @job: job to submit
 *
 * Returns:
 * True if sync is needed.
 */
1003 1004
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
A
Alex Xie 已提交
1005
{
1006 1007
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
1008 1009
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vmid *id;
1010
	bool gds_switch_needed;
1011
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
1012

1013
	if (job->vmid == 0)
1014
		return false;
1015
	id = &id_mgr->ids[job->vmid];
1016 1017 1018 1019 1020 1021 1022
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
A
Alex Xie 已提交
1023

1024
	if (amdgpu_vmid_had_gpu_reset(adev, id))
1025
		return true;
A
Alex Xie 已提交
1026

1027
	return vm_flush_needed || gds_switch_needed;
1028 1029
}

A
Alex Deucher 已提交
1030 1031 1032 1033
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
1034
 * @job:  related job
1035
 * @need_pipe_sync: is pipe sync needed
A
Alex Deucher 已提交
1036
 *
1037
 * Emit a VM flush when it is necessary.
1038 1039 1040
 *
 * Returns:
 * 0 on success, errno otherwise.
A
Alex Deucher 已提交
1041
 */
1042 1043
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
		    bool need_pipe_sync)
A
Alex Deucher 已提交
1044
{
1045
	struct amdgpu_device *adev = ring->adev;
1046
	unsigned vmhub = ring->funcs->vmhub;
1047
	struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1048
	struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1049
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1050 1051 1052 1053 1054 1055
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
1056
	bool vm_flush_needed = job->vm_needs_flush;
1057
	struct dma_fence *fence = NULL;
1058
	bool pasid_mapping_needed = false;
1059
	unsigned patch_offset = 0;
1060
	int r;
1061

1062
	if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1063 1064
		gds_switch_needed = true;
		vm_flush_needed = true;
1065
		pasid_mapping_needed = true;
1066
	}
1067

1068 1069 1070 1071 1072 1073
	mutex_lock(&id_mgr->lock);
	if (id->pasid != job->pasid || !id->pasid_mapping ||
	    !dma_fence_is_signaled(id->pasid_mapping))
		pasid_mapping_needed = true;
	mutex_unlock(&id_mgr->lock);

1074
	gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1075 1076
	vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
			job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1077 1078 1079
	pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
		ring->funcs->emit_wreg;

M
Monk Liu 已提交
1080
	if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1081
		return 0;
1082

1083 1084
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
1085

M
Monk Liu 已提交
1086 1087 1088
	if (need_pipe_sync)
		amdgpu_ring_emit_pipeline_sync(ring);

1089
	if (vm_flush_needed) {
1090
		trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1091
		amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1092 1093 1094 1095
	}

	if (pasid_mapping_needed)
		amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1096

1097
	if (vm_flush_needed || pasid_mapping_needed) {
1098
		r = amdgpu_fence_emit(ring, &fence, 0);
1099 1100
		if (r)
			return r;
1101
	}
1102

1103
	if (vm_flush_needed) {
1104
		mutex_lock(&id_mgr->lock);
1105
		dma_fence_put(id->last_flush);
1106 1107 1108
		id->last_flush = dma_fence_get(fence);
		id->current_gpu_reset_count =
			atomic_read(&adev->gpu_reset_counter);
1109
		mutex_unlock(&id_mgr->lock);
1110
	}
1111

1112
	if (pasid_mapping_needed) {
1113
		mutex_lock(&id_mgr->lock);
1114 1115 1116
		id->pasid = job->pasid;
		dma_fence_put(id->pasid_mapping);
		id->pasid_mapping = dma_fence_get(fence);
1117
		mutex_unlock(&id_mgr->lock);
1118 1119 1120
	}
	dma_fence_put(fence);

1121
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1122 1123 1124 1125 1126 1127
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
1128
		amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
1141
	}
1142
	return 0;
1143 1144
}

A
Alex Deucher 已提交
1145 1146 1147 1148 1149 1150
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
1151
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
1152 1153 1154 1155
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
1156 1157 1158
 *
 * Returns:
 * Found bo_va or NULL.
A
Alex Deucher 已提交
1159 1160 1161 1162
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
1163
	struct amdgpu_vm_bo_base *base;
A
Alex Deucher 已提交
1164

1165 1166 1167 1168 1169
	for (base = bo->vm_bo; base; base = base->next) {
		if (base->vm != vm)
			continue;

		return container_of(base, struct amdgpu_bo_va, base);
A
Alex Deucher 已提交
1170 1171 1172 1173 1174
	}
	return NULL;
}

/**
1175
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
1176
 *
1177
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
1178 1179 1180
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
1181 1182 1183 1184
 * to.
 *
 * Returns:
 * The pointer for the page table entry.
A
Alex Deucher 已提交
1185
 */
1186
uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
1187 1188 1189
{
	uint64_t result;

1190 1191
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
1192

1193 1194
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
1195

1196
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
1197 1198 1199 1200

	return result;
}

1201
/**
1202
 * amdgpu_vm_update_pde - update a single level in the hierarchy
1203
 *
1204
 * @params: parameters for the update
1205
 * @vm: requested vm
1206
 * @entry: entry to update
1207
 *
1208
 * Makes sure the requested entry in parent is up to date.
1209
 */
1210 1211 1212
static int amdgpu_vm_update_pde(struct amdgpu_vm_update_params *params,
				struct amdgpu_vm *vm,
				struct amdgpu_vm_pt *entry)
A
Alex Deucher 已提交
1213
{
1214
	struct amdgpu_vm_pt *parent = amdgpu_vm_pt_parent(entry);
1215
	struct amdgpu_bo *bo = parent->base.bo, *pbo;
1216 1217
	uint64_t pde, pt, flags;
	unsigned level;
C
Chunming Zhou 已提交
1218

1219
	for (level = 0, pbo = bo->parent; pbo; ++level)
1220 1221
		pbo = pbo->parent;

1222
	level += params->adev->vm_manager.root_level;
1223
	amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1224
	pde = (entry - parent->entries) * 8;
1225
	return vm->update_funcs->update(params, bo, pde, pt, 1, 0, flags);
A
Alex Deucher 已提交
1226 1227
}

1228
/**
1229
 * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1230
 *
1231 1232
 * @adev: amdgpu_device pointer
 * @vm: related vm
1233 1234 1235
 *
 * Mark all PD level as invalid after an error.
 */
1236 1237
static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
				     struct amdgpu_vm *vm)
1238
{
1239 1240
	struct amdgpu_vm_pt_cursor cursor;
	struct amdgpu_vm_pt *entry;
1241

1242
	for_each_amdgpu_vm_pt_dfs_safe(adev, vm, NULL, cursor, entry)
1243
		if (entry->base.bo && !entry->base.moved)
1244
			amdgpu_vm_bo_relocated(&entry->base);
1245 1246
}

1247
/**
1248
 * amdgpu_vm_update_pdes - make sure that all directories are valid
1249 1250 1251
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1252
 * @direct: submit directly to the paging queue
1253 1254
 *
 * Makes sure all directories are up to date.
1255 1256 1257
 *
 * Returns:
 * 0 for success, error for failure.
1258
 */
1259 1260
int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
			  struct amdgpu_vm *vm, bool direct)
1261
{
1262
	struct amdgpu_vm_update_params params;
1263
	int r;
1264

1265 1266 1267 1268 1269
	if (list_empty(&vm->relocated))
		return 0;

	memset(&params, 0, sizeof(params));
	params.adev = adev;
1270
	params.vm = vm;
1271
	params.direct = direct;
1272

1273 1274 1275
	r = vm->update_funcs->prepare(&params, AMDGPU_FENCE_OWNER_VM, NULL);
	if (r)
		return r;
1276

1277
	while (!list_empty(&vm->relocated)) {
1278
		struct amdgpu_vm_pt *entry;
1279

1280 1281 1282
		entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
					 base.vm_status);
		amdgpu_vm_bo_idle(&entry->base);
1283

1284
		r = amdgpu_vm_update_pde(&params, vm, entry);
1285 1286
		if (r)
			goto error;
1287 1288
	}

1289 1290 1291
	r = vm->update_funcs->commit(&params, &vm->last_update);
	if (r)
		goto error;
1292 1293 1294
	return 0;

error:
1295
	amdgpu_vm_invalidate_pds(adev, vm);
1296
	return r;
1297 1298
}

1299
/*
1300
 * amdgpu_vm_update_flags - figure out flags for PTE updates
1301
 *
1302
 * Make sure to set the right flags for the PTEs at the desired level.
1303
 */
1304
static void amdgpu_vm_update_flags(struct amdgpu_vm_update_params *params,
1305 1306 1307 1308
				   struct amdgpu_bo *bo, unsigned level,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
1309

1310 1311
{
	if (level != AMDGPU_VM_PTB) {
1312
		flags |= AMDGPU_PDE_PTE;
1313
		amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1314 1315 1316 1317 1318 1319 1320

	} else if (params->adev->asic_type >= CHIP_VEGA10 &&
		   !(flags & AMDGPU_PTE_VALID) &&
		   !(flags & AMDGPU_PTE_PRT)) {

		/* Workaround for fault priority problem on GMC9 */
		flags |= AMDGPU_PTE_EXECUTABLE;
1321 1322
	}

1323 1324
	params->vm->update_funcs->update(params, bo, pe, addr, count, incr,
					 flags);
1325 1326 1327 1328 1329
}

/**
 * amdgpu_vm_fragment - get fragment for PTEs
 *
1330
 * @params: see amdgpu_vm_update_params definition
1331 1332 1333 1334 1335 1336 1337 1338
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @flags: hw mapping flags
 * @frag: resulting fragment size
 * @frag_end: end of this fragment
 *
 * Returns the first possible fragment for the start and end address.
 */
1339
static void amdgpu_vm_fragment(struct amdgpu_vm_update_params *params,
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
			       uint64_t start, uint64_t end, uint64_t flags,
			       unsigned int *frag, uint64_t *frag_end)
{
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
1360 1361 1362
	 *
	 * Starting with Vega10 the fragment size only controls the L1. The L2
	 * is now directly feed with small/huge/giant pages from the walker.
1363
	 */
1364 1365 1366 1367 1368 1369
	unsigned max_frag;

	if (params->adev->asic_type < CHIP_VEGA10)
		max_frag = params->adev->vm_manager.fragment_size;
	else
		max_frag = 31;
1370 1371

	/* system pages are non continuously */
1372
	if (params->pages_addr) {
1373 1374
		*frag = 0;
		*frag_end = end;
1375
		return;
1376
	}
1377

1378 1379 1380 1381 1382 1383 1384 1385
	/* This intentionally wraps around if no bit is set */
	*frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
	if (*frag >= max_frag) {
		*frag = max_frag;
		*frag_end = end & ~((1ULL << max_frag) - 1);
	} else {
		*frag_end = start + (1 << *frag);
	}
1386 1387
}

A
Alex Deucher 已提交
1388 1389 1390
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1391
 * @params: see amdgpu_vm_update_params definition
A
Alex Deucher 已提交
1392 1393
 * @start: start of GPU address range
 * @end: end of GPU address range
1394
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1395 1396
 * @flags: mapping flags
 *
1397
 * Update the page tables in the range @start - @end.
1398 1399 1400
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1401
 */
1402
static int amdgpu_vm_update_ptes(struct amdgpu_vm_update_params *params,
1403 1404
				 uint64_t start, uint64_t end,
				 uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1405
{
1406
	struct amdgpu_device *adev = params->adev;
1407
	struct amdgpu_vm_pt_cursor cursor;
1408 1409
	uint64_t frag_start = start, frag_end;
	unsigned int frag;
1410
	int r;
1411 1412 1413

	/* figure out the initial fragment */
	amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
A
Alex Deucher 已提交
1414

1415 1416 1417
	/* walk over the address space and update the PTs */
	amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
	while (cursor.pfn < end) {
1418
		unsigned shift, parent_shift, mask;
1419
		uint64_t incr, entry_end, pe_start;
1420
		struct amdgpu_bo *pt;
1421

1422 1423
		r = amdgpu_vm_alloc_pts(params->adev, params->vm, &cursor,
					params->direct);
1424
		if (r)
1425 1426 1427
			return r;

		pt = cursor.entry->base.bo;
1428

1429 1430 1431 1432
		/* The root level can't be a huge page */
		if (cursor.level == adev->vm_manager.root_level) {
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
1433
			continue;
1434
		}
1435

1436 1437
		shift = amdgpu_vm_level_shift(adev, cursor.level);
		parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
1438 1439
		if (adev->asic_type < CHIP_VEGA10 &&
		    (flags & AMDGPU_PTE_VALID)) {
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453
			/* No huge page support before GMC v9 */
			if (cursor.level != AMDGPU_VM_PTB) {
				if (!amdgpu_vm_pt_descendant(adev, &cursor))
					return -ENOENT;
				continue;
			}
		} else if (frag < shift) {
			/* We can't use this level when the fragment size is
			 * smaller than the address shift. Go to the next
			 * child entry and try again.
			 */
			if (!amdgpu_vm_pt_descendant(adev, &cursor))
				return -ENOENT;
			continue;
1454 1455
		} else if (frag >= parent_shift &&
			   cursor.level - 1 != adev->vm_manager.root_level) {
1456
			/* If the fragment size is even larger than the parent
1457 1458
			 * shift we should go up one level and check it again
			 * unless one level up is the root level.
1459 1460 1461 1462
			 */
			if (!amdgpu_vm_pt_ancestor(&cursor))
				return -ENOENT;
			continue;
1463 1464
		}

1465
		/* Looks good so far, calculate parameters for the update */
1466
		incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
1467 1468
		mask = amdgpu_vm_entries_mask(adev, cursor.level);
		pe_start = ((cursor.pfn >> shift) & mask) * 8;
1469
		entry_end = (uint64_t)(mask + 1) << shift;
1470 1471 1472 1473 1474 1475 1476
		entry_end += cursor.pfn & ~(entry_end - 1);
		entry_end = min(entry_end, end);

		do {
			uint64_t upd_end = min(entry_end, frag_end);
			unsigned nptes = (upd_end - frag_start) >> shift;

1477 1478 1479
			amdgpu_vm_update_flags(params, pt, cursor.level,
					       pe_start, dst, nptes, incr,
					       flags | AMDGPU_PTE_FRAG(frag));
1480 1481

			pe_start += nptes * 8;
1482
			dst += (uint64_t)nptes * AMDGPU_GPU_PAGE_SIZE << shift;
1483 1484 1485 1486 1487 1488 1489 1490 1491 1492

			frag_start = upd_end;
			if (frag_start >= frag_end) {
				/* figure out the next fragment */
				amdgpu_vm_fragment(params, frag_start, end,
						   flags, &frag, &frag_end);
				if (frag < shift)
					break;
			}
		} while (frag_start < entry_end);
1493

1494
		if (amdgpu_vm_pt_descendant(adev, &cursor)) {
1495
			/* Free all child entries */
1496
			while (cursor.pfn < frag_start) {
1497
				amdgpu_vm_free_pts(adev, params->vm, &cursor);
1498 1499 1500 1501 1502
				amdgpu_vm_pt_next(adev, &cursor);
			}

		} else if (frag >= shift) {
			/* or just move on to the next on the same level. */
1503
			amdgpu_vm_pt_next(adev, &cursor);
1504
		}
1505
	}
1506 1507

	return 0;
A
Alex Deucher 已提交
1508 1509 1510 1511 1512 1513 1514
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1515 1516
 * @direct: direct submission in a page fault
 * @exclusive: fence we need to sync to
1517 1518 1519
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1520
 * @addr: addr to set the area to
1521
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1522 1523
 * @fence: optional resulting fence
 *
1524
 * Fill in the page table entries between @start and @last.
1525 1526 1527
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1528 1529
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1530
				       struct amdgpu_vm *vm, bool direct,
1531
				       struct dma_fence *exclusive,
1532
				       uint64_t start, uint64_t last,
1533
				       uint64_t flags, uint64_t addr,
1534
				       dma_addr_t *pages_addr,
1535
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1536
{
1537
	struct amdgpu_vm_update_params params;
1538
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1539 1540
	int r;

1541 1542
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1543
	params.vm = vm;
1544
	params.direct = direct;
1545
	params.pages_addr = pages_addr;
1546

1547
	/* sync to everything except eviction fences on unmapping */
1548
	if (!(flags & AMDGPU_PTE_VALID))
1549
		owner = AMDGPU_FENCE_OWNER_KFD;
1550

1551
	r = vm->update_funcs->prepare(&params, owner, exclusive);
1552
	if (r)
A
Alex Deucher 已提交
1553
		return r;
1554

1555
	r = amdgpu_vm_update_ptes(&params, start, last + 1, addr, flags);
1556
	if (r)
1557
		return r;
C
Chunming Zhou 已提交
1558

1559
	return vm->update_funcs->commit(&params, fence);
A
Alex Deucher 已提交
1560 1561
}

1562 1563 1564 1565
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1566
 * @exclusive: fence we need to sync to
1567
 * @pages_addr: DMA addresses to use for mapping
1568 1569
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1570
 * @flags: HW flags for the mapping
1571
 * @bo_adev: amdgpu_device pointer that bo actually been allocated
1572
 * @nodes: array of drm_mm_nodes with the MC addresses
1573 1574 1575 1576
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
1577 1578 1579
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
1580 1581
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1582
				      struct dma_fence *exclusive,
1583
				      dma_addr_t *pages_addr,
1584 1585
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1586
				      uint64_t flags,
1587
				      struct amdgpu_device *bo_adev,
1588
				      struct drm_mm_node *nodes,
1589
				      struct dma_fence **fence)
1590
{
1591
	unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1592
	uint64_t pfn, start = mapping->start;
1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1603 1604
	/* Apply ASIC specific mapping flags */
	amdgpu_gmc_get_vm_pte(adev, mapping, &flags);
1605

1606 1607
	trace_amdgpu_vm_bo_update(mapping);

1608 1609 1610 1611 1612 1613
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1614
	}
1615

1616
	do {
1617
		dma_addr_t *dma_addr = NULL;
1618 1619
		uint64_t max_entries;
		uint64_t addr, last;
1620

1621 1622 1623
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
1624
				AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1625 1626 1627 1628
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1629

1630
		if (pages_addr) {
1631 1632
			uint64_t count;

1633
			for (count = 1;
1634
			     count < max_entries / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1635
			     ++count) {
1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647
				uint64_t idx = pfn + count;

				if (pages_addr[idx] !=
				    (pages_addr[idx - 1] + PAGE_SIZE))
					break;
			}

			if (count < min_linear_pages) {
				addr = pfn << PAGE_SHIFT;
				dma_addr = pages_addr;
			} else {
				addr = pages_addr[pfn];
1648 1649
				max_entries = count *
					AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1650 1651
			}

1652
		} else if (flags & AMDGPU_PTE_VALID) {
1653
			addr += bo_adev->vm_manager.vram_base_offset;
1654
			addr += pfn << PAGE_SHIFT;
1655 1656
		}

1657
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1658
		r = amdgpu_vm_bo_update_mapping(adev, vm, false, exclusive,
1659
						start, last, flags, addr,
1660
						dma_addr, fence);
1661 1662 1663
		if (r)
			return r;

1664
		pfn += (last - start + 1) / AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1665 1666 1667 1668
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1669
		start = last + 1;
1670

1671
	} while (unlikely(start != mapping->last + 1));
1672 1673 1674 1675

	return 0;
}

A
Alex Deucher 已提交
1676 1677 1678 1679 1680
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1681
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1682 1683
 *
 * Fill in the page table entries for @bo_va.
1684 1685 1686
 *
 * Returns:
 * 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1687
 */
1688
int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
1689
			bool clear)
A
Alex Deucher 已提交
1690
{
1691 1692
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
1693
	struct amdgpu_bo_va_mapping *mapping;
1694
	dma_addr_t *pages_addr = NULL;
1695
	struct ttm_mem_reg *mem;
1696
	struct drm_mm_node *nodes;
1697
	struct dma_fence *exclusive, **last_update;
1698
	uint64_t flags;
1699
	struct amdgpu_device *bo_adev = adev;
A
Alex Deucher 已提交
1700 1701
	int r;

1702
	if (clear || !bo) {
1703
		mem = NULL;
1704
		nodes = NULL;
1705 1706
		exclusive = NULL;
	} else {
1707 1708
		struct ttm_dma_tt *ttm;

1709
		mem = &bo->tbo.mem;
1710 1711
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1712
			ttm = container_of(bo->tbo.ttm, struct ttm_dma_tt, ttm);
1713
			pages_addr = ttm->dma_address;
1714
		}
1715
		exclusive = bo->tbo.moving;
A
Alex Deucher 已提交
1716 1717
	}

1718
	if (bo) {
1719
		flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1720 1721
		bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
	} else {
1722
		flags = 0x0;
1723
	}
A
Alex Deucher 已提交
1724

1725
	if (clear || (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv))
1726 1727 1728 1729
		last_update = &vm->last_update;
	else
		last_update = &bo_va->last_pt_update;

1730 1731
	if (!clear && bo_va->base.moved) {
		bo_va->base.moved = false;
1732
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1733

1734 1735
	} else if (bo_va->cleared != clear) {
		list_splice_init(&bo_va->valids, &bo_va->invalids);
1736
	}
1737 1738

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1739
		r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1740
					       mapping, flags, bo_adev, nodes,
1741
					       last_update);
A
Alex Deucher 已提交
1742 1743 1744 1745
		if (r)
			return r;
	}

1746 1747 1748 1749
	/* If the BO is not in its preferred location add it back to
	 * the evicted list so that it gets validated again on the
	 * next command submission.
	 */
1750
	if (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv) {
1751 1752
		uint32_t mem_type = bo->tbo.mem.mem_type;

1753 1754
		if (!(bo->preferred_domains &
		      amdgpu_mem_type_to_domain(mem_type)))
1755
			amdgpu_vm_bo_evicted(&bo_va->base);
1756
		else
1757
			amdgpu_vm_bo_idle(&bo_va->base);
1758
	} else {
1759
		amdgpu_vm_bo_done(&bo_va->base);
1760
	}
A
Alex Deucher 已提交
1761

1762 1763 1764 1765 1766 1767
	list_splice_init(&bo_va->invalids, &bo_va->valids);
	bo_va->cleared = clear;

	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
1768 1769
	}

A
Alex Deucher 已提交
1770 1771 1772
	return 0;
}

1773 1774
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
1775 1776
 *
 * @adev: amdgpu_device pointer
1777 1778 1779 1780 1781 1782 1783
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1784
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1785
	adev->gmc.gmc_funcs->set_prt(adev, enable);
1786 1787 1788
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1789
/**
1790
 * amdgpu_vm_prt_get - add a PRT user
1791 1792
 *
 * @adev: amdgpu_device pointer
1793 1794 1795
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1796
	if (!adev->gmc.gmc_funcs->set_prt)
1797 1798
		return;

1799 1800 1801 1802
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1803 1804
/**
 * amdgpu_vm_prt_put - drop a PRT user
1805 1806
 *
 * @adev: amdgpu_device pointer
1807 1808 1809
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1810
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1811 1812 1813
		amdgpu_vm_update_prt_state(adev);
}

1814
/**
1815
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1816 1817
 *
 * @fence: fence for the callback
1818
 * @_cb: the callback function
1819 1820 1821 1822 1823
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1824
	amdgpu_vm_prt_put(cb->adev);
1825 1826 1827
	kfree(cb);
}

1828 1829
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1830 1831 1832
 *
 * @adev: amdgpu_device pointer
 * @fence: fence for the callback
1833 1834 1835 1836
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1837
	struct amdgpu_prt_cb *cb;
1838

1839
	if (!adev->gmc.gmc_funcs->set_prt)
1840 1841 1842
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1843 1844 1845 1846 1847
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1848
		amdgpu_vm_prt_put(adev);
1849 1850 1851 1852 1853 1854 1855 1856
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1872 1873 1874 1875
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1876

1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1887
	struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;
1888 1889 1890
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1891

1892
	r = dma_resv_get_fences_rcu(resv, &excl,
1893 1894 1895 1896 1897
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
1898
		dma_resv_wait_timeout_rcu(resv, true, false,
1899 1900
						    MAX_SCHEDULE_TIMEOUT);
		return;
1901
	}
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1913 1914
}

A
Alex Deucher 已提交
1915 1916 1917 1918 1919
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1920 1921
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1922 1923 1924
 *
 * Make sure all freed BOs are cleared in the PT.
 * PTs have to be reserved and mutex must be locked!
1925 1926 1927 1928
 *
 * Returns:
 * 0 for success.
 *
A
Alex Deucher 已提交
1929 1930
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1931 1932
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1933 1934
{
	struct amdgpu_bo_va_mapping *mapping;
1935
	uint64_t init_pte_value = 0;
1936
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1937 1938 1939 1940 1941 1942
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1943

1944 1945
		if (vm->pte_support_ats &&
		    mapping->start < AMDGPU_GMC_HOLE_START)
1946
			init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
Y
Yong Zhao 已提交
1947

1948
		r = amdgpu_vm_bo_update_mapping(adev, vm, false, NULL,
1949
						mapping->start, mapping->last,
1950
						init_pte_value, 0, NULL, &f);
1951
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1952
		if (r) {
1953
			dma_fence_put(f);
A
Alex Deucher 已提交
1954
			return r;
1955
		}
1956
	}
A
Alex Deucher 已提交
1957

1958 1959 1960 1961 1962
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1963
	}
1964

A
Alex Deucher 已提交
1965 1966 1967 1968 1969
	return 0;

}

/**
1970
 * amdgpu_vm_handle_moved - handle moved BOs in the PT
A
Alex Deucher 已提交
1971 1972 1973 1974
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
1975
 * Make sure all BOs which are moved are updated in the PTs.
1976 1977 1978
 *
 * Returns:
 * 0 for success.
A
Alex Deucher 已提交
1979
 *
1980
 * PTs have to be reserved!
A
Alex Deucher 已提交
1981
 */
1982
int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1983
			   struct amdgpu_vm *vm)
A
Alex Deucher 已提交
1984
{
1985
	struct amdgpu_bo_va *bo_va, *tmp;
1986
	struct dma_resv *resv;
1987
	bool clear;
1988
	int r;
A
Alex Deucher 已提交
1989

1990 1991 1992 1993 1994 1995
	list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
		/* Per VM BOs never need to bo cleared in the page tables */
		r = amdgpu_vm_bo_update(adev, bo_va, false);
		if (r)
			return r;
	}
1996

1997 1998 1999 2000
	spin_lock(&vm->invalidated_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
					 base.vm_status);
2001
		resv = bo_va->base.bo->tbo.base.resv;
2002
		spin_unlock(&vm->invalidated_lock);
2003 2004

		/* Try to reserve the BO to avoid clearing its ptes */
2005
		if (!amdgpu_vm_debug && dma_resv_trylock(resv))
2006 2007 2008 2009
			clear = false;
		/* Somebody else is using the BO right now */
		else
			clear = true;
2010 2011

		r = amdgpu_vm_bo_update(adev, bo_va, clear);
2012
		if (r)
A
Alex Deucher 已提交
2013 2014
			return r;

2015
		if (!clear)
2016
			dma_resv_unlock(resv);
2017
		spin_lock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2018
	}
2019
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2020

2021
	return 0;
A
Alex Deucher 已提交
2022 2023 2024 2025 2026 2027 2028 2029 2030
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2031
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
2032
 * Add @bo to the list of bos associated with the vm
2033 2034 2035
 *
 * Returns:
 * Newly added bo_va or NULL for failure
A
Alex Deucher 已提交
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
2049
	amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2050

A
Alex Deucher 已提交
2051
	bo_va->ref_count = 1;
2052 2053
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
2054

2055 2056
	if (bo && amdgpu_xgmi_same_hive(adev, amdgpu_ttm_adev(bo->tbo.bdev)) &&
	    (bo->preferred_domains & AMDGPU_GEM_DOMAIN_VRAM)) {
2057 2058 2059 2060 2061 2062 2063 2064
		bo_va->is_xgmi = true;
		mutex_lock(&adev->vm_manager.lock_pstate);
		/* Power up XGMI if it can be potentially used */
		if (++adev->vm_manager.xgmi_map_counter == 1)
			amdgpu_xgmi_set_pstate(adev, 1);
		mutex_unlock(&adev->vm_manager.lock_pstate);
	}

A
Alex Deucher 已提交
2065 2066 2067
	return bo_va;
}

2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084

/**
 * amdgpu_vm_bo_insert_mapping - insert a new mapping
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @mapping: the mapping to insert
 *
 * Insert a new mapping into all structures.
 */
static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
				    struct amdgpu_bo_va *bo_va,
				    struct amdgpu_bo_va_mapping *mapping)
{
	struct amdgpu_vm *vm = bo_va->base.vm;
	struct amdgpu_bo *bo = bo_va->base.bo;

2085
	mapping->bo_va = bo_va;
2086 2087 2088 2089 2090 2091
	list_add(&mapping->list, &bo_va->invalids);
	amdgpu_vm_it_insert(mapping, &vm->va);

	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

2092
	if (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv &&
2093 2094
	    !bo_va->base.moved) {
		list_move(&bo_va->base.vm_status, &vm->moved);
2095 2096 2097 2098
	}
	trace_amdgpu_vm_bo_map(bo_va, mapping);
}

A
Alex Deucher 已提交
2099 2100 2101 2102 2103 2104 2105
/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2106
 * @size: BO size in bytes
A
Alex Deucher 已提交
2107 2108 2109
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
2110 2111 2112
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2113
 *
2114
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2115 2116 2117 2118
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2119
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2120
{
2121
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2122 2123
	struct amdgpu_bo *bo = bo_va->base.bo;
	struct amdgpu_vm *vm = bo_va->base.vm;
A
Alex Deucher 已提交
2124 2125
	uint64_t eaddr;

2126 2127
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2128
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2129 2130
		return -EINVAL;

A
Alex Deucher 已提交
2131
	/* make sure object fit at this offset */
2132
	eaddr = saddr + size - 1;
2133
	if (saddr >= eaddr ||
2134
	    (bo && offset + size > amdgpu_bo_size(bo)))
A
Alex Deucher 已提交
2135 2136 2137 2138 2139
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2140 2141
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2142 2143
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2144
			"0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2145
			tmp->start, tmp->last + 1);
2146
		return -EINVAL;
A
Alex Deucher 已提交
2147 2148 2149
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2150 2151
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2152

2153 2154
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2155 2156 2157
	mapping->offset = offset;
	mapping->flags = flags;

2158
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
2170
 * @size: BO size in bytes
2171 2172 2173 2174
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
2175 2176 2177
 *
 * Returns:
 * 0 for success, error for failure.
2178 2179 2180 2181 2182 2183 2184 2185 2186
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
2187
	struct amdgpu_bo *bo = bo_va->base.bo;
2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
2199
	    (bo && offset + size > amdgpu_bo_size(bo)))
2200 2201 2202 2203 2204 2205 2206
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

2207
	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2208 2209 2210 2211 2212 2213 2214 2215
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2216 2217
	mapping->start = saddr;
	mapping->last = eaddr;
2218 2219 2220
	mapping->offset = offset;
	mapping->flags = flags;

2221
	amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2222

A
Alex Deucher 已提交
2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
2234 2235 2236
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2237
 *
2238
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2239 2240 2241 2242 2243 2244
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
2245
	struct amdgpu_vm *vm = bo_va->base.vm;
2246
	bool valid = true;
A
Alex Deucher 已提交
2247

2248
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2249

2250
	list_for_each_entry(mapping, &bo_va->valids, list) {
2251
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2252 2253 2254
			break;
	}

2255 2256 2257 2258
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2259
			if (mapping->start == saddr)
2260 2261 2262
				break;
		}

2263
		if (&mapping->list == &bo_va->invalids)
2264
			return -ENOENT;
A
Alex Deucher 已提交
2265
	}
2266

A
Alex Deucher 已提交
2267
	list_del(&mapping->list);
2268
	amdgpu_vm_it_remove(mapping, &vm->va);
2269
	mapping->bo_va = NULL;
2270
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2271

2272
	if (valid)
A
Alex Deucher 已提交
2273
		list_add(&mapping->list, &vm->freed);
2274
	else
2275 2276
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2277 2278 2279 2280

	return 0;
}

2281 2282 2283 2284 2285 2286 2287 2288 2289
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
2290 2291 2292
 *
 * Returns:
 * 0 for success, error for failure.
2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2310
	INIT_LIST_HEAD(&before->list);
2311 2312 2313 2314 2315 2316

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2317
	INIT_LIST_HEAD(&after->list);
2318 2319

	/* Now gather all removed mappings */
2320 2321
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2322
		/* Remember mapping split at the start */
2323 2324 2325
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2326 2327
			before->offset = tmp->offset;
			before->flags = tmp->flags;
2328 2329
			before->bo_va = tmp->bo_va;
			list_add(&before->list, &tmp->bo_va->invalids);
2330 2331 2332
		}

		/* Remember mapping split at the end */
2333 2334 2335
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2336
			after->offset = tmp->offset;
2337
			after->offset += after->start - tmp->start;
2338
			after->flags = tmp->flags;
2339 2340
			after->bo_va = tmp->bo_va;
			list_add(&after->list, &tmp->bo_va->invalids);
2341 2342 2343 2344
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2345 2346

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2347 2348 2349 2350
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2351
		amdgpu_vm_it_remove(tmp, &vm->va);
2352 2353
		list_del(&tmp->list);

2354 2355 2356 2357
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2358

2359
		tmp->bo_va = NULL;
2360 2361 2362 2363
		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2364 2365
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2366
		amdgpu_vm_it_insert(before, &vm->va);
2367 2368 2369 2370 2371 2372 2373
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2374
	if (!list_empty(&after->list)) {
2375
		amdgpu_vm_it_insert(after, &vm->va);
2376 2377 2378 2379 2380 2381 2382 2383 2384
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

2385 2386 2387 2388
/**
 * amdgpu_vm_bo_lookup_mapping - find mapping by address
 *
 * @vm: the requested VM
2389
 * @addr: the address
2390 2391
 *
 * Find a mapping by it's address.
2392 2393 2394 2395
 *
 * Returns:
 * The amdgpu_bo_va_mapping matching for addr or NULL
 *
2396 2397 2398 2399 2400 2401 2402
 */
struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
							 uint64_t addr)
{
	return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
}

2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423
/**
 * amdgpu_vm_bo_trace_cs - trace all reserved mappings
 *
 * @vm: the requested vm
 * @ticket: CS ticket
 *
 * Trace all mappings of BOs reserved during a command submission.
 */
void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
{
	struct amdgpu_bo_va_mapping *mapping;

	if (!trace_amdgpu_vm_bo_cs_enabled())
		return;

	for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
	     mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
		if (mapping->bo_va && mapping->bo_va->base.bo) {
			struct amdgpu_bo *bo;

			bo = mapping->bo_va->base.bo;
2424
			if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
2425
			    ticket)
2426 2427 2428 2429 2430 2431 2432
				continue;
		}

		trace_amdgpu_vm_bo_cs(mapping);
	}
}

A
Alex Deucher 已提交
2433 2434 2435 2436 2437 2438
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2439
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2440 2441 2442 2443 2444 2445 2446
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
2447
	struct amdgpu_bo *bo = bo_va->base.bo;
2448
	struct amdgpu_vm *vm = bo_va->base.vm;
2449
	struct amdgpu_vm_bo_base **base;
A
Alex Deucher 已提交
2450

2451
	if (bo) {
2452
		if (bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
2453
			vm->bulk_moveable = false;
2454

2455 2456 2457 2458 2459 2460 2461 2462 2463
		for (base = &bo_va->base.bo->vm_bo; *base;
		     base = &(*base)->next) {
			if (*base != &bo_va->base)
				continue;

			*base = bo_va->base.next;
			break;
		}
	}
A
Alex Deucher 已提交
2464

2465
	spin_lock(&vm->invalidated_lock);
2466
	list_del(&bo_va->base.vm_status);
2467
	spin_unlock(&vm->invalidated_lock);
A
Alex Deucher 已提交
2468

2469
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2470
		list_del(&mapping->list);
2471
		amdgpu_vm_it_remove(mapping, &vm->va);
2472
		mapping->bo_va = NULL;
2473
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2474 2475 2476 2477
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2478
		amdgpu_vm_it_remove(mapping, &vm->va);
2479 2480
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2481
	}
2482

2483
	dma_fence_put(bo_va->last_pt_update);
2484 2485 2486 2487 2488 2489 2490 2491

	if (bo && bo_va->is_xgmi) {
		mutex_lock(&adev->vm_manager.lock_pstate);
		if (--adev->vm_manager.xgmi_map_counter == 0)
			amdgpu_xgmi_set_pstate(adev, 0);
		mutex_unlock(&adev->vm_manager.lock_pstate);
	}

A
Alex Deucher 已提交
2492 2493 2494 2495 2496 2497 2498 2499
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @bo: amdgpu buffer object
2500
 * @evicted: is the BO evicted
A
Alex Deucher 已提交
2501
 *
2502
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2503 2504
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2505
			     struct amdgpu_bo *bo, bool evicted)
A
Alex Deucher 已提交
2506
{
2507 2508
	struct amdgpu_vm_bo_base *bo_base;

2509 2510 2511 2512
	/* shadow bo doesn't have bo base, its validation needs its parent */
	if (bo->parent && bo->parent->shadow == bo)
		bo = bo->parent;

2513
	for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2514 2515
		struct amdgpu_vm *vm = bo_base->vm;

2516
		if (evicted && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv) {
2517
			amdgpu_vm_bo_evicted(bo_base);
2518 2519 2520
			continue;
		}

2521
		if (bo_base->moved)
2522
			continue;
2523
		bo_base->moved = true;
2524

2525 2526
		if (bo->tbo.type == ttm_bo_type_kernel)
			amdgpu_vm_bo_relocated(bo_base);
2527
		else if (bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
2528 2529 2530
			amdgpu_vm_bo_moved(bo_base);
		else
			amdgpu_vm_bo_invalidated(bo_base);
A
Alex Deucher 已提交
2531 2532 2533
	}
}

2534 2535 2536 2537 2538 2539 2540 2541
/**
 * amdgpu_vm_get_block_size - calculate VM page table size as power of two
 *
 * @vm_size: VM size
 *
 * Returns:
 * VM page table as power of two
 */
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552 2553 2554
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

2555 2556
/**
 * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2557 2558
 *
 * @adev: amdgpu_device pointer
2559
 * @min_vm_size: the minimum vm size in GB if it's set auto
2560 2561 2562 2563
 * @fragment_size_default: Default PTE fragment size
 * @max_level: max VMPT level
 * @max_bits: max address space size in bits
 *
2564
 */
2565
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2566 2567
			   uint32_t fragment_size_default, unsigned max_level,
			   unsigned max_bits)
2568
{
2569 2570
	unsigned int max_size = 1 << (max_bits - 30);
	unsigned int vm_size;
2571 2572 2573
	uint64_t tmp;

	/* adjust vm size first */
2574
	if (amdgpu_vm_size != -1) {
2575
		vm_size = amdgpu_vm_size;
2576 2577 2578 2579 2580
		if (vm_size > max_size) {
			dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
				 amdgpu_vm_size, max_size);
			vm_size = max_size;
		}
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
	} else {
		struct sysinfo si;
		unsigned int phys_ram_gb;

		/* Optimal VM size depends on the amount of physical
		 * RAM available. Underlying requirements and
		 * assumptions:
		 *
		 *  - Need to map system memory and VRAM from all GPUs
		 *     - VRAM from other GPUs not known here
		 *     - Assume VRAM <= system memory
		 *  - On GFX8 and older, VM space can be segmented for
		 *    different MTYPEs
		 *  - Need to allow room for fragmentation, guard pages etc.
		 *
		 * This adds up to a rough guess of system memory x3.
		 * Round up to power of two to maximize the available
		 * VM size with the given page table size.
		 */
		si_meminfo(&si);
		phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
			       (1 << 30) - 1) >> 30;
		vm_size = roundup_pow_of_two(
			min(max(phys_ram_gb * 3, min_vm_size), max_size));
2605
	}
2606 2607

	adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2608 2609

	tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2610 2611
	if (amdgpu_vm_block_size != -1)
		tmp >>= amdgpu_vm_block_size - 9;
2612 2613
	tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
	adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
	switch (adev->vm_manager.num_level) {
	case 3:
		adev->vm_manager.root_level = AMDGPU_VM_PDB2;
		break;
	case 2:
		adev->vm_manager.root_level = AMDGPU_VM_PDB1;
		break;
	case 1:
		adev->vm_manager.root_level = AMDGPU_VM_PDB0;
		break;
	default:
		dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
	}
2627
	/* block size depends on vm size and hw setup*/
2628
	if (amdgpu_vm_block_size != -1)
2629
		adev->vm_manager.block_size =
2630 2631 2632 2633 2634
			min((unsigned)amdgpu_vm_block_size, max_bits
			    - AMDGPU_GPU_PAGE_SHIFT
			    - 9 * adev->vm_manager.num_level);
	else if (adev->vm_manager.num_level > 1)
		adev->vm_manager.block_size = 9;
2635
	else
2636
		adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2637

2638 2639 2640 2641
	if (amdgpu_vm_fragment_size == -1)
		adev->vm_manager.fragment_size = fragment_size_default;
	else
		adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2642

2643 2644 2645
	DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
		 vm_size, adev->vm_manager.num_level + 1,
		 adev->vm_manager.block_size,
2646
		 adev->vm_manager.fragment_size);
2647 2648
}

2649 2650 2651 2652 2653 2654 2655
/**
 * amdgpu_vm_wait_idle - wait for the VM to become idle
 *
 * @vm: VM object to wait for
 * @timeout: timeout to wait for VM to become idle
 */
long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2656
{
2657
	return dma_resv_wait_timeout_rcu(vm->root.base.bo->tbo.base.resv,
2658
						   true, true, timeout);
2659 2660
}

A
Alex Deucher 已提交
2661 2662 2663 2664 2665
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2666
 * @vm_context: Indicates if it GFX or Compute context
2667
 * @pasid: Process address space identifier
A
Alex Deucher 已提交
2668
 *
2669
 * Init @vm fields.
2670 2671 2672
 *
 * Returns:
 * 0 for success, error for failure.
A
Alex Deucher 已提交
2673
 */
2674
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2675
		   int vm_context, unsigned int pasid)
A
Alex Deucher 已提交
2676
{
2677
	struct amdgpu_bo_param bp;
2678
	struct amdgpu_bo *root;
2679
	int r, i;
A
Alex Deucher 已提交
2680

2681
	vm->va = RB_ROOT_CACHED;
2682 2683
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
2684
	INIT_LIST_HEAD(&vm->evicted);
2685
	INIT_LIST_HEAD(&vm->relocated);
2686
	INIT_LIST_HEAD(&vm->moved);
2687
	INIT_LIST_HEAD(&vm->idle);
2688 2689
	INIT_LIST_HEAD(&vm->invalidated);
	spin_lock_init(&vm->invalidated_lock);
A
Alex Deucher 已提交
2690
	INIT_LIST_HEAD(&vm->freed);
2691

2692 2693
	/* create scheduler entities for page table updates */
	r = drm_sched_entity_init(&vm->direct, adev->vm_manager.vm_pte_rqs,
2694
				  adev->vm_manager.vm_pte_num_rqs, NULL);
2695
	if (r)
2696
		return r;
2697

2698 2699 2700 2701 2702
	r = drm_sched_entity_init(&vm->delayed, adev->vm_manager.vm_pte_rqs,
				  adev->vm_manager.vm_pte_num_rqs, NULL);
	if (r)
		goto error_free_direct;

Y
Yong Zhao 已提交
2703 2704 2705
	vm->pte_support_ats = false;

	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2706 2707
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
Y
Yong Zhao 已提交
2708

2709
		if (adev->asic_type == CHIP_RAVEN)
Y
Yong Zhao 已提交
2710
			vm->pte_support_ats = true;
2711
	} else {
2712 2713
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
2714
	}
2715 2716
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2717 2718
	WARN_ONCE((vm->use_cpu_for_update &&
		   !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2719
		  "CPU update of VM recommended only for large BAR system\n");
2720 2721 2722 2723 2724

	if (vm->use_cpu_for_update)
		vm->update_funcs = &amdgpu_vm_cpu_funcs;
	else
		vm->update_funcs = &amdgpu_vm_sdma_funcs;
2725
	vm->last_update = NULL;
2726

2727
	amdgpu_vm_bo_param(adev, vm, adev->vm_manager.root_level, false, &bp);
2728 2729
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		bp.flags &= ~AMDGPU_GEM_CREATE_SHADOW;
2730
	r = amdgpu_bo_create(adev, &bp, &root);
A
Alex Deucher 已提交
2731
	if (r)
2732
		goto error_free_delayed;
2733

2734
	r = amdgpu_bo_reserve(root, true);
2735 2736 2737
	if (r)
		goto error_free_root;

2738
	r = dma_resv_reserve_shared(root->tbo.base.resv, 1);
2739 2740 2741
	if (r)
		goto error_unreserve;

2742 2743
	amdgpu_vm_bo_base_init(&vm->root.base, vm, root);

2744
	r = amdgpu_vm_clear_bo(adev, vm, root, false);
2745 2746 2747
	if (r)
		goto error_unreserve;

2748
	amdgpu_bo_unreserve(vm->root.base.bo);
A
Alex Deucher 已提交
2749

2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
		if (r < 0)
			goto error_free_root;

		vm->pasid = pasid;
2761 2762
	}

2763
	INIT_KFIFO(vm->faults);
A
Alex Deucher 已提交
2764 2765

	return 0;
2766

2767 2768 2769
error_unreserve:
	amdgpu_bo_unreserve(vm->root.base.bo);

2770
error_free_root:
2771 2772 2773
	amdgpu_bo_unref(&vm->root.base.bo->shadow);
	amdgpu_bo_unref(&vm->root.base.bo);
	vm->root.base.bo = NULL;
2774

2775 2776 2777 2778 2779
error_free_delayed:
	drm_sched_entity_destroy(&vm->delayed);

error_free_direct:
	drm_sched_entity_destroy(&vm->direct);
2780 2781

	return r;
A
Alex Deucher 已提交
2782 2783
}

2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
/**
 * amdgpu_vm_check_clean_reserved - check if a VM is clean
 *
 * @adev: amdgpu_device pointer
 * @vm: the VM to check
 *
 * check all entries of the root PD, if any subsequent PDs are allocated,
 * it means there are page table creating and filling, and is no a clean
 * VM
 *
 * Returns:
 *	0 if this VM is clean
 */
static int amdgpu_vm_check_clean_reserved(struct amdgpu_device *adev,
	struct amdgpu_vm *vm)
{
	enum amdgpu_vm_level root = adev->vm_manager.root_level;
	unsigned int entries = amdgpu_vm_num_entries(adev, root);
	unsigned int i = 0;

	if (!(vm->root.entries))
		return 0;

	for (i = 0; i < entries; i++) {
		if (vm->root.entries[i].base.bo)
			return -EINVAL;
	}

	return 0;
}

2815 2816 2817
/**
 * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
 *
2818 2819
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2820
 * @pasid: pasid to use
2821
 *
2822 2823 2824 2825 2826 2827 2828 2829 2830
 * This only works on GFX VMs that don't have any BOs added and no
 * page tables allocated yet.
 *
 * Changes the following VM parameters:
 * - use_cpu_for_update
 * - pte_supports_ats
 * - pasid (old PASID is released, because compute manages its own PASIDs)
 *
 * Reinitializes the page directory to reflect the changed ATS
2831
 * setting.
2832
 *
2833 2834
 * Returns:
 * 0 for success, -errno for errors.
2835
 */
2836 2837
int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			   unsigned int pasid)
2838
{
2839
	bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2840 2841 2842 2843 2844 2845 2846
	int r;

	r = amdgpu_bo_reserve(vm->root.base.bo, true);
	if (r)
		return r;

	/* Sanity checks */
2847 2848
	r = amdgpu_vm_check_clean_reserved(adev, vm);
	if (r)
2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861
		goto unreserve_bo;

	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
			      GFP_ATOMIC);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

		if (r == -ENOSPC)
			goto unreserve_bo;
		r = 0;
2862 2863 2864 2865 2866 2867
	}

	/* Check if PD needs to be reinitialized and do it before
	 * changing any other state, in case it fails.
	 */
	if (pte_support_ats != vm->pte_support_ats) {
2868
		vm->pte_support_ats = pte_support_ats;
2869
		r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo, false);
2870
		if (r)
2871
			goto free_idr;
2872 2873 2874 2875 2876 2877 2878
	}

	/* Update VM state */
	vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
				    AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
2879 2880
	WARN_ONCE((vm->use_cpu_for_update &&
		   !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2881 2882
		  "CPU update of VM recommended only for large BAR system\n");

2883 2884 2885 2886 2887 2888 2889
	if (vm->use_cpu_for_update)
		vm->update_funcs = &amdgpu_vm_cpu_funcs;
	else
		vm->update_funcs = &amdgpu_vm_sdma_funcs;
	dma_fence_put(vm->last_update);
	vm->last_update = NULL;

2890 2891 2892 2893 2894 2895 2896
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);

2897 2898 2899 2900
		/* Free the original amdgpu allocated pasid
		 * Will be replaced with kfd allocated pasid
		 */
		amdgpu_pasid_free(vm->pasid);
2901 2902 2903
		vm->pasid = 0;
	}

2904 2905 2906
	/* Free the shadow bo for compute VM */
	amdgpu_bo_unref(&vm->root.base.bo->shadow);

2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
	if (pasid)
		vm->pasid = pasid;

	goto unreserve_bo;

free_idr:
	if (pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
unreserve_bo:
2921 2922 2923 2924
	amdgpu_bo_unreserve(vm->root.base.bo);
	return r;
}

2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944
/**
 * amdgpu_vm_release_compute - release a compute vm
 * @adev: amdgpu_device pointer
 * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
 *
 * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
 * pasid from vm. Compute should stop use of vm after this call.
 */
void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
	}
	vm->pasid = 0;
}

A
Alex Deucher 已提交
2945 2946 2947 2948 2949 2950
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2951
 * Tear down @vm.
A
Alex Deucher 已提交
2952 2953 2954 2955 2956
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2957
	bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2958
	struct amdgpu_bo *root;
2959
	int i;
A
Alex Deucher 已提交
2960

2961 2962
	amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);

2963 2964
	root = amdgpu_bo_ref(vm->root.base.bo);
	amdgpu_bo_reserve(root, true);
2965 2966 2967 2968 2969 2970
	if (vm->pasid) {
		unsigned long flags;

		spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
		idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
		spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2971
		vm->pasid = 0;
2972 2973
	}

2974 2975 2976 2977 2978
	amdgpu_vm_free_pts(adev, vm, NULL);
	amdgpu_bo_unreserve(root);
	amdgpu_bo_unref(&root);
	WARN_ON(vm->root.base.bo);

2979 2980
	drm_sched_entity_destroy(&vm->direct);
	drm_sched_entity_destroy(&vm->delayed);
2981

2982
	if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
A
Alex Deucher 已提交
2983 2984
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2985 2986
	rbtree_postorder_for_each_entry_safe(mapping, tmp,
					     &vm->va.rb_root, rb) {
C
Christian König 已提交
2987 2988 2989
		/* Don't remove the mapping here, we don't want to trigger a
		 * rebalance and the tree is about to be destroyed anyway.
		 */
A
Alex Deucher 已提交
2990 2991 2992 2993
		list_del(&mapping->list);
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2994
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2995
			amdgpu_vm_prt_fini(adev, vm);
2996
			prt_fini_needed = false;
2997
		}
2998

A
Alex Deucher 已提交
2999
		list_del(&mapping->list);
3000
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
3001 3002
	}

3003
	dma_fence_put(vm->last_update);
3004
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3005
		amdgpu_vmid_free_reserved(adev, vm, i);
A
Alex Deucher 已提交
3006
}
3007

3008 3009 3010 3011 3012 3013 3014 3015 3016
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
3017
	unsigned i;
3018

3019
	amdgpu_vmid_mgr_init(adev);
3020

3021 3022
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3023 3024 3025
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

3026
	spin_lock_init(&adev->vm_manager.prt_lock);
3027
	atomic_set(&adev->vm_manager.num_prt_users, 0);
3028 3029 3030 3031 3032 3033

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
3034
		if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

3045 3046
	idr_init(&adev->vm_manager.pasid_idr);
	spin_lock_init(&adev->vm_manager.pasid_lock);
3047 3048 3049

	adev->vm_manager.xgmi_map_counter = 0;
	mutex_init(&adev->vm_manager.lock_pstate);
3050 3051
}

3052 3053 3054 3055 3056 3057 3058 3059 3060
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
3061 3062 3063
	WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
	idr_destroy(&adev->vm_manager.pasid_idr);

3064
	amdgpu_vmid_mgr_fini(adev);
3065
}
C
Chunming Zhou 已提交
3066

3067 3068 3069 3070 3071 3072 3073 3074 3075 3076
/**
 * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
 *
 * @dev: drm device pointer
 * @data: drm_amdgpu_vm
 * @filp: drm file pointer
 *
 * Returns:
 * 0 for success, -errno for errors.
 */
C
Chunming Zhou 已提交
3077 3078 3079
int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
3080 3081 3082
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
3083 3084 3085

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
3086 3087 3088
		/* We only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm,
					       AMDGPU_GFXHUB_0);
3089 3090 3091
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
3092
	case AMDGPU_VM_OP_UNRESERVE_VMID:
3093
		amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB_0);
C
Chunming Zhou 已提交
3094 3095 3096 3097 3098 3099 3100
		break;
	default:
		return -EINVAL;
	}

	return 0;
}
3101 3102 3103 3104

/**
 * amdgpu_vm_get_task_info - Extracts task info for a PASID.
 *
3105
 * @adev: drm device pointer
3106 3107 3108 3109 3110 3111 3112
 * @pasid: PASID identifier for VM
 * @task_info: task_info to fill.
 */
void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
			 struct amdgpu_task_info *task_info)
{
	struct amdgpu_vm *vm;
3113
	unsigned long flags;
3114

3115
	spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3116 3117 3118 3119 3120

	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		*task_info = vm->task_info;

3121
	spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3122 3123 3124 3125 3126 3127 3128 3129 3130
}

/**
 * amdgpu_vm_set_task_info - Sets VMs task info.
 *
 * @vm: vm for which to set the info
 */
void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
{
3131 3132
	if (vm->task_info.pid)
		return;
3133

3134 3135 3136 3137 3138 3139 3140 3141
	vm->task_info.pid = current->pid;
	get_task_comm(vm->task_info.task_name, current);

	if (current->group_leader->mm != current->mm)
		return;

	vm->task_info.tgid = current->group_leader->pid;
	get_task_comm(vm->task_info.process_name, current->group_leader);
3142
}
3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215

/**
 * amdgpu_vm_handle_fault - graceful handling of VM faults.
 * @adev: amdgpu device pointer
 * @pasid: PASID of the VM
 * @addr: Address of the fault
 *
 * Try to gracefully handle a VM fault. Return true if the fault was handled and
 * shouldn't be reported any more.
 */
bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, unsigned int pasid,
			    uint64_t addr)
{
	struct amdgpu_bo *root;
	uint64_t value, flags;
	struct amdgpu_vm *vm;
	long r;

	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm)
		root = amdgpu_bo_ref(vm->root.base.bo);
	else
		root = NULL;
	spin_unlock(&adev->vm_manager.pasid_lock);

	if (!root)
		return false;

	r = amdgpu_bo_reserve(root, true);
	if (r)
		goto error_unref;

	/* Double check that the VM still exists */
	spin_lock(&adev->vm_manager.pasid_lock);
	vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
	if (vm && vm->root.base.bo != root)
		vm = NULL;
	spin_unlock(&adev->vm_manager.pasid_lock);
	if (!vm)
		goto error_unlock;

	addr /= AMDGPU_GPU_PAGE_SIZE;
	flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
		AMDGPU_PTE_SYSTEM;

	if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
		/* Redirect the access to the dummy page */
		value = adev->dummy_page_addr;
		flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
			AMDGPU_PTE_WRITEABLE;
	} else {
		/* Let the hw retry silently on the PTE */
		value = 0;
	}

	r = amdgpu_vm_bo_update_mapping(adev, vm, true, NULL, addr, addr + 1,
					flags, value, NULL, NULL);
	if (r)
		goto error_unlock;

	r = amdgpu_vm_update_pdes(adev, vm, true);

error_unlock:
	amdgpu_bo_unreserve(root);
	if (r < 0)
		DRM_ERROR("Can't handle page fault (%ld)\n", r);

error_unref:
	amdgpu_bo_unref(&root);

	return false;
}