i915_drv.h 44.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include <linux/pm_qos.h>
36

J
Jani Nikula 已提交
37
#include <drm/drm_connector.h>
38
#include <drm/ttm/ttm_device.h>
39

40
#include "display/intel_cdclk.h"
41 42
#include "display/intel_display.h"
#include "display/intel_display_power.h"
43
#include "display/intel_dmc.h"
44
#include "display/intel_dpll_mgr.h"
45
#include "display/intel_dsb.h"
46
#include "display/intel_fbc.h"
47
#include "display/intel_frontbuffer.h"
48
#include "display/intel_global_state.h"
49
#include "display/intel_gmbus.h"
50 51
#include "display/intel_opregion.h"

52
#include "gem/i915_gem_context_types.h"
53
#include "gem/i915_gem_lmem.h"
54
#include "gem/i915_gem_shrinker.h"
55 56
#include "gem/i915_gem_stolen.h"

57
#include "gt/intel_engine.h"
58
#include "gt/intel_gt_types.h"
59
#include "gt/intel_region_lmem.h"
60
#include "gt/intel_workarounds.h"
61
#include "gt/uc/intel_uc.h"
62

63 64 65 66 67 68
#include "i915_gem.h"
#include "i915_gpu_error.h"
#include "i915_params.h"
#include "i915_perf_types.h"
#include "i915_scheduler.h"
#include "i915_utils.h"
69
#include "intel_device_info.h"
70
#include "intel_memory_region.h"
71
#include "intel_pch.h"
J
Jani Nikula 已提交
72
#include "intel_pm_types.h"
73
#include "intel_runtime_pm.h"
74
#include "intel_step.h"
75
#include "intel_uncore.h"
76
#include "intel_wopcm.h"
77

78
struct dpll;
79
struct drm_i915_clock_gating_funcs;
80 81 82 83 84 85 86 87
struct drm_i915_gem_object;
struct drm_i915_private;
struct intel_atomic_state;
struct intel_audio_funcs;
struct intel_cdclk_config;
struct intel_cdclk_funcs;
struct intel_cdclk_state;
struct intel_cdclk_vals;
88
struct intel_color_funcs;
89 90 91
struct intel_connector;
struct intel_crtc;
struct intel_dp;
92
struct intel_dpll_funcs;
93 94
struct intel_encoder;
struct intel_fbdev;
95
struct intel_fdi_funcs;
96
struct intel_gmbus;
97
struct intel_hotplug_funcs;
98 99 100 101 102
struct intel_initial_plane_config;
struct intel_limit;
struct intel_overlay;
struct intel_overlay_error_state;
struct vlv_s0ix_state;
103

104 105
/* Threshold == 5 for long IRQs, 50 for short */
#define HPD_STORM_DEFAULT_THRESHOLD 50
L
Lyude 已提交
106

107
struct i915_hotplug {
108
	struct delayed_work hotplug_work;
109

110 111
	const u32 *hpd, *pch_hpd;

112 113 114 115 116 117 118 119 120 121
	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
122
	u32 retry_bits;
123 124 125 126 127 128
	struct delayed_work reenable_work;

	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

129 130 131
	struct work_struct poll_init_work;
	bool poll_enabled;

L
Lyude 已提交
132
	unsigned int hpd_storm_threshold;
133 134
	/* Whether or not to count short HPD IRQs in HPD storms */
	u8 hpd_short_storm_enabled;
L
Lyude 已提交
135

136 137 138 139 140 141 142 143 144 145
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

146 147 148 149 150 151
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
152

153
struct sdvo_device_mapping {
C
Chris Wilson 已提交
154
	u8 initialized;
155 156 157
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
158
	u8 i2c_pin;
159
	u8 ddc_pin;
160 161
};

162 163 164 165
/* functions used for watermark calcs for display. */
struct drm_i915_wm_disp_funcs {
	/* update_wm is for legacy wm management */
	void (*update_wm)(struct drm_i915_private *dev_priv);
166 167 168 169
	int (*compute_pipe_wm)(struct intel_atomic_state *state,
			       struct intel_crtc *crtc);
	int (*compute_intermediate_wm)(struct intel_atomic_state *state,
				       struct intel_crtc *crtc);
170
	void (*initial_watermarks)(struct intel_atomic_state *state,
171
				   struct intel_crtc *crtc);
172
	void (*atomic_update_watermarks)(struct intel_atomic_state *state,
173
					 struct intel_crtc *crtc);
174
	void (*optimize_watermarks)(struct intel_atomic_state *state,
175
				    struct intel_crtc *crtc);
176
	int (*compute_global_watermarks)(struct intel_atomic_state *state);
177 178
};

179
struct drm_i915_display_funcs {
180 181 182
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
183
				struct intel_crtc_state *);
184 185
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
186 187 188 189
	void (*crtc_enable)(struct intel_atomic_state *state,
			    struct intel_crtc *crtc);
	void (*crtc_disable)(struct intel_atomic_state *state,
			     struct intel_crtc *crtc);
190
	void (*commit_modeset_enables)(struct intel_atomic_state *state);
191 192
};

193 194
#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */

195
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
196
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
197
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
198
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
199
#define QUIRK_INCREASE_T12_DELAY (1<<6)
200
#define QUIRK_INCREASE_DDI_DISABLED_TIME (1<<7)
201
#define QUIRK_NO_PPS_BACKLIGHT_POWER_HOOK (1<<8)
202

203
struct i915_suspend_saved_registers {
204
	u32 saveDSPARB;
J
Jesse Barnes 已提交
205 206
	u32 saveSWF0[16];
	u32 saveSWF1[16];
207
	u32 saveSWF3[3];
208
	u16 saveGCDGMBUS;
209
};
210

211
#define MAX_L3_SLICES 2
212
struct intel_l3_parity {
213
	u32 *remap_info[MAX_L3_SLICES];
214
	struct work_struct error_work;
215
	int which_slice;
216 217
};

218
struct i915_gem_mm {
219 220 221 222 223 224 225
	/*
	 * Shortcut for the stolen region. This points to either
	 * INTEL_REGION_STOLEN_SMEM for integrated platforms, or
	 * INTEL_REGION_STOLEN_LMEM for discrete, or NULL if the device doesn't
	 * support stolen.
	 */
	struct intel_memory_region *stolen_region;
226 227
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
228 229 230 231
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

232 233 234
	/* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
	spinlock_t obj_lock;

235
	/**
236
	 * List of objects which are purgeable.
237
	 */
238 239
	struct list_head purge_list;

240
	/**
241
	 * List of objects which have allocated pages and are shrinkable.
242
	 */
243
	struct list_head shrink_list;
244

245 246 247 248
	/**
	 * List of objects which are pending destruction.
	 */
	struct llist_head free_list;
249
	struct delayed_work free_work;
250 251 252 253 254
	/**
	 * Count of objects pending destructions. Used to skip needlessly
	 * waiting on an RCU barrier if no objects are waiting to be freed.
	 */
	atomic_t free_count;
255

M
Matthew Auld 已提交
256 257 258 259 260
	/**
	 * tmpfs instance used for shmem backed objects
	 */
	struct vfsmount *gemfs;

261 262
	struct intel_memory_region *regions[INTEL_REGION_UNKNOWN];

263
	struct notifier_block oom_notifier;
264
	struct notifier_block vmap_notifier;
265
	struct shrinker shrinker;
266

267
#ifdef CONFIG_MMU_NOTIFIER
268
	/**
269 270
	 * notifier_lock for mmu notifiers, memory may not be allocated
	 * while holding this lock.
271
	 */
272
	rwlock_t notifier_lock;
273
#endif
274

275 276 277
	/* shrinker accounting, also useful for userland debugging */
	u64 shrink_memory;
	u32 shrink_count;
278 279
};

280 281
#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */

282 283 284 285 286 287 288 289 290
unsigned long i915_fence_context_timeout(const struct drm_i915_private *i915,
					 u64 context);

static inline unsigned long
i915_fence_timeout(const struct drm_i915_private *i915)
{
	return i915_fence_context_timeout(i915, U64_MAX);
}

291 292 293
/* Amount of SAGV/QGV points, BSpec precisely defines this */
#define I915_NUM_QGV_POINTS 8

294 295
#define HAS_HW_SAGV_WM(i915) (DISPLAY_VER(i915) >= 13 && !IS_DGFX(i915))

296 297 298
/* Amount of PSF GV points, BSpec precisely defines this */
#define I915_NUM_PSF_GV_POINTS 3

299
struct intel_vbt_data {
300 301 302
	/* bdb version */
	u16 version;

303 304 305 306
	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
307
	unsigned int int_lvds_support:1;
308 309 310
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
311
	enum drm_panel_orientation orientation;
312

313 314 315
	bool override_afc_startup;
	u8 override_afc_startup_val;

316 317
	int crt_ddc_pin;

318
	struct list_head display_devices;
319
	struct list_head bdb_blocks;
320

321
	struct intel_bios_encoder_data *ports[I915_MAX_PORTS]; /* Non-NULL if port present. */
322
	struct sdvo_device_mapping sdvo_mappings[2];
323 324
};

325
struct i915_frontbuffer_tracking {
326
	spinlock_t lock;
327 328 329 330 331 332 333 334 335

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

336
struct i915_virtual_gpu {
337
	struct mutex lock; /* serialises sending of g2v_notify command pkts */
338
	bool active;
339
	u32 caps;
340 341
	u32 *initial_mmio;
	u8 *initial_cfg_space;
342
	struct list_head entry;
343 344
};

345 346
struct i915_selftest_stash {
	atomic_t counter;
347
	struct ida mock_region_instances;
348 349
};

350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372
/* intel_audio.c private */
struct intel_audio_private {
	/* Display internal audio functions */
	const struct intel_audio_funcs *funcs;

	/* hda/i915 audio component */
	struct i915_audio_component *component;
	bool component_registered;
	/* mutex for audio/video sync */
	struct mutex mutex;
	int power_refcount;
	u32 freq_cntrl;

	/* Used to save the pipe-to-encoder mapping for audio */
	struct intel_encoder *encoder_map[I915_MAX_PIPES];

	/* necessary resource sharing with HDMI LPE audio driver. */
	struct {
		struct platform_device *platdev;
		int irq;
	} lpe;
};

373
struct drm_i915_private {
374 375
	struct drm_device drm;

376 377 378
	/* FIXME: Device release actions should all be moved to drmm_ */
	bool do_release;

379 380 381
	/* i915 device parameters */
	struct i915_params params;

382
	const struct intel_device_info __info; /* Use INTEL_INFO() to access. */
383
	struct intel_runtime_info __runtime; /* Use RUNTIME_INFO() to access. */
384
	struct intel_driver_caps caps;
385

386 387 388
	/**
	 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
	 * end of stolen which we can optionally use to create GEM objects
389
	 * backed by stolen memory. Note that stolen_usable_size tells us
390 391 392 393
	 * exactly how much of this we are actually allowed to use, given that
	 * some portion of it is in fact reserved for use by hardware functions.
	 */
	struct resource dsm;
394 395 396 397
	/**
	 * Reseved portion of Data Stolen Memory
	 */
	struct resource dsm_reserved;
398

399 400 401 402 403 404 405 406 407
	/*
	 * Stolen memory is segmented in hardware with different portions
	 * offlimits to certain functions.
	 *
	 * The drm_mm is initialised to the total accessible range, as found
	 * from the PCI config. On Broadwell+, this is further restricted to
	 * avoid the first page! The upper end of stolen memory is reserved for
	 * hardware functions and similarly removed from the accessible range.
	 */
408
	resource_size_t stolen_usable_size;	/* Total size minus reserved ranges */
409

410
	struct intel_uncore uncore;
411
	struct intel_uncore_mmio_debug mmio_debug;
412

413 414
	struct i915_virtual_gpu vgpu;

415
	struct intel_gvt *gvt;
416

417 418
	struct intel_wopcm wopcm;

419
	struct intel_dmc dmc;
420

421
	struct intel_gmbus *gmbus[GMBUS_NUM_PINS];
422

423 424 425 426 427
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
428 429
	 * Base address of where the gmbus and gpio blocks are located (either
	 * on PCH or on SoC for platforms without PCH).
430
	 */
431
	u32 gpio_mmio_base;
432

433
	/* MMIO base address for MIPI regs */
434
	u32 mipi_mmio_base;
435

436
	u32 pps_mmio_base;
437

438 439
	wait_queue_head_t gmbus_wait_queue;

440
	struct pci_dev *bridge_dev;
441 442

	struct rb_root uabi_engines;
443 444 445 446 447 448

	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

449 450
	bool display_irqs_enabled;

V
Ville Syrjälä 已提交
451 452
	/* Sideband mailbox protection */
	struct mutex sb_lock;
453
	struct pm_qos_request sb_qos;
454 455

	/** Cached value of IMR to avoid reads in updating the bitfield */
456 457 458 459
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
460
	u32 pipestat_irq_mask[I915_MAX_PIPES];
461

462
	struct i915_hotplug hotplug;
463
	struct intel_fbc *fbc[I915_MAX_FBCS];
464
	struct intel_opregion opregion;
465
	struct intel_vbt_data vbt;
466

467 468
	bool preserve_bios_swizzle;

469 470 471
	/* overlay */
	struct intel_overlay *overlay;

472
	/* backlight registers and fields in struct intel_panel */
473
	struct mutex backlight_lock;
474

V
Ville Syrjälä 已提交
475 476 477
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

478
	unsigned int fsb_freq, mem_freq, is_ddr3;
479
	unsigned int skl_preferred_vco_freq;
480
	unsigned int max_cdclk_freq;
481

M
Mika Kahola 已提交
482
	unsigned int max_dotclk_freq;
483
	unsigned int hpll_freq;
484
	unsigned int fdi_pll_freq;
485
	unsigned int czclk_freq;
486

487
	struct {
488 489
		/* The current hardware cdclk configuration */
		struct intel_cdclk_config hw;
490

491 492
		/* cdclk, divider, and ratio table from bspec */
		const struct intel_cdclk_vals *table;
493 494

		struct intel_global_obj obj;
495
	} cdclk;
496

497 498 499 500 501 502 503
	struct {
		/* The current hardware dbuf configuration */
		u8 enabled_slices;

		struct intel_global_obj obj;
	} dbuf;

504 505 506 507 508 509 510
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
511 512
	struct workqueue_struct *wq;

513 514
	/* ordered wq for modesets */
	struct workqueue_struct *modeset_wq;
515 516
	/* unbound hipri wq for page flips/plane updates */
	struct workqueue_struct *flip_wq;
517

518
	/* pm private clock gating functions */
519
	const struct drm_i915_clock_gating_funcs *clock_gating_funcs;
520

521
	/* pm display functions */
522
	const struct drm_i915_wm_disp_funcs *wm_disp;
523

524
	/* irq display functions */
525
	const struct intel_hotplug_funcs *hotplug_funcs;
526

527
	/* fdi display functions */
528
	const struct intel_fdi_funcs *fdi_funcs;
529

530
	/* display pll funcs */
531
	const struct intel_dpll_funcs *dpll_funcs;
532

533
	/* Display functions */
534
	const struct drm_i915_display_funcs *display;
535

536
	/* Display internal color functions */
537
	const struct intel_color_funcs *color_funcs;
538

539
	/* Display CDCLK functions */
540
	const struct intel_cdclk_funcs *cdclk_funcs;
541

542 543
	/* PCH chipset type */
	enum intel_pch pch_type;
544
	unsigned short pch_id;
545 546 547

	unsigned long quirks;

548
	struct drm_atomic_state *modeset_restore_state;
549
	struct drm_modeset_acquire_ctx reset_ctx;
550

551
	struct i915_gem_mm mm;
552 553 554

	/* Kernel Modesetting */

555 556 557 558 559
	/**
	 * dpll and cdclk state is protected by connection_mutex
	 * dpll.lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms plls
	 * share registers.
560
	 */
561 562 563 564 565 566
	struct {
		struct mutex lock;

		int num_shared_dpll;
		struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
		const struct intel_dpll_mgr *mgr;
567 568 569 570 571

		struct {
			int nssc;
			int ssc;
		} ref_clks;
572
	} dpll;
573

574 575
	struct list_head global_obj_list;

576 577
	struct i915_frontbuffer_tracking fb_tracking;

578 579 580 581 582
	struct intel_atomic_helper {
		struct llist_head free_list;
		struct work_struct free_work;
	} atomic_helper;

583
	bool mchbar_need_disable;
584

585 586
	struct intel_l3_parity l3_parity;

M
Matt Roper 已提交
587 588 589 590 591 592 593 594
	/*
	 * HTI (aka HDPORT) state read during initial hw readout.  Most
	 * platforms don't have HTI, so this will just stay 0.  Those that do
	 * will use this later to figure out which PLLs and PHYs are unavailable
	 * for driver usage.
	 */
	u32 hti_state;

595 596 597 598 599
	/*
	 * edram size in MB.
	 * Cannot be determined by PCIID. You must always read a register.
	 */
	u32 edram_size_mb;
B
Ben Widawsky 已提交
600

601
	struct i915_power_domains power_domains;
602

603
	struct i915_gpu_error gpu_error;
604

605 606
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
607
	struct work_struct fbdev_suspend_work;
608 609

	struct drm_property *broadcast_rgb_property;
610
	struct drm_property *force_audio_property;
611

612
	u32 fdi_rx_config;
613

614
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
615
	u32 chv_phy_control;
616 617 618 619 620 621
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
622
	u32 bxt_phy_grc;
623

624
	u32 suspend_count;
625
	struct i915_suspend_saved_registers regfile;
626
	struct vlv_s0ix_state *vlv_s0ix_state;
627

628
	enum {
629 630 631 632 633
		I915_SAGV_UNKNOWN = 0,
		I915_SAGV_DISABLED,
		I915_SAGV_ENABLED,
		I915_SAGV_NOT_CONTROLLED
	} sagv_status;
634

635 636
	u32 sagv_block_time_us;

637 638 639 640 641 642 643
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
644
		u16 pri_latency[5];
645
		/* sprite */
646
		u16 spr_latency[5];
647
		/* cursor */
648
		u16 cur_latency[5];
649 650 651 652 653
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
654
		u16 skl_latency[8];
655 656

		/* current hardware state */
657 658
		union {
			struct ilk_wm_values hw;
659
			struct vlv_wm_values vlv;
660
			struct g4x_wm_values g4x;
661
		};
662

663
		u8 max_level;
664 665 666 667

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
668
		 * crtc_state->wm.need_postvbl_update.
669 670
		 */
		struct mutex wm_mutex;
671 672
	} wm;

673
	struct dram_info {
674
		bool wm_lv_0_adjust_needed;
675
		u8 num_channels;
676
		bool symmetric_memory;
V
Ville Syrjälä 已提交
677 678 679 680 681
		enum intel_dram_type {
			INTEL_DRAM_UNKNOWN,
			INTEL_DRAM_DDR3,
			INTEL_DRAM_DDR4,
			INTEL_DRAM_LPDDR3,
682 683 684
			INTEL_DRAM_LPDDR4,
			INTEL_DRAM_DDR5,
			INTEL_DRAM_LPDDR5,
V
Ville Syrjälä 已提交
685
		} type;
686
		u8 num_qgv_points;
687
		u8 num_psf_gv_points;
688 689
	} dram_info;

690
	struct intel_bw_info {
691 692
		/* for each QGV point */
		unsigned int deratedbw[I915_NUM_QGV_POINTS];
693 694
		/* for each PSF GV point */
		unsigned int psf_bw[I915_NUM_PSF_GV_POINTS];
695
		u8 num_qgv_points;
696
		u8 num_psf_gv_points;
697
		u8 num_planes;
698 699
	} max_bw[6];

700
	struct intel_global_obj bw_obj;
701

702
	struct intel_runtime_pm runtime_pm;
703

704
	struct i915_perf perf;
705

706
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
707
	struct intel_gt gt0;
708 709

	struct {
710 711 712 713
		struct i915_gem_contexts {
			spinlock_t lock; /* locks list */
			struct list_head list;
		} contexts;
714 715 716 717 718 719 720 721 722 723

		/*
		 * We replace the local file with a global mappings as the
		 * backing storage for the mmap is on the device and not
		 * on the struct file, and we do not want to prolong the
		 * lifetime of the local fd. To minimise the number of
		 * anonymous inodes we create, we use a global singleton to
		 * share the global mapping.
		 */
		struct file *mmap_singleton;
724
	} gem;
725

726 727 728
	/* Window2 specifies time required to program DSB (Window2) in number of scan lines */
	u8 window2_delay;

729 730
	u8 pch_ssc_use;

731 732
	/* For i915gm/i945gm vblank irq workaround */
	u8 vblank_enabled;
733

734 735
	bool irq_enabled;

736 737 738 739 740 741 742 743 744 745
	union {
		/* perform PHY state sanity checks? */
		bool chv_phy_assert[2];

		/*
		 * DG2: Mask of PHYs that were not calibrated by the firmware
		 * and should not be used.
		 */
		u8 snps_phy_failed_calibration;
	};
746

M
Mahesh Kumar 已提交
747 748
	bool ipc_enabled;

749
	struct intel_audio_private audio;
750

751 752
	struct i915_pmu pmu;

753 754 755 756 757 758
	struct i915_hdcp_comp_master *hdcp_master;
	bool hdcp_comp_added;

	/* Mutex to protect the above hdcp component related values. */
	struct mutex hdcp_comp_mutex;

759 760 761
	/* The TTM device structure. */
	struct ttm_device bdev;

762 763
	I915_SELFTEST_DECLARE(struct i915_selftest_stash selftest;)

764 765 766 767
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
768
};
L
Linus Torvalds 已提交
769

770 771
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
772
	return container_of(dev, struct drm_i915_private, drm);
773 774
}

775
static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
I
Imre Deak 已提交
776
{
777 778 779 780 781 782
	return dev_get_drvdata(kdev);
}

static inline struct drm_i915_private *pdev_to_i915(struct pci_dev *pdev)
{
	return pci_get_drvdata(pdev);
I
Imre Deak 已提交
783 784
}

785 786
static inline struct intel_gt *to_gt(struct drm_i915_private *i915)
{
787
	return &i915->gt0;
788 789
}

790
/* Simple iterator over all initialised engines */
791 792 793 794 795
#define for_each_engine(engine__, dev_priv__, id__) \
	for ((id__) = 0; \
	     (id__) < I915_NUM_ENGINES; \
	     (id__)++) \
		for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
796 797

/* Iterator over subset of engines selected by mask */
798
#define for_each_engine_masked(engine__, gt__, mask__, tmp__) \
799
	for ((tmp__) = (mask__) & (gt__)->info.engine_mask; \
800
	     (tmp__) ? \
801
	     ((engine__) = (gt__)->engine[__mask_next_bit(tmp__)]), 1 : \
802
	     0;)
803

804 805 806 807 808 809 810 811
#define rb_to_uabi_engine(rb) \
	rb_entry_safe(rb, struct intel_engine_cs, uabi_node)

#define for_each_uabi_engine(engine__, i915__) \
	for ((engine__) = rb_to_uabi_engine(rb_first(&(i915__)->uabi_engines));\
	     (engine__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

812 813 814 815 816
#define for_each_uabi_class_engine(engine__, class__, i915__) \
	for ((engine__) = intel_engine_lookup_user((i915__), (class__), 0); \
	     (engine__) && (engine__)->uabi_class == (class__); \
	     (engine__) = rb_to_uabi_engine(rb_next(&(engine__)->uabi_node)))

817
#define I915_GTT_OFFSET_NONE ((u32)-1)
818

819 820
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
821
 * considered to be the frontbuffer for the given plane interface-wise. This
822 823 824 825 826
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
827
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
828 829 830 831 832
#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
	BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
	BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
	BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
})
833
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
834
	BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
835
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
836 837
	GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
		INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
838

839
#define INTEL_INFO(dev_priv)	(&(dev_priv)->__info)
840
#define RUNTIME_INFO(dev_priv)	(&(dev_priv)->__runtime)
841
#define DRIVER_CAPS(dev_priv)	(&(dev_priv)->caps)
842

843
#define INTEL_DEVID(dev_priv)	(RUNTIME_INFO(dev_priv)->device_id)
844

845
#define IP_VER(ver, rel)		((ver) << 8 | (rel))
846

847 848 849
#define GRAPHICS_VER(i915)		(INTEL_INFO(i915)->graphics.ver)
#define GRAPHICS_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->graphics.ver, \
					       INTEL_INFO(i915)->graphics.rel)
850 851 852
#define IS_GRAPHICS_VER(i915, from, until) \
	(GRAPHICS_VER(i915) >= (from) && GRAPHICS_VER(i915) <= (until))

853
#define MEDIA_VER(i915)			(INTEL_INFO(i915)->media.ver)
854
#define MEDIA_VER_FULL(i915)		IP_VER(INTEL_INFO(i915)->media.ver, \
855
					       INTEL_INFO(i915)->media.rel)
856 857 858
#define IS_MEDIA_VER(i915, from, until) \
	(MEDIA_VER(i915) >= (from) && MEDIA_VER(i915) <= (until))

859
#define DISPLAY_VER(i915)	(INTEL_INFO(i915)->display.ver)
860
#define IS_DISPLAY_VER(i915, from, until) \
861 862
	(DISPLAY_VER(i915) >= (from) && DISPLAY_VER(i915) <= (until))

863
#define INTEL_REVID(dev_priv)	(to_pci_dev((dev_priv)->drm.dev)->revision)
864

865 866
#define HAS_DSB(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dsb)

867
#define INTEL_DISPLAY_STEP(__i915) (RUNTIME_INFO(__i915)->step.display_step)
868
#define INTEL_GRAPHICS_STEP(__i915) (RUNTIME_INFO(__i915)->step.graphics_step)
869
#define INTEL_MEDIA_STEP(__i915) (RUNTIME_INFO(__i915)->step.media_step)
870 871 872

#define IS_DISPLAY_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_DISPLAY_STEP(__i915) == STEP_NONE), \
873
	 INTEL_DISPLAY_STEP(__i915) >= (since) && INTEL_DISPLAY_STEP(__i915) < (until))
874

875 876 877
#define IS_GRAPHICS_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_GRAPHICS_STEP(__i915) == STEP_NONE), \
	 INTEL_GRAPHICS_STEP(__i915) >= (since) && INTEL_GRAPHICS_STEP(__i915) < (until))
878

879 880 881
#define IS_MEDIA_STEP(__i915, since, until) \
	(drm_WARN_ON(&(__i915)->drm, INTEL_MEDIA_STEP(__i915) == STEP_NONE), \
	 INTEL_MEDIA_STEP(__i915) >= (since) && INTEL_MEDIA_STEP(__i915) < (until))
882

883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911
static __always_inline unsigned int
__platform_mask_index(const struct intel_runtime_info *info,
		      enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	/* Expand the platform_mask array if this fails. */
	BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
		     pbits * ARRAY_SIZE(info->platform_mask));

	return p / pbits;
}

static __always_inline unsigned int
__platform_mask_bit(const struct intel_runtime_info *info,
		    enum intel_platform p)
{
	const unsigned int pbits =
		BITS_PER_TYPE(info->platform_mask[0]) - INTEL_SUBPLATFORM_BITS;

	return p % pbits + INTEL_SUBPLATFORM_BITS;
}

static inline u32
intel_subplatform(const struct intel_runtime_info *info, enum intel_platform p)
{
	const unsigned int pi = __platform_mask_index(info, p);

912
	return info->platform_mask[pi] & INTEL_SUBPLATFORM_MASK;
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943
}

static __always_inline bool
IS_PLATFORM(const struct drm_i915_private *i915, enum intel_platform p)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);

	BUILD_BUG_ON(!__builtin_constant_p(p));

	return info->platform_mask[pi] & BIT(pb);
}

static __always_inline bool
IS_SUBPLATFORM(const struct drm_i915_private *i915,
	       enum intel_platform p, unsigned int s)
{
	const struct intel_runtime_info *info = RUNTIME_INFO(i915);
	const unsigned int pi = __platform_mask_index(info, p);
	const unsigned int pb = __platform_mask_bit(info, p);
	const unsigned int msb = BITS_PER_TYPE(info->platform_mask[0]) - 1;
	const u32 mask = info->platform_mask[pi];

	BUILD_BUG_ON(!__builtin_constant_p(p));
	BUILD_BUG_ON(!__builtin_constant_p(s));
	BUILD_BUG_ON((s) >= INTEL_SUBPLATFORM_BITS);

	/* Shift and test on the MSB position so sign flag can be used. */
	return ((mask << (msb - pb)) & (mask << (msb - s))) & BIT(msb);
}
T
Tvrtko Ursulin 已提交
944

945
#define IS_MOBILE(dev_priv)	(INTEL_INFO(dev_priv)->is_mobile)
946
#define IS_DGFX(dev_priv)   (INTEL_INFO(dev_priv)->is_dgfx)
947

T
Tvrtko Ursulin 已提交
948 949 950 951 952 953 954 955 956 957 958 959
#define IS_I830(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I830)
#define IS_I845G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I845G)
#define IS_I85X(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I85X)
#define IS_I865G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I865G)
#define IS_I915G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915G)
#define IS_I915GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I915GM)
#define IS_I945G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945G)
#define IS_I945GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I945GM)
#define IS_I965G(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965G)
#define IS_I965GM(dev_priv)	IS_PLATFORM(dev_priv, INTEL_I965GM)
#define IS_G45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G45)
#define IS_GM45(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GM45)
960
#define IS_G4X(dev_priv)	(IS_G45(dev_priv) || IS_GM45(dev_priv))
T
Tvrtko Ursulin 已提交
961 962
#define IS_PINEVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
#define IS_G33(dev_priv)	IS_PLATFORM(dev_priv, INTEL_G33)
963 964 965
#define IS_IRONLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IRONLAKE)
#define IS_IRONLAKE_M(dev_priv) \
	(IS_PLATFORM(dev_priv, INTEL_IRONLAKE) && IS_MOBILE(dev_priv))
966
#define IS_SANDYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SANDYBRIDGE)
T
Tvrtko Ursulin 已提交
967
#define IS_IVYBRIDGE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
968
#define IS_IVB_GT1(dev_priv)	(IS_IVYBRIDGE(dev_priv) && \
969
				 INTEL_INFO(dev_priv)->gt == 1)
T
Tvrtko Ursulin 已提交
970 971 972 973 974 975 976 977 978
#define IS_VALLEYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
#define IS_CHERRYVIEW(dev_priv)	IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
#define IS_HASWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_HASWELL)
#define IS_BROADWELL(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROADWELL)
#define IS_SKYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
#define IS_BROXTON(dev_priv)	IS_PLATFORM(dev_priv, INTEL_BROXTON)
#define IS_KABYLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
#define IS_GEMINILAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
#define IS_COFFEELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
979
#define IS_COMETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_COMETLAKE)
980
#define IS_ICELAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ICELAKE)
981 982
#define IS_JSL_EHL(dev_priv)	(IS_PLATFORM(dev_priv, INTEL_JASPERLAKE) || \
				IS_PLATFORM(dev_priv, INTEL_ELKHARTLAKE))
983
#define IS_TIGERLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_TIGERLAKE)
984
#define IS_ROCKETLAKE(dev_priv)	IS_PLATFORM(dev_priv, INTEL_ROCKETLAKE)
985
#define IS_DG1(dev_priv)        IS_PLATFORM(dev_priv, INTEL_DG1)
986
#define IS_ALDERLAKE_S(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_S)
987
#define IS_ALDERLAKE_P(dev_priv) IS_PLATFORM(dev_priv, INTEL_ALDERLAKE_P)
988
#define IS_XEHPSDV(dev_priv) IS_PLATFORM(dev_priv, INTEL_XEHPSDV)
M
Matt Roper 已提交
989 990 991 992 993
#define IS_DG2(dev_priv)	IS_PLATFORM(dev_priv, INTEL_DG2)
#define IS_DG2_G10(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G10)
#define IS_DG2_G11(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G11)
994 995
#define IS_DG2_G12(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_DG2, INTEL_SUBPLATFORM_G12)
996
#define IS_ADLS_RPLS(dev_priv) \
M
Matt Atwood 已提交
997
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_S, INTEL_SUBPLATFORM_RPL)
998 999
#define IS_ADLP_N(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_P, INTEL_SUBPLATFORM_N)
M
Matt Atwood 已提交
1000 1001
#define IS_ADLP_RPLP(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ALDERLAKE_P, INTEL_SUBPLATFORM_RPL)
1002 1003
#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
				    (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
1004 1005 1006 1007
#define IS_BDW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULT)
#define IS_BDW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_BROADWELL, INTEL_SUBPLATFORM_ULX)
1008
#define IS_BDW_GT3(dev_priv)	(IS_BROADWELL(dev_priv) && \
1009
				 INTEL_INFO(dev_priv)->gt == 3)
1010 1011
#define IS_HSW_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULT)
1012
#define IS_HSW_GT3(dev_priv)	(IS_HASWELL(dev_priv) && \
1013
				 INTEL_INFO(dev_priv)->gt == 3)
1014
#define IS_HSW_GT1(dev_priv)	(IS_HASWELL(dev_priv) && \
1015
				 INTEL_INFO(dev_priv)->gt == 1)
1016
/* ULX machines are also considered ULT. */
1017 1018 1019 1020 1021 1022 1023 1024 1025 1026
#define IS_HSW_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_HASWELL, INTEL_SUBPLATFORM_ULX)
#define IS_SKL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_SKL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_SKYLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_KBL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_KBL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_KABYLAKE, INTEL_SUBPLATFORM_ULX)
1027
#define IS_SKL_GT2(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1028
				 INTEL_INFO(dev_priv)->gt == 2)
1029
#define IS_SKL_GT3(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1030
				 INTEL_INFO(dev_priv)->gt == 3)
1031
#define IS_SKL_GT4(dev_priv)	(IS_SKYLAKE(dev_priv) && \
1032
				 INTEL_INFO(dev_priv)->gt == 4)
1033
#define IS_KBL_GT2(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1034
				 INTEL_INFO(dev_priv)->gt == 2)
1035
#define IS_KBL_GT3(dev_priv)	(IS_KABYLAKE(dev_priv) && \
1036
				 INTEL_INFO(dev_priv)->gt == 3)
1037 1038
#define IS_CFL_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULT)
1039 1040
#define IS_CFL_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COFFEELAKE, INTEL_SUBPLATFORM_ULX)
1041
#define IS_CFL_GT2(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1042
				 INTEL_INFO(dev_priv)->gt == 2)
1043
#define IS_CFL_GT3(dev_priv)	(IS_COFFEELAKE(dev_priv) && \
1044
				 INTEL_INFO(dev_priv)->gt == 3)
1045 1046 1047 1048 1049 1050 1051 1052

#define IS_CML_ULT(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULT)
#define IS_CML_ULX(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_COMETLAKE, INTEL_SUBPLATFORM_ULX)
#define IS_CML_GT2(dev_priv)	(IS_COMETLAKE(dev_priv) && \
				 INTEL_INFO(dev_priv)->gt == 2)

1053 1054
#define IS_ICL_WITH_PORT_F(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_ICELAKE, INTEL_SUBPLATFORM_PORTF)
1055

1056 1057
#define IS_TGL_UY(dev_priv) \
	IS_SUBPLATFORM(dev_priv, INTEL_TIGERLAKE, INTEL_SUBPLATFORM_UY)
1058

1059
#define IS_SKL_GRAPHICS_STEP(p, since, until) (IS_SKYLAKE(p) && IS_GRAPHICS_STEP(p, since, until))
1060

1061 1062
#define IS_KBL_GRAPHICS_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_GRAPHICS_STEP(dev_priv, since, until))
1063 1064
#define IS_KBL_DISPLAY_STEP(dev_priv, since, until) \
	(IS_KABYLAKE(dev_priv) && IS_DISPLAY_STEP(dev_priv, since, until))
M
Mika Kuoppala 已提交
1065

1066 1067
#define IS_JSL_EHL_GRAPHICS_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_GRAPHICS_STEP(p, since, until))
1068 1069
#define IS_JSL_EHL_DISPLAY_STEP(p, since, until) \
	(IS_JSL_EHL(p) && IS_DISPLAY_STEP(p, since, until))
1070

1071
#define IS_TGL_DISPLAY_STEP(__i915, since, until) \
1072 1073
	(IS_TIGERLAKE(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1074

1075
#define IS_TGL_UY_GRAPHICS_STEP(__i915, since, until) \
1076
	(IS_TGL_UY(__i915) && \
1077
	 IS_GRAPHICS_STEP(__i915, since, until))
1078

1079
#define IS_TGL_GRAPHICS_STEP(__i915, since, until) \
1080
	(IS_TIGERLAKE(__i915) && !IS_TGL_UY(__i915)) && \
1081
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Mika Kuoppala 已提交
1082

1083 1084
#define IS_RKL_DISPLAY_STEP(p, since, until) \
	(IS_ROCKETLAKE(p) && IS_DISPLAY_STEP(p, since, until))
1085

1086 1087
#define IS_DG1_GRAPHICS_STEP(p, since, until) \
	(IS_DG1(p) && IS_GRAPHICS_STEP(p, since, until))
1088 1089
#define IS_DG1_DISPLAY_STEP(p, since, until) \
	(IS_DG1(p) && IS_DISPLAY_STEP(p, since, until))
1090

1091
#define IS_ADLS_DISPLAY_STEP(__i915, since, until) \
1092 1093
	(IS_ALDERLAKE_S(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))
1094

1095
#define IS_ADLS_GRAPHICS_STEP(__i915, since, until) \
1096
	(IS_ALDERLAKE_S(__i915) && \
1097
	 IS_GRAPHICS_STEP(__i915, since, until))
1098

1099 1100 1101 1102
#define IS_ADLP_DISPLAY_STEP(__i915, since, until) \
	(IS_ALDERLAKE_P(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1103
#define IS_ADLP_GRAPHICS_STEP(__i915, since, until) \
1104
	(IS_ALDERLAKE_P(__i915) && \
1105
	 IS_GRAPHICS_STEP(__i915, since, until))
1106

1107 1108
#define IS_XEHPSDV_GRAPHICS_STEP(__i915, since, until) \
	(IS_XEHPSDV(__i915) && IS_GRAPHICS_STEP(__i915, since, until))
1109

M
Matt Roper 已提交
1110
/*
1111 1112 1113 1114 1115 1116 1117 1118
 * DG2 hardware steppings are a bit unusual.  The hardware design was forked to
 * create three variants (G10, G11, and G12) which each have distinct
 * workaround sets.  The G11 and G12 forks of the DG2 design reset the GT
 * stepping back to "A0" for their first iterations, even though they're more
 * similar to a G10 B0 stepping and G10 C0 stepping respectively in terms of
 * functionality and workarounds.  However the display stepping does not reset
 * in the same manner --- a specific stepping like "B0" has a consistent
 * meaning regardless of whether it belongs to a G10, G11, or G12 DG2.
M
Matt Roper 已提交
1119 1120
 *
 * TLDR:  All GT workarounds and stepping-specific logic must be applied in
1121
 * relation to a specific subplatform (G10/G11/G12), whereas display workarounds
M
Matt Roper 已提交
1122 1123 1124
 * and stepping-specific logic will be applied with a general DG2-wide stepping
 * number.
 */
1125
#define IS_DG2_GRAPHICS_STEP(__i915, variant, since, until) \
M
Matt Roper 已提交
1126
	(IS_SUBPLATFORM(__i915, INTEL_DG2, INTEL_SUBPLATFORM_##variant) && \
1127
	 IS_GRAPHICS_STEP(__i915, since, until))
M
Matt Roper 已提交
1128

1129
#define IS_DG2_DISPLAY_STEP(__i915, since, until) \
M
Matt Roper 已提交
1130 1131 1132
	(IS_DG2(__i915) && \
	 IS_DISPLAY_STEP(__i915, since, until))

1133 1134 1135
#define IS_LP(dev_priv)		(INTEL_INFO(dev_priv)->is_lp)
#define IS_GEN9_LP(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && IS_LP(dev_priv))
#define IS_GEN9_BC(dev_priv)	(GRAPHICS_VER(dev_priv) == 9 && !IS_LP(dev_priv))
1136

1137
#define __HAS_ENGINE(engine_mask, id) ((engine_mask) & BIT(id))
1138
#define HAS_ENGINE(gt, id) __HAS_ENGINE((gt)->info.engine_mask, id)
1139

1140
#define ENGINE_INSTANCES_MASK(gt, first, count) ({		\
1141 1142
	unsigned int first__ = (first);					\
	unsigned int count__ = (count);					\
1143
	((gt)->info.engine_mask &						\
1144
	 GENMASK(first__ + count__ - 1, first__)) >> first__;		\
1145
})
1146 1147 1148 1149
#define VDBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VCS0, I915_MAX_VCS)
#define VEBOX_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, VECS0, I915_MAX_VECS)
1150 1151
#define CCS_MASK(gt) \
	ENGINE_INSTANCES_MASK(gt, CCS0, I915_MAX_CCS)
1152

1153 1154
#define HAS_MEDIA_RATIO_MODE(dev_priv) (INTEL_INFO(dev_priv)->has_media_ratio_mode)

1155 1156 1157 1158
/*
 * The Gen7 cmdparser copies the scanned buffer to the ggtt for execution
 * All later gens can run the final buffer from the ppgtt
 */
1159
#define CMDPARSER_USES_GGTT(dev_priv) (GRAPHICS_VER(dev_priv) == 7)
1160

1161
#define HAS_LLC(dev_priv)	(INTEL_INFO(dev_priv)->has_llc)
1162
#define HAS_4TILE(dev_priv)	(INTEL_INFO(dev_priv)->has_4tile)
1163
#define HAS_SNOOP(dev_priv)	(INTEL_INFO(dev_priv)->has_snoop)
1164
#define HAS_EDRAM(dev_priv)	((dev_priv)->edram_size_mb)
1165
#define HAS_SECURE_BATCHES(dev_priv) (GRAPHICS_VER(dev_priv) < 6)
1166
#define HAS_WT(dev_priv)	HAS_EDRAM(dev_priv)
1167

1168
#define HWS_NEEDS_PHYSICAL(dev_priv)	(INTEL_INFO(dev_priv)->hws_needs_physical)
1169

1170
#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
1171
		(INTEL_INFO(dev_priv)->has_logical_ring_contexts)
1172
#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
1173
		(INTEL_INFO(dev_priv)->has_logical_ring_elsq)
1174 1175 1176

#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)

1177
#define INTEL_PPGTT(dev_priv) (INTEL_INFO(dev_priv)->ppgtt_type)
1178 1179 1180 1181 1182
#define HAS_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) != INTEL_PPGTT_NONE)
#define HAS_FULL_PPGTT(dev_priv) \
	(INTEL_PPGTT(dev_priv) >= INTEL_PPGTT_FULL)

1183 1184
#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
	GEM_BUG_ON((sizes) == 0); \
1185
	((sizes) & ~INTEL_INFO(dev_priv)->page_sizes) == 0; \
1186
})
1187

1188
#define HAS_OVERLAY(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_overlay)
1189
#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
1190
		(INTEL_INFO(dev_priv)->display.overlay_needs_physical)
1191

1192
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1193
#define HAS_BROKEN_CS_TLB(dev_priv)	(IS_I830(dev_priv) || IS_I845G(dev_priv))
1194

1195
#define NEEDS_RC6_CTX_CORRUPTION_WA(dev_priv)	\
1196
	(IS_BROADWELL(dev_priv) || GRAPHICS_VER(dev_priv) == 9)
1197

1198
/* WaRsDisableCoarsePowerGating:skl,cnl */
1199
#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv)			\
1200
	(IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
1201

1202 1203
#define HAS_GMBUS_IRQ(dev_priv) (DISPLAY_VER(dev_priv) >= 4)
#define HAS_GMBUS_BURST_READ(dev_priv) (DISPLAY_VER(dev_priv) >= 11 || \
R
Ramalingam C 已提交
1204 1205
					IS_GEMINILAKE(dev_priv) || \
					IS_KABYLAKE(dev_priv))
1206

1207 1208 1209
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
1210 1211
#define HAS_128_BYTE_Y_TILING(dev_priv) (GRAPHICS_VER(dev_priv) != 2 && \
					 !(IS_I915G(dev_priv) || IS_I915GM(dev_priv)))
1212 1213
#define SUPPORTS_TV(dev_priv)		(INTEL_INFO(dev_priv)->display.supports_tv)
#define I915_HAS_HOTPLUG(dev_priv)	(INTEL_INFO(dev_priv)->display.has_hotplug)
1214

1215
#define HAS_FW_BLC(dev_priv)	(DISPLAY_VER(dev_priv) > 2)
1216
#define HAS_FBC(dev_priv)	(INTEL_INFO(dev_priv)->display.fbc_mask != 0)
1217
#define HAS_CUR_FBC(dev_priv)	(!HAS_GMCH(dev_priv) && DISPLAY_VER(dev_priv) >= 7)
1218

1219
#define HAS_IPS(dev_priv)	(IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
1220

1221
#define HAS_DP_MST(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dp_mst)
J
Jani Nikula 已提交
1222
#define HAS_DP20(dev_priv)	(IS_DG2(dev_priv))
1223

1224
#define HAS_CDCLK_CRAWL(dev_priv)	 (INTEL_INFO(dev_priv)->display.has_cdclk_crawl)
1225
#define HAS_DDI(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ddi)
1226
#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) (INTEL_INFO(dev_priv)->display.has_fpga_dbg)
1227
#define HAS_PSR(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_psr)
1228 1229
#define HAS_PSR_HW_TRACKING(dev_priv) \
	(INTEL_INFO(dev_priv)->display.has_psr_hw_tracking)
1230
#define HAS_PSR2_SEL_FETCH(dev_priv)	 (DISPLAY_VER(dev_priv) >= 12)
1231
#define HAS_TRANSCODER(dev_priv, trans)	 ((INTEL_INFO(dev_priv)->display.cpu_transcoder_mask & BIT(trans)) != 0)
1232

1233 1234
#define HAS_RC6(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6)
#define HAS_RC6p(dev_priv)		 (INTEL_INFO(dev_priv)->has_rc6p)
1235
#define HAS_RC6pp(dev_priv)		 (false) /* HW was never validated */
P
Paulo Zanoni 已提交
1236

1237 1238
#define HAS_RPS(dev_priv)	(INTEL_INFO(dev_priv)->has_rps)

1239
#define HAS_DMC(dev_priv)	(INTEL_INFO(dev_priv)->display.has_dmc)
1240

1241
#define HAS_MSO(i915)		(DISPLAY_VER(i915) >= 12)
1242

1243 1244
#define HAS_RUNTIME_PM(dev_priv) (INTEL_INFO(dev_priv)->has_runtime_pm)
#define HAS_64BIT_RELOC(dev_priv) (INTEL_INFO(dev_priv)->has_64bit_reloc)
1245

1246 1247 1248
#define HAS_MSLICES(dev_priv) \
	(INTEL_INFO(dev_priv)->has_mslices)

S
Stuart Summers 已提交
1249 1250
/*
 * Set this flag, when platform requires 64K GTT page sizes or larger for
1251
 * device local memory access.
S
Stuart Summers 已提交
1252 1253 1254
 */
#define HAS_64K_PAGES(dev_priv) (INTEL_INFO(dev_priv)->has_64k_pages)

1255 1256 1257 1258 1259 1260 1261
/*
 * Set this flag when platform doesn't allow both 64k pages and 4k pages in
 * the same PT. this flag means we need to support compact PT layout for the
 * ppGTT when using the 64K GTT pages.
 */
#define NEEDS_COMPACT_PT(dev_priv) (INTEL_INFO(dev_priv)->needs_compact_pt)

1262
#define HAS_IPC(dev_priv)		 (INTEL_INFO(dev_priv)->display.has_ipc)
1263

1264
#define HAS_REGION(i915, i) (INTEL_INFO(i915)->memory_regions & (i))
1265
#define HAS_LMEM(i915) HAS_REGION(i915, REGION_LMEM)
1266

1267 1268 1269 1270 1271 1272
/*
 * Platform has the dedicated compression control state for each lmem surfaces
 * stored in lmem to support the 3D and media compression formats.
 */
#define HAS_FLAT_CCS(dev_priv)   (INTEL_INFO(dev_priv)->has_flat_ccs)

1273
#define HAS_GT_UC(dev_priv)	(INTEL_INFO(dev_priv)->has_gt_uc)
1274

1275
#define HAS_POOLED_EU(dev_priv)	(INTEL_INFO(dev_priv)->has_pooled_eu)
1276

1277 1278
#define HAS_GLOBAL_MOCS_REGISTERS(dev_priv)	(INTEL_INFO(dev_priv)->has_global_mocs)

1279 1280
#define HAS_PXP(dev_priv)  ((IS_ENABLED(CONFIG_DRM_I915_PXP) && \
			    INTEL_INFO(dev_priv)->has_pxp) && \
M
Michał Winiarski 已提交
1281
			    VDBOX_MASK(to_gt(dev_priv)))
1282

R
Rodrigo Vivi 已提交
1283
#define HAS_GMCH(dev_priv) (INTEL_INFO(dev_priv)->display.has_gmch)
1284

1285
#define HAS_LSPCON(dev_priv) (IS_DISPLAY_VER(dev_priv, 9, 10))
1286

1287
/* DPF == dynamic parity feature */
1288
#define HAS_L3_DPF(dev_priv) (INTEL_INFO(dev_priv)->has_l3_dpf)
1289 1290
#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
				 2 : HAS_L3_DPF(dev_priv))
1291

1292
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
1293
#define GEN9_FREQ_SCALER 3
1294

1295
#define INTEL_NUM_PIPES(dev_priv) (hweight8(INTEL_INFO(dev_priv)->display.pipe_mask))
1296

1297
#define HAS_DISPLAY(dev_priv) (INTEL_INFO(dev_priv)->display.pipe_mask != 0)
1298

1299
#define HAS_VRR(i915)	(DISPLAY_VER(i915) >= 11)
1300

1301 1302
#define HAS_ASYNC_FLIPS(i915)		(DISPLAY_VER(i915) >= 5)

1303
/* Only valid when HAS_DISPLAY() is true */
1304
#define INTEL_DISPLAY_ENABLED(dev_priv) \
1305
	(drm_WARN_ON(&(dev_priv)->drm, !HAS_DISPLAY(dev_priv)), !(dev_priv)->params.disable_display)
1306

1307 1308 1309
#define HAS_GUC_DEPRIVILEGE(dev_priv) \
	(INTEL_INFO(dev_priv)->has_guc_deprivilege)

1310 1311 1312
#define HAS_D12_PLANE_MINIMIZATION(dev_priv) (IS_ROCKETLAKE(dev_priv) || \
					      IS_ALDERLAKE_S(dev_priv))

1313 1314
#define HAS_MBUS_JOINING(i915) (IS_ALDERLAKE_P(i915))

1315
/* i915_gem.c */
1316
void i915_gem_init_early(struct drm_i915_private *dev_priv);
1317
void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
1318

1319 1320
static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
{
1321 1322
	/*
	 * A single pass should suffice to release all the freed objects (along
1323 1324 1325 1326 1327
	 * most call paths) , but be a little more paranoid in that freeing
	 * the objects does take a little amount of time, during which the rcu
	 * callbacks could have added new objects into the freed list, and
	 * armed the work again.
	 */
1328
	while (atomic_read(&i915->mm.free_count)) {
1329
		flush_delayed_work(&i915->mm.free_work);
1330
		flush_delayed_work(&i915->bdev.wq);
1331
		rcu_barrier();
1332
	}
1333 1334
}

1335 1336 1337 1338 1339 1340 1341 1342 1343 1344
static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
{
	/*
	 * Similar to objects above (see i915_gem_drain_freed-objects), in
	 * general we have workers that are armed by RCU and then rearm
	 * themselves in their callbacks. To be paranoid, we need to
	 * drain the workqueue a second time after waiting for the RCU
	 * grace period so that we catch work queued via RCU from the first
	 * pass. As neither drain_workqueue() nor flush_workqueue() report
	 * a result, we make an assumption that we only don't require more
1345
	 * than 3 passes to catch all _recursive_ RCU delayed work.
1346 1347
	 *
	 */
1348
	int pass = 3;
1349
	do {
1350
		flush_workqueue(i915->wq);
1351
		rcu_barrier();
1352
		i915_gem_drain_freed_objects(i915);
1353
	} while (--pass);
1354
	drain_workqueue(i915->wq);
1355 1356
}

C
Chris Wilson 已提交
1357
struct i915_vma * __must_check
1358 1359 1360 1361 1362
i915_gem_object_ggtt_pin_ww(struct drm_i915_gem_object *obj,
			    struct i915_gem_ww_ctx *ww,
			    const struct i915_ggtt_view *view,
			    u64 size, u64 alignment, u64 flags);

1363
struct i915_vma * __must_check
1364 1365
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
1366
			 u64 size, u64 alignment, u64 flags);
1367

1368 1369 1370
int i915_gem_object_unbind(struct drm_i915_gem_object *obj,
			   unsigned long flags);
#define I915_GEM_OBJECT_UNBIND_ACTIVE BIT(0)
1371
#define I915_GEM_OBJECT_UNBIND_BARRIER BIT(1)
1372
#define I915_GEM_OBJECT_UNBIND_TEST BIT(2)
1373
#define I915_GEM_OBJECT_UNBIND_VM_TRYLOCK BIT(3)
1374
#define I915_GEM_OBJECT_UNBIND_ASYNC BIT(4)
1375

1376 1377
void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);

1378
int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
1379

1380
int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
1381 1382
void i915_gem_driver_register(struct drm_i915_private *i915);
void i915_gem_driver_unregister(struct drm_i915_private *i915);
1383
void i915_gem_driver_remove(struct drm_i915_private *dev_priv);
1384
void i915_gem_driver_release(struct drm_i915_private *dev_priv);
1385

1386
int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
1387

1388 1389 1390 1391
/* intel_device_info.c */
static inline struct intel_device_info *
mkwrite_device_info(struct drm_i915_private *dev_priv)
{
1392
	return (struct intel_device_info *)INTEL_INFO(dev_priv);
1393 1394
}

1395
static inline enum i915_map_type
1396 1397
i915_coherent_map_type(struct drm_i915_private *i915,
		       struct drm_i915_gem_object *obj, bool always_coherent)
1398
{
1399 1400 1401 1402 1403 1404
	if (i915_gem_object_is_lmem(obj))
		return I915_MAP_WC;
	if (HAS_LLC(i915) || always_coherent)
		return I915_MAP_WB;
	else
		return I915_MAP_WC;
1405 1406
}

L
Linus Torvalds 已提交
1407
#endif